libata-core.c 169 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925
  1. /*
  2. * libata-core.c - helper library for ATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
  9. * Copyright 2003-2004 Jeff Garzik
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Hardware documentation available from http://www.t13.org/ and
  31. * http://www.sata-io.org/
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/list.h>
  39. #include <linux/mm.h>
  40. #include <linux/highmem.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/blkdev.h>
  43. #include <linux/delay.h>
  44. #include <linux/timer.h>
  45. #include <linux/interrupt.h>
  46. #include <linux/completion.h>
  47. #include <linux/suspend.h>
  48. #include <linux/workqueue.h>
  49. #include <linux/jiffies.h>
  50. #include <linux/scatterlist.h>
  51. #include <scsi/scsi.h>
  52. #include <scsi/scsi_cmnd.h>
  53. #include <scsi/scsi_host.h>
  54. #include <linux/libata.h>
  55. #include <asm/io.h>
  56. #include <asm/semaphore.h>
  57. #include <asm/byteorder.h>
  58. #include "libata.h"
  59. #define DRV_VERSION "2.20" /* must be exactly four chars */
  60. /* debounce timing parameters in msecs { interval, duration, timeout } */
  61. const unsigned long sata_deb_timing_normal[] = { 5, 100, 2000 };
  62. const unsigned long sata_deb_timing_hotplug[] = { 25, 500, 2000 };
  63. const unsigned long sata_deb_timing_long[] = { 100, 2000, 5000 };
  64. static unsigned int ata_dev_init_params(struct ata_device *dev,
  65. u16 heads, u16 sectors);
  66. static unsigned int ata_dev_set_xfermode(struct ata_device *dev);
  67. static void ata_dev_xfermask(struct ata_device *dev);
  68. unsigned int ata_print_id = 1;
  69. static struct workqueue_struct *ata_wq;
  70. struct workqueue_struct *ata_aux_wq;
  71. int atapi_enabled = 1;
  72. module_param(atapi_enabled, int, 0444);
  73. MODULE_PARM_DESC(atapi_enabled, "Enable discovery of ATAPI devices (0=off, 1=on)");
  74. int atapi_dmadir = 0;
  75. module_param(atapi_dmadir, int, 0444);
  76. MODULE_PARM_DESC(atapi_dmadir, "Enable ATAPI DMADIR bridge support (0=off, 1=on)");
  77. int libata_fua = 0;
  78. module_param_named(fua, libata_fua, int, 0444);
  79. MODULE_PARM_DESC(fua, "FUA support (0=off, 1=on)");
  80. static int ata_ignore_hpa = 0;
  81. module_param_named(ignore_hpa, ata_ignore_hpa, int, 0644);
  82. MODULE_PARM_DESC(ignore_hpa, "Ignore HPA limit (0=keep BIOS limits, 1=ignore limits, using full disk)");
  83. static int ata_probe_timeout = ATA_TMOUT_INTERNAL / HZ;
  84. module_param(ata_probe_timeout, int, 0444);
  85. MODULE_PARM_DESC(ata_probe_timeout, "Set ATA probing timeout (seconds)");
  86. int libata_noacpi = 1;
  87. module_param_named(noacpi, libata_noacpi, int, 0444);
  88. MODULE_PARM_DESC(noacpi, "Disables the use of ACPI in suspend/resume when set");
  89. MODULE_AUTHOR("Jeff Garzik");
  90. MODULE_DESCRIPTION("Library module for ATA devices");
  91. MODULE_LICENSE("GPL");
  92. MODULE_VERSION(DRV_VERSION);
  93. /**
  94. * ata_tf_to_fis - Convert ATA taskfile to SATA FIS structure
  95. * @tf: Taskfile to convert
  96. * @fis: Buffer into which data will output
  97. * @pmp: Port multiplier port
  98. *
  99. * Converts a standard ATA taskfile to a Serial ATA
  100. * FIS structure (Register - Host to Device).
  101. *
  102. * LOCKING:
  103. * Inherited from caller.
  104. */
  105. void ata_tf_to_fis(const struct ata_taskfile *tf, u8 *fis, u8 pmp)
  106. {
  107. fis[0] = 0x27; /* Register - Host to Device FIS */
  108. fis[1] = (pmp & 0xf) | (1 << 7); /* Port multiplier number,
  109. bit 7 indicates Command FIS */
  110. fis[2] = tf->command;
  111. fis[3] = tf->feature;
  112. fis[4] = tf->lbal;
  113. fis[5] = tf->lbam;
  114. fis[6] = tf->lbah;
  115. fis[7] = tf->device;
  116. fis[8] = tf->hob_lbal;
  117. fis[9] = tf->hob_lbam;
  118. fis[10] = tf->hob_lbah;
  119. fis[11] = tf->hob_feature;
  120. fis[12] = tf->nsect;
  121. fis[13] = tf->hob_nsect;
  122. fis[14] = 0;
  123. fis[15] = tf->ctl;
  124. fis[16] = 0;
  125. fis[17] = 0;
  126. fis[18] = 0;
  127. fis[19] = 0;
  128. }
  129. /**
  130. * ata_tf_from_fis - Convert SATA FIS to ATA taskfile
  131. * @fis: Buffer from which data will be input
  132. * @tf: Taskfile to output
  133. *
  134. * Converts a serial ATA FIS structure to a standard ATA taskfile.
  135. *
  136. * LOCKING:
  137. * Inherited from caller.
  138. */
  139. void ata_tf_from_fis(const u8 *fis, struct ata_taskfile *tf)
  140. {
  141. tf->command = fis[2]; /* status */
  142. tf->feature = fis[3]; /* error */
  143. tf->lbal = fis[4];
  144. tf->lbam = fis[5];
  145. tf->lbah = fis[6];
  146. tf->device = fis[7];
  147. tf->hob_lbal = fis[8];
  148. tf->hob_lbam = fis[9];
  149. tf->hob_lbah = fis[10];
  150. tf->nsect = fis[12];
  151. tf->hob_nsect = fis[13];
  152. }
  153. static const u8 ata_rw_cmds[] = {
  154. /* pio multi */
  155. ATA_CMD_READ_MULTI,
  156. ATA_CMD_WRITE_MULTI,
  157. ATA_CMD_READ_MULTI_EXT,
  158. ATA_CMD_WRITE_MULTI_EXT,
  159. 0,
  160. 0,
  161. 0,
  162. ATA_CMD_WRITE_MULTI_FUA_EXT,
  163. /* pio */
  164. ATA_CMD_PIO_READ,
  165. ATA_CMD_PIO_WRITE,
  166. ATA_CMD_PIO_READ_EXT,
  167. ATA_CMD_PIO_WRITE_EXT,
  168. 0,
  169. 0,
  170. 0,
  171. 0,
  172. /* dma */
  173. ATA_CMD_READ,
  174. ATA_CMD_WRITE,
  175. ATA_CMD_READ_EXT,
  176. ATA_CMD_WRITE_EXT,
  177. 0,
  178. 0,
  179. 0,
  180. ATA_CMD_WRITE_FUA_EXT
  181. };
  182. /**
  183. * ata_rwcmd_protocol - set taskfile r/w commands and protocol
  184. * @tf: command to examine and configure
  185. * @dev: device tf belongs to
  186. *
  187. * Examine the device configuration and tf->flags to calculate
  188. * the proper read/write commands and protocol to use.
  189. *
  190. * LOCKING:
  191. * caller.
  192. */
  193. static int ata_rwcmd_protocol(struct ata_taskfile *tf, struct ata_device *dev)
  194. {
  195. u8 cmd;
  196. int index, fua, lba48, write;
  197. fua = (tf->flags & ATA_TFLAG_FUA) ? 4 : 0;
  198. lba48 = (tf->flags & ATA_TFLAG_LBA48) ? 2 : 0;
  199. write = (tf->flags & ATA_TFLAG_WRITE) ? 1 : 0;
  200. if (dev->flags & ATA_DFLAG_PIO) {
  201. tf->protocol = ATA_PROT_PIO;
  202. index = dev->multi_count ? 0 : 8;
  203. } else if (lba48 && (dev->ap->flags & ATA_FLAG_PIO_LBA48)) {
  204. /* Unable to use DMA due to host limitation */
  205. tf->protocol = ATA_PROT_PIO;
  206. index = dev->multi_count ? 0 : 8;
  207. } else {
  208. tf->protocol = ATA_PROT_DMA;
  209. index = 16;
  210. }
  211. cmd = ata_rw_cmds[index + fua + lba48 + write];
  212. if (cmd) {
  213. tf->command = cmd;
  214. return 0;
  215. }
  216. return -1;
  217. }
  218. /**
  219. * ata_tf_read_block - Read block address from ATA taskfile
  220. * @tf: ATA taskfile of interest
  221. * @dev: ATA device @tf belongs to
  222. *
  223. * LOCKING:
  224. * None.
  225. *
  226. * Read block address from @tf. This function can handle all
  227. * three address formats - LBA, LBA48 and CHS. tf->protocol and
  228. * flags select the address format to use.
  229. *
  230. * RETURNS:
  231. * Block address read from @tf.
  232. */
  233. u64 ata_tf_read_block(struct ata_taskfile *tf, struct ata_device *dev)
  234. {
  235. u64 block = 0;
  236. if (tf->flags & ATA_TFLAG_LBA) {
  237. if (tf->flags & ATA_TFLAG_LBA48) {
  238. block |= (u64)tf->hob_lbah << 40;
  239. block |= (u64)tf->hob_lbam << 32;
  240. block |= tf->hob_lbal << 24;
  241. } else
  242. block |= (tf->device & 0xf) << 24;
  243. block |= tf->lbah << 16;
  244. block |= tf->lbam << 8;
  245. block |= tf->lbal;
  246. } else {
  247. u32 cyl, head, sect;
  248. cyl = tf->lbam | (tf->lbah << 8);
  249. head = tf->device & 0xf;
  250. sect = tf->lbal;
  251. block = (cyl * dev->heads + head) * dev->sectors + sect;
  252. }
  253. return block;
  254. }
  255. /**
  256. * ata_build_rw_tf - Build ATA taskfile for given read/write request
  257. * @tf: Target ATA taskfile
  258. * @dev: ATA device @tf belongs to
  259. * @block: Block address
  260. * @n_block: Number of blocks
  261. * @tf_flags: RW/FUA etc...
  262. * @tag: tag
  263. *
  264. * LOCKING:
  265. * None.
  266. *
  267. * Build ATA taskfile @tf for read/write request described by
  268. * @block, @n_block, @tf_flags and @tag on @dev.
  269. *
  270. * RETURNS:
  271. *
  272. * 0 on success, -ERANGE if the request is too large for @dev,
  273. * -EINVAL if the request is invalid.
  274. */
  275. int ata_build_rw_tf(struct ata_taskfile *tf, struct ata_device *dev,
  276. u64 block, u32 n_block, unsigned int tf_flags,
  277. unsigned int tag)
  278. {
  279. tf->flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
  280. tf->flags |= tf_flags;
  281. if (ata_ncq_enabled(dev) && likely(tag != ATA_TAG_INTERNAL)) {
  282. /* yay, NCQ */
  283. if (!lba_48_ok(block, n_block))
  284. return -ERANGE;
  285. tf->protocol = ATA_PROT_NCQ;
  286. tf->flags |= ATA_TFLAG_LBA | ATA_TFLAG_LBA48;
  287. if (tf->flags & ATA_TFLAG_WRITE)
  288. tf->command = ATA_CMD_FPDMA_WRITE;
  289. else
  290. tf->command = ATA_CMD_FPDMA_READ;
  291. tf->nsect = tag << 3;
  292. tf->hob_feature = (n_block >> 8) & 0xff;
  293. tf->feature = n_block & 0xff;
  294. tf->hob_lbah = (block >> 40) & 0xff;
  295. tf->hob_lbam = (block >> 32) & 0xff;
  296. tf->hob_lbal = (block >> 24) & 0xff;
  297. tf->lbah = (block >> 16) & 0xff;
  298. tf->lbam = (block >> 8) & 0xff;
  299. tf->lbal = block & 0xff;
  300. tf->device = 1 << 6;
  301. if (tf->flags & ATA_TFLAG_FUA)
  302. tf->device |= 1 << 7;
  303. } else if (dev->flags & ATA_DFLAG_LBA) {
  304. tf->flags |= ATA_TFLAG_LBA;
  305. if (lba_28_ok(block, n_block)) {
  306. /* use LBA28 */
  307. tf->device |= (block >> 24) & 0xf;
  308. } else if (lba_48_ok(block, n_block)) {
  309. if (!(dev->flags & ATA_DFLAG_LBA48))
  310. return -ERANGE;
  311. /* use LBA48 */
  312. tf->flags |= ATA_TFLAG_LBA48;
  313. tf->hob_nsect = (n_block >> 8) & 0xff;
  314. tf->hob_lbah = (block >> 40) & 0xff;
  315. tf->hob_lbam = (block >> 32) & 0xff;
  316. tf->hob_lbal = (block >> 24) & 0xff;
  317. } else
  318. /* request too large even for LBA48 */
  319. return -ERANGE;
  320. if (unlikely(ata_rwcmd_protocol(tf, dev) < 0))
  321. return -EINVAL;
  322. tf->nsect = n_block & 0xff;
  323. tf->lbah = (block >> 16) & 0xff;
  324. tf->lbam = (block >> 8) & 0xff;
  325. tf->lbal = block & 0xff;
  326. tf->device |= ATA_LBA;
  327. } else {
  328. /* CHS */
  329. u32 sect, head, cyl, track;
  330. /* The request -may- be too large for CHS addressing. */
  331. if (!lba_28_ok(block, n_block))
  332. return -ERANGE;
  333. if (unlikely(ata_rwcmd_protocol(tf, dev) < 0))
  334. return -EINVAL;
  335. /* Convert LBA to CHS */
  336. track = (u32)block / dev->sectors;
  337. cyl = track / dev->heads;
  338. head = track % dev->heads;
  339. sect = (u32)block % dev->sectors + 1;
  340. DPRINTK("block %u track %u cyl %u head %u sect %u\n",
  341. (u32)block, track, cyl, head, sect);
  342. /* Check whether the converted CHS can fit.
  343. Cylinder: 0-65535
  344. Head: 0-15
  345. Sector: 1-255*/
  346. if ((cyl >> 16) || (head >> 4) || (sect >> 8) || (!sect))
  347. return -ERANGE;
  348. tf->nsect = n_block & 0xff; /* Sector count 0 means 256 sectors */
  349. tf->lbal = sect;
  350. tf->lbam = cyl;
  351. tf->lbah = cyl >> 8;
  352. tf->device |= head;
  353. }
  354. return 0;
  355. }
  356. /**
  357. * ata_pack_xfermask - Pack pio, mwdma and udma masks into xfer_mask
  358. * @pio_mask: pio_mask
  359. * @mwdma_mask: mwdma_mask
  360. * @udma_mask: udma_mask
  361. *
  362. * Pack @pio_mask, @mwdma_mask and @udma_mask into a single
  363. * unsigned int xfer_mask.
  364. *
  365. * LOCKING:
  366. * None.
  367. *
  368. * RETURNS:
  369. * Packed xfer_mask.
  370. */
  371. static unsigned int ata_pack_xfermask(unsigned int pio_mask,
  372. unsigned int mwdma_mask,
  373. unsigned int udma_mask)
  374. {
  375. return ((pio_mask << ATA_SHIFT_PIO) & ATA_MASK_PIO) |
  376. ((mwdma_mask << ATA_SHIFT_MWDMA) & ATA_MASK_MWDMA) |
  377. ((udma_mask << ATA_SHIFT_UDMA) & ATA_MASK_UDMA);
  378. }
  379. /**
  380. * ata_unpack_xfermask - Unpack xfer_mask into pio, mwdma and udma masks
  381. * @xfer_mask: xfer_mask to unpack
  382. * @pio_mask: resulting pio_mask
  383. * @mwdma_mask: resulting mwdma_mask
  384. * @udma_mask: resulting udma_mask
  385. *
  386. * Unpack @xfer_mask into @pio_mask, @mwdma_mask and @udma_mask.
  387. * Any NULL distination masks will be ignored.
  388. */
  389. static void ata_unpack_xfermask(unsigned int xfer_mask,
  390. unsigned int *pio_mask,
  391. unsigned int *mwdma_mask,
  392. unsigned int *udma_mask)
  393. {
  394. if (pio_mask)
  395. *pio_mask = (xfer_mask & ATA_MASK_PIO) >> ATA_SHIFT_PIO;
  396. if (mwdma_mask)
  397. *mwdma_mask = (xfer_mask & ATA_MASK_MWDMA) >> ATA_SHIFT_MWDMA;
  398. if (udma_mask)
  399. *udma_mask = (xfer_mask & ATA_MASK_UDMA) >> ATA_SHIFT_UDMA;
  400. }
  401. static const struct ata_xfer_ent {
  402. int shift, bits;
  403. u8 base;
  404. } ata_xfer_tbl[] = {
  405. { ATA_SHIFT_PIO, ATA_BITS_PIO, XFER_PIO_0 },
  406. { ATA_SHIFT_MWDMA, ATA_BITS_MWDMA, XFER_MW_DMA_0 },
  407. { ATA_SHIFT_UDMA, ATA_BITS_UDMA, XFER_UDMA_0 },
  408. { -1, },
  409. };
  410. /**
  411. * ata_xfer_mask2mode - Find matching XFER_* for the given xfer_mask
  412. * @xfer_mask: xfer_mask of interest
  413. *
  414. * Return matching XFER_* value for @xfer_mask. Only the highest
  415. * bit of @xfer_mask is considered.
  416. *
  417. * LOCKING:
  418. * None.
  419. *
  420. * RETURNS:
  421. * Matching XFER_* value, 0 if no match found.
  422. */
  423. static u8 ata_xfer_mask2mode(unsigned int xfer_mask)
  424. {
  425. int highbit = fls(xfer_mask) - 1;
  426. const struct ata_xfer_ent *ent;
  427. for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
  428. if (highbit >= ent->shift && highbit < ent->shift + ent->bits)
  429. return ent->base + highbit - ent->shift;
  430. return 0;
  431. }
  432. /**
  433. * ata_xfer_mode2mask - Find matching xfer_mask for XFER_*
  434. * @xfer_mode: XFER_* of interest
  435. *
  436. * Return matching xfer_mask for @xfer_mode.
  437. *
  438. * LOCKING:
  439. * None.
  440. *
  441. * RETURNS:
  442. * Matching xfer_mask, 0 if no match found.
  443. */
  444. static unsigned int ata_xfer_mode2mask(u8 xfer_mode)
  445. {
  446. const struct ata_xfer_ent *ent;
  447. for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
  448. if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
  449. return 1 << (ent->shift + xfer_mode - ent->base);
  450. return 0;
  451. }
  452. /**
  453. * ata_xfer_mode2shift - Find matching xfer_shift for XFER_*
  454. * @xfer_mode: XFER_* of interest
  455. *
  456. * Return matching xfer_shift for @xfer_mode.
  457. *
  458. * LOCKING:
  459. * None.
  460. *
  461. * RETURNS:
  462. * Matching xfer_shift, -1 if no match found.
  463. */
  464. static int ata_xfer_mode2shift(unsigned int xfer_mode)
  465. {
  466. const struct ata_xfer_ent *ent;
  467. for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
  468. if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
  469. return ent->shift;
  470. return -1;
  471. }
  472. /**
  473. * ata_mode_string - convert xfer_mask to string
  474. * @xfer_mask: mask of bits supported; only highest bit counts.
  475. *
  476. * Determine string which represents the highest speed
  477. * (highest bit in @modemask).
  478. *
  479. * LOCKING:
  480. * None.
  481. *
  482. * RETURNS:
  483. * Constant C string representing highest speed listed in
  484. * @mode_mask, or the constant C string "<n/a>".
  485. */
  486. static const char *ata_mode_string(unsigned int xfer_mask)
  487. {
  488. static const char * const xfer_mode_str[] = {
  489. "PIO0",
  490. "PIO1",
  491. "PIO2",
  492. "PIO3",
  493. "PIO4",
  494. "PIO5",
  495. "PIO6",
  496. "MWDMA0",
  497. "MWDMA1",
  498. "MWDMA2",
  499. "MWDMA3",
  500. "MWDMA4",
  501. "UDMA/16",
  502. "UDMA/25",
  503. "UDMA/33",
  504. "UDMA/44",
  505. "UDMA/66",
  506. "UDMA/100",
  507. "UDMA/133",
  508. "UDMA7",
  509. };
  510. int highbit;
  511. highbit = fls(xfer_mask) - 1;
  512. if (highbit >= 0 && highbit < ARRAY_SIZE(xfer_mode_str))
  513. return xfer_mode_str[highbit];
  514. return "<n/a>";
  515. }
  516. static const char *sata_spd_string(unsigned int spd)
  517. {
  518. static const char * const spd_str[] = {
  519. "1.5 Gbps",
  520. "3.0 Gbps",
  521. };
  522. if (spd == 0 || (spd - 1) >= ARRAY_SIZE(spd_str))
  523. return "<unknown>";
  524. return spd_str[spd - 1];
  525. }
  526. void ata_dev_disable(struct ata_device *dev)
  527. {
  528. if (ata_dev_enabled(dev) && ata_msg_drv(dev->ap)) {
  529. ata_dev_printk(dev, KERN_WARNING, "disabled\n");
  530. ata_down_xfermask_limit(dev, ATA_DNXFER_FORCE_PIO0 |
  531. ATA_DNXFER_QUIET);
  532. dev->class++;
  533. }
  534. }
  535. /**
  536. * ata_devchk - PATA device presence detection
  537. * @ap: ATA channel to examine
  538. * @device: Device to examine (starting at zero)
  539. *
  540. * This technique was originally described in
  541. * Hale Landis's ATADRVR (www.ata-atapi.com), and
  542. * later found its way into the ATA/ATAPI spec.
  543. *
  544. * Write a pattern to the ATA shadow registers,
  545. * and if a device is present, it will respond by
  546. * correctly storing and echoing back the
  547. * ATA shadow register contents.
  548. *
  549. * LOCKING:
  550. * caller.
  551. */
  552. static unsigned int ata_devchk(struct ata_port *ap, unsigned int device)
  553. {
  554. struct ata_ioports *ioaddr = &ap->ioaddr;
  555. u8 nsect, lbal;
  556. ap->ops->dev_select(ap, device);
  557. iowrite8(0x55, ioaddr->nsect_addr);
  558. iowrite8(0xaa, ioaddr->lbal_addr);
  559. iowrite8(0xaa, ioaddr->nsect_addr);
  560. iowrite8(0x55, ioaddr->lbal_addr);
  561. iowrite8(0x55, ioaddr->nsect_addr);
  562. iowrite8(0xaa, ioaddr->lbal_addr);
  563. nsect = ioread8(ioaddr->nsect_addr);
  564. lbal = ioread8(ioaddr->lbal_addr);
  565. if ((nsect == 0x55) && (lbal == 0xaa))
  566. return 1; /* we found a device */
  567. return 0; /* nothing found */
  568. }
  569. /**
  570. * ata_dev_classify - determine device type based on ATA-spec signature
  571. * @tf: ATA taskfile register set for device to be identified
  572. *
  573. * Determine from taskfile register contents whether a device is
  574. * ATA or ATAPI, as per "Signature and persistence" section
  575. * of ATA/PI spec (volume 1, sect 5.14).
  576. *
  577. * LOCKING:
  578. * None.
  579. *
  580. * RETURNS:
  581. * Device type, %ATA_DEV_ATA, %ATA_DEV_ATAPI, or %ATA_DEV_UNKNOWN
  582. * the event of failure.
  583. */
  584. unsigned int ata_dev_classify(const struct ata_taskfile *tf)
  585. {
  586. /* Apple's open source Darwin code hints that some devices only
  587. * put a proper signature into the LBA mid/high registers,
  588. * So, we only check those. It's sufficient for uniqueness.
  589. */
  590. if (((tf->lbam == 0) && (tf->lbah == 0)) ||
  591. ((tf->lbam == 0x3c) && (tf->lbah == 0xc3))) {
  592. DPRINTK("found ATA device by sig\n");
  593. return ATA_DEV_ATA;
  594. }
  595. if (((tf->lbam == 0x14) && (tf->lbah == 0xeb)) ||
  596. ((tf->lbam == 0x69) && (tf->lbah == 0x96))) {
  597. DPRINTK("found ATAPI device by sig\n");
  598. return ATA_DEV_ATAPI;
  599. }
  600. DPRINTK("unknown device\n");
  601. return ATA_DEV_UNKNOWN;
  602. }
  603. /**
  604. * ata_dev_try_classify - Parse returned ATA device signature
  605. * @ap: ATA channel to examine
  606. * @device: Device to examine (starting at zero)
  607. * @r_err: Value of error register on completion
  608. *
  609. * After an event -- SRST, E.D.D., or SATA COMRESET -- occurs,
  610. * an ATA/ATAPI-defined set of values is placed in the ATA
  611. * shadow registers, indicating the results of device detection
  612. * and diagnostics.
  613. *
  614. * Select the ATA device, and read the values from the ATA shadow
  615. * registers. Then parse according to the Error register value,
  616. * and the spec-defined values examined by ata_dev_classify().
  617. *
  618. * LOCKING:
  619. * caller.
  620. *
  621. * RETURNS:
  622. * Device type - %ATA_DEV_ATA, %ATA_DEV_ATAPI or %ATA_DEV_NONE.
  623. */
  624. unsigned int
  625. ata_dev_try_classify(struct ata_port *ap, unsigned int device, u8 *r_err)
  626. {
  627. struct ata_taskfile tf;
  628. unsigned int class;
  629. u8 err;
  630. ap->ops->dev_select(ap, device);
  631. memset(&tf, 0, sizeof(tf));
  632. ap->ops->tf_read(ap, &tf);
  633. err = tf.feature;
  634. if (r_err)
  635. *r_err = err;
  636. /* see if device passed diags: if master then continue and warn later */
  637. if (err == 0 && device == 0)
  638. /* diagnostic fail : do nothing _YET_ */
  639. ap->device[device].horkage |= ATA_HORKAGE_DIAGNOSTIC;
  640. else if (err == 1)
  641. /* do nothing */ ;
  642. else if ((device == 0) && (err == 0x81))
  643. /* do nothing */ ;
  644. else
  645. return ATA_DEV_NONE;
  646. /* determine if device is ATA or ATAPI */
  647. class = ata_dev_classify(&tf);
  648. if (class == ATA_DEV_UNKNOWN)
  649. return ATA_DEV_NONE;
  650. if ((class == ATA_DEV_ATA) && (ata_chk_status(ap) == 0))
  651. return ATA_DEV_NONE;
  652. return class;
  653. }
  654. /**
  655. * ata_id_string - Convert IDENTIFY DEVICE page into string
  656. * @id: IDENTIFY DEVICE results we will examine
  657. * @s: string into which data is output
  658. * @ofs: offset into identify device page
  659. * @len: length of string to return. must be an even number.
  660. *
  661. * The strings in the IDENTIFY DEVICE page are broken up into
  662. * 16-bit chunks. Run through the string, and output each
  663. * 8-bit chunk linearly, regardless of platform.
  664. *
  665. * LOCKING:
  666. * caller.
  667. */
  668. void ata_id_string(const u16 *id, unsigned char *s,
  669. unsigned int ofs, unsigned int len)
  670. {
  671. unsigned int c;
  672. while (len > 0) {
  673. c = id[ofs] >> 8;
  674. *s = c;
  675. s++;
  676. c = id[ofs] & 0xff;
  677. *s = c;
  678. s++;
  679. ofs++;
  680. len -= 2;
  681. }
  682. }
  683. /**
  684. * ata_id_c_string - Convert IDENTIFY DEVICE page into C string
  685. * @id: IDENTIFY DEVICE results we will examine
  686. * @s: string into which data is output
  687. * @ofs: offset into identify device page
  688. * @len: length of string to return. must be an odd number.
  689. *
  690. * This function is identical to ata_id_string except that it
  691. * trims trailing spaces and terminates the resulting string with
  692. * null. @len must be actual maximum length (even number) + 1.
  693. *
  694. * LOCKING:
  695. * caller.
  696. */
  697. void ata_id_c_string(const u16 *id, unsigned char *s,
  698. unsigned int ofs, unsigned int len)
  699. {
  700. unsigned char *p;
  701. WARN_ON(!(len & 1));
  702. ata_id_string(id, s, ofs, len - 1);
  703. p = s + strnlen(s, len - 1);
  704. while (p > s && p[-1] == ' ')
  705. p--;
  706. *p = '\0';
  707. }
  708. static u64 ata_tf_to_lba48(struct ata_taskfile *tf)
  709. {
  710. u64 sectors = 0;
  711. sectors |= ((u64)(tf->hob_lbah & 0xff)) << 40;
  712. sectors |= ((u64)(tf->hob_lbam & 0xff)) << 32;
  713. sectors |= (tf->hob_lbal & 0xff) << 24;
  714. sectors |= (tf->lbah & 0xff) << 16;
  715. sectors |= (tf->lbam & 0xff) << 8;
  716. sectors |= (tf->lbal & 0xff);
  717. return ++sectors;
  718. }
  719. static u64 ata_tf_to_lba(struct ata_taskfile *tf)
  720. {
  721. u64 sectors = 0;
  722. sectors |= (tf->device & 0x0f) << 24;
  723. sectors |= (tf->lbah & 0xff) << 16;
  724. sectors |= (tf->lbam & 0xff) << 8;
  725. sectors |= (tf->lbal & 0xff);
  726. return ++sectors;
  727. }
  728. /**
  729. * ata_read_native_max_address_ext - LBA48 native max query
  730. * @dev: Device to query
  731. *
  732. * Perform an LBA48 size query upon the device in question. Return the
  733. * actual LBA48 size or zero if the command fails.
  734. */
  735. static u64 ata_read_native_max_address_ext(struct ata_device *dev)
  736. {
  737. unsigned int err;
  738. struct ata_taskfile tf;
  739. ata_tf_init(dev, &tf);
  740. tf.command = ATA_CMD_READ_NATIVE_MAX_EXT;
  741. tf.flags |= ATA_TFLAG_DEVICE | ATA_TFLAG_LBA48 | ATA_TFLAG_ISADDR;
  742. tf.protocol |= ATA_PROT_NODATA;
  743. tf.device |= 0x40;
  744. err = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
  745. if (err)
  746. return 0;
  747. return ata_tf_to_lba48(&tf);
  748. }
  749. /**
  750. * ata_read_native_max_address - LBA28 native max query
  751. * @dev: Device to query
  752. *
  753. * Performa an LBA28 size query upon the device in question. Return the
  754. * actual LBA28 size or zero if the command fails.
  755. */
  756. static u64 ata_read_native_max_address(struct ata_device *dev)
  757. {
  758. unsigned int err;
  759. struct ata_taskfile tf;
  760. ata_tf_init(dev, &tf);
  761. tf.command = ATA_CMD_READ_NATIVE_MAX;
  762. tf.flags |= ATA_TFLAG_DEVICE | ATA_TFLAG_ISADDR;
  763. tf.protocol |= ATA_PROT_NODATA;
  764. tf.device |= 0x40;
  765. err = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
  766. if (err)
  767. return 0;
  768. return ata_tf_to_lba(&tf);
  769. }
  770. /**
  771. * ata_set_native_max_address_ext - LBA48 native max set
  772. * @dev: Device to query
  773. * @new_sectors: new max sectors value to set for the device
  774. *
  775. * Perform an LBA48 size set max upon the device in question. Return the
  776. * actual LBA48 size or zero if the command fails.
  777. */
  778. static u64 ata_set_native_max_address_ext(struct ata_device *dev, u64 new_sectors)
  779. {
  780. unsigned int err;
  781. struct ata_taskfile tf;
  782. new_sectors--;
  783. ata_tf_init(dev, &tf);
  784. tf.command = ATA_CMD_SET_MAX_EXT;
  785. tf.flags |= ATA_TFLAG_DEVICE | ATA_TFLAG_LBA48 | ATA_TFLAG_ISADDR;
  786. tf.protocol |= ATA_PROT_NODATA;
  787. tf.device |= 0x40;
  788. tf.lbal = (new_sectors >> 0) & 0xff;
  789. tf.lbam = (new_sectors >> 8) & 0xff;
  790. tf.lbah = (new_sectors >> 16) & 0xff;
  791. tf.hob_lbal = (new_sectors >> 24) & 0xff;
  792. tf.hob_lbam = (new_sectors >> 32) & 0xff;
  793. tf.hob_lbah = (new_sectors >> 40) & 0xff;
  794. err = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
  795. if (err)
  796. return 0;
  797. return ata_tf_to_lba48(&tf);
  798. }
  799. /**
  800. * ata_set_native_max_address - LBA28 native max set
  801. * @dev: Device to query
  802. * @new_sectors: new max sectors value to set for the device
  803. *
  804. * Perform an LBA28 size set max upon the device in question. Return the
  805. * actual LBA28 size or zero if the command fails.
  806. */
  807. static u64 ata_set_native_max_address(struct ata_device *dev, u64 new_sectors)
  808. {
  809. unsigned int err;
  810. struct ata_taskfile tf;
  811. new_sectors--;
  812. ata_tf_init(dev, &tf);
  813. tf.command = ATA_CMD_SET_MAX;
  814. tf.flags |= ATA_TFLAG_DEVICE | ATA_TFLAG_ISADDR;
  815. tf.protocol |= ATA_PROT_NODATA;
  816. tf.lbal = (new_sectors >> 0) & 0xff;
  817. tf.lbam = (new_sectors >> 8) & 0xff;
  818. tf.lbah = (new_sectors >> 16) & 0xff;
  819. tf.device |= ((new_sectors >> 24) & 0x0f) | 0x40;
  820. err = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
  821. if (err)
  822. return 0;
  823. return ata_tf_to_lba(&tf);
  824. }
  825. /**
  826. * ata_hpa_resize - Resize a device with an HPA set
  827. * @dev: Device to resize
  828. *
  829. * Read the size of an LBA28 or LBA48 disk with HPA features and resize
  830. * it if required to the full size of the media. The caller must check
  831. * the drive has the HPA feature set enabled.
  832. */
  833. static u64 ata_hpa_resize(struct ata_device *dev)
  834. {
  835. u64 sectors = dev->n_sectors;
  836. u64 hpa_sectors;
  837. if (ata_id_has_lba48(dev->id))
  838. hpa_sectors = ata_read_native_max_address_ext(dev);
  839. else
  840. hpa_sectors = ata_read_native_max_address(dev);
  841. /* if no hpa, both should be equal */
  842. ata_dev_printk(dev, KERN_INFO, "%s 1: sectors = %lld, "
  843. "hpa_sectors = %lld\n",
  844. __FUNCTION__, (long long)sectors, (long long)hpa_sectors);
  845. if (hpa_sectors > sectors) {
  846. ata_dev_printk(dev, KERN_INFO,
  847. "Host Protected Area detected:\n"
  848. "\tcurrent size: %lld sectors\n"
  849. "\tnative size: %lld sectors\n",
  850. (long long)sectors, (long long)hpa_sectors);
  851. if (ata_ignore_hpa) {
  852. if (ata_id_has_lba48(dev->id))
  853. hpa_sectors = ata_set_native_max_address_ext(dev, hpa_sectors);
  854. else
  855. hpa_sectors = ata_set_native_max_address(dev,
  856. hpa_sectors);
  857. if (hpa_sectors) {
  858. ata_dev_printk(dev, KERN_INFO, "native size "
  859. "increased to %lld sectors\n",
  860. (long long)hpa_sectors);
  861. return hpa_sectors;
  862. }
  863. }
  864. }
  865. return sectors;
  866. }
  867. static u64 ata_id_n_sectors(const u16 *id)
  868. {
  869. if (ata_id_has_lba(id)) {
  870. if (ata_id_has_lba48(id))
  871. return ata_id_u64(id, 100);
  872. else
  873. return ata_id_u32(id, 60);
  874. } else {
  875. if (ata_id_current_chs_valid(id))
  876. return ata_id_u32(id, 57);
  877. else
  878. return id[1] * id[3] * id[6];
  879. }
  880. }
  881. /**
  882. * ata_id_to_dma_mode - Identify DMA mode from id block
  883. * @dev: device to identify
  884. * @unknown: mode to assume if we cannot tell
  885. *
  886. * Set up the timing values for the device based upon the identify
  887. * reported values for the DMA mode. This function is used by drivers
  888. * which rely upon firmware configured modes, but wish to report the
  889. * mode correctly when possible.
  890. *
  891. * In addition we emit similarly formatted messages to the default
  892. * ata_dev_set_mode handler, in order to provide consistency of
  893. * presentation.
  894. */
  895. void ata_id_to_dma_mode(struct ata_device *dev, u8 unknown)
  896. {
  897. unsigned int mask;
  898. u8 mode;
  899. /* Pack the DMA modes */
  900. mask = ((dev->id[63] >> 8) << ATA_SHIFT_MWDMA) & ATA_MASK_MWDMA;
  901. if (dev->id[53] & 0x04)
  902. mask |= ((dev->id[88] >> 8) << ATA_SHIFT_UDMA) & ATA_MASK_UDMA;
  903. /* Select the mode in use */
  904. mode = ata_xfer_mask2mode(mask);
  905. if (mode != 0) {
  906. ata_dev_printk(dev, KERN_INFO, "configured for %s\n",
  907. ata_mode_string(mask));
  908. } else {
  909. /* SWDMA perhaps ? */
  910. mode = unknown;
  911. ata_dev_printk(dev, KERN_INFO, "configured for DMA\n");
  912. }
  913. /* Configure the device reporting */
  914. dev->xfer_mode = mode;
  915. dev->xfer_shift = ata_xfer_mode2shift(mode);
  916. }
  917. /**
  918. * ata_noop_dev_select - Select device 0/1 on ATA bus
  919. * @ap: ATA channel to manipulate
  920. * @device: ATA device (numbered from zero) to select
  921. *
  922. * This function performs no actual function.
  923. *
  924. * May be used as the dev_select() entry in ata_port_operations.
  925. *
  926. * LOCKING:
  927. * caller.
  928. */
  929. void ata_noop_dev_select (struct ata_port *ap, unsigned int device)
  930. {
  931. }
  932. /**
  933. * ata_std_dev_select - Select device 0/1 on ATA bus
  934. * @ap: ATA channel to manipulate
  935. * @device: ATA device (numbered from zero) to select
  936. *
  937. * Use the method defined in the ATA specification to
  938. * make either device 0, or device 1, active on the
  939. * ATA channel. Works with both PIO and MMIO.
  940. *
  941. * May be used as the dev_select() entry in ata_port_operations.
  942. *
  943. * LOCKING:
  944. * caller.
  945. */
  946. void ata_std_dev_select (struct ata_port *ap, unsigned int device)
  947. {
  948. u8 tmp;
  949. if (device == 0)
  950. tmp = ATA_DEVICE_OBS;
  951. else
  952. tmp = ATA_DEVICE_OBS | ATA_DEV1;
  953. iowrite8(tmp, ap->ioaddr.device_addr);
  954. ata_pause(ap); /* needed; also flushes, for mmio */
  955. }
  956. /**
  957. * ata_dev_select - Select device 0/1 on ATA bus
  958. * @ap: ATA channel to manipulate
  959. * @device: ATA device (numbered from zero) to select
  960. * @wait: non-zero to wait for Status register BSY bit to clear
  961. * @can_sleep: non-zero if context allows sleeping
  962. *
  963. * Use the method defined in the ATA specification to
  964. * make either device 0, or device 1, active on the
  965. * ATA channel.
  966. *
  967. * This is a high-level version of ata_std_dev_select(),
  968. * which additionally provides the services of inserting
  969. * the proper pauses and status polling, where needed.
  970. *
  971. * LOCKING:
  972. * caller.
  973. */
  974. void ata_dev_select(struct ata_port *ap, unsigned int device,
  975. unsigned int wait, unsigned int can_sleep)
  976. {
  977. if (ata_msg_probe(ap))
  978. ata_port_printk(ap, KERN_INFO, "ata_dev_select: ENTER, "
  979. "device %u, wait %u\n", device, wait);
  980. if (wait)
  981. ata_wait_idle(ap);
  982. ap->ops->dev_select(ap, device);
  983. if (wait) {
  984. if (can_sleep && ap->device[device].class == ATA_DEV_ATAPI)
  985. msleep(150);
  986. ata_wait_idle(ap);
  987. }
  988. }
  989. /**
  990. * ata_dump_id - IDENTIFY DEVICE info debugging output
  991. * @id: IDENTIFY DEVICE page to dump
  992. *
  993. * Dump selected 16-bit words from the given IDENTIFY DEVICE
  994. * page.
  995. *
  996. * LOCKING:
  997. * caller.
  998. */
  999. static inline void ata_dump_id(const u16 *id)
  1000. {
  1001. DPRINTK("49==0x%04x "
  1002. "53==0x%04x "
  1003. "63==0x%04x "
  1004. "64==0x%04x "
  1005. "75==0x%04x \n",
  1006. id[49],
  1007. id[53],
  1008. id[63],
  1009. id[64],
  1010. id[75]);
  1011. DPRINTK("80==0x%04x "
  1012. "81==0x%04x "
  1013. "82==0x%04x "
  1014. "83==0x%04x "
  1015. "84==0x%04x \n",
  1016. id[80],
  1017. id[81],
  1018. id[82],
  1019. id[83],
  1020. id[84]);
  1021. DPRINTK("88==0x%04x "
  1022. "93==0x%04x\n",
  1023. id[88],
  1024. id[93]);
  1025. }
  1026. /**
  1027. * ata_id_xfermask - Compute xfermask from the given IDENTIFY data
  1028. * @id: IDENTIFY data to compute xfer mask from
  1029. *
  1030. * Compute the xfermask for this device. This is not as trivial
  1031. * as it seems if we must consider early devices correctly.
  1032. *
  1033. * FIXME: pre IDE drive timing (do we care ?).
  1034. *
  1035. * LOCKING:
  1036. * None.
  1037. *
  1038. * RETURNS:
  1039. * Computed xfermask
  1040. */
  1041. static unsigned int ata_id_xfermask(const u16 *id)
  1042. {
  1043. unsigned int pio_mask, mwdma_mask, udma_mask;
  1044. /* Usual case. Word 53 indicates word 64 is valid */
  1045. if (id[ATA_ID_FIELD_VALID] & (1 << 1)) {
  1046. pio_mask = id[ATA_ID_PIO_MODES] & 0x03;
  1047. pio_mask <<= 3;
  1048. pio_mask |= 0x7;
  1049. } else {
  1050. /* If word 64 isn't valid then Word 51 high byte holds
  1051. * the PIO timing number for the maximum. Turn it into
  1052. * a mask.
  1053. */
  1054. u8 mode = (id[ATA_ID_OLD_PIO_MODES] >> 8) & 0xFF;
  1055. if (mode < 5) /* Valid PIO range */
  1056. pio_mask = (2 << mode) - 1;
  1057. else
  1058. pio_mask = 1;
  1059. /* But wait.. there's more. Design your standards by
  1060. * committee and you too can get a free iordy field to
  1061. * process. However its the speeds not the modes that
  1062. * are supported... Note drivers using the timing API
  1063. * will get this right anyway
  1064. */
  1065. }
  1066. mwdma_mask = id[ATA_ID_MWDMA_MODES] & 0x07;
  1067. if (ata_id_is_cfa(id)) {
  1068. /*
  1069. * Process compact flash extended modes
  1070. */
  1071. int pio = id[163] & 0x7;
  1072. int dma = (id[163] >> 3) & 7;
  1073. if (pio)
  1074. pio_mask |= (1 << 5);
  1075. if (pio > 1)
  1076. pio_mask |= (1 << 6);
  1077. if (dma)
  1078. mwdma_mask |= (1 << 3);
  1079. if (dma > 1)
  1080. mwdma_mask |= (1 << 4);
  1081. }
  1082. udma_mask = 0;
  1083. if (id[ATA_ID_FIELD_VALID] & (1 << 2))
  1084. udma_mask = id[ATA_ID_UDMA_MODES] & 0xff;
  1085. return ata_pack_xfermask(pio_mask, mwdma_mask, udma_mask);
  1086. }
  1087. /**
  1088. * ata_port_queue_task - Queue port_task
  1089. * @ap: The ata_port to queue port_task for
  1090. * @fn: workqueue function to be scheduled
  1091. * @data: data for @fn to use
  1092. * @delay: delay time for workqueue function
  1093. *
  1094. * Schedule @fn(@data) for execution after @delay jiffies using
  1095. * port_task. There is one port_task per port and it's the
  1096. * user(low level driver)'s responsibility to make sure that only
  1097. * one task is active at any given time.
  1098. *
  1099. * libata core layer takes care of synchronization between
  1100. * port_task and EH. ata_port_queue_task() may be ignored for EH
  1101. * synchronization.
  1102. *
  1103. * LOCKING:
  1104. * Inherited from caller.
  1105. */
  1106. void ata_port_queue_task(struct ata_port *ap, work_func_t fn, void *data,
  1107. unsigned long delay)
  1108. {
  1109. int rc;
  1110. if (ap->pflags & ATA_PFLAG_FLUSH_PORT_TASK)
  1111. return;
  1112. PREPARE_DELAYED_WORK(&ap->port_task, fn);
  1113. ap->port_task_data = data;
  1114. rc = queue_delayed_work(ata_wq, &ap->port_task, delay);
  1115. /* rc == 0 means that another user is using port task */
  1116. WARN_ON(rc == 0);
  1117. }
  1118. /**
  1119. * ata_port_flush_task - Flush port_task
  1120. * @ap: The ata_port to flush port_task for
  1121. *
  1122. * After this function completes, port_task is guranteed not to
  1123. * be running or scheduled.
  1124. *
  1125. * LOCKING:
  1126. * Kernel thread context (may sleep)
  1127. */
  1128. void ata_port_flush_task(struct ata_port *ap)
  1129. {
  1130. unsigned long flags;
  1131. DPRINTK("ENTER\n");
  1132. spin_lock_irqsave(ap->lock, flags);
  1133. ap->pflags |= ATA_PFLAG_FLUSH_PORT_TASK;
  1134. spin_unlock_irqrestore(ap->lock, flags);
  1135. DPRINTK("flush #1\n");
  1136. cancel_work_sync(&ap->port_task.work); /* akpm: seems unneeded */
  1137. /*
  1138. * At this point, if a task is running, it's guaranteed to see
  1139. * the FLUSH flag; thus, it will never queue pio tasks again.
  1140. * Cancel and flush.
  1141. */
  1142. if (!cancel_delayed_work(&ap->port_task)) {
  1143. if (ata_msg_ctl(ap))
  1144. ata_port_printk(ap, KERN_DEBUG, "%s: flush #2\n",
  1145. __FUNCTION__);
  1146. cancel_work_sync(&ap->port_task.work);
  1147. }
  1148. spin_lock_irqsave(ap->lock, flags);
  1149. ap->pflags &= ~ATA_PFLAG_FLUSH_PORT_TASK;
  1150. spin_unlock_irqrestore(ap->lock, flags);
  1151. if (ata_msg_ctl(ap))
  1152. ata_port_printk(ap, KERN_DEBUG, "%s: EXIT\n", __FUNCTION__);
  1153. }
  1154. static void ata_qc_complete_internal(struct ata_queued_cmd *qc)
  1155. {
  1156. struct completion *waiting = qc->private_data;
  1157. complete(waiting);
  1158. }
  1159. /**
  1160. * ata_exec_internal_sg - execute libata internal command
  1161. * @dev: Device to which the command is sent
  1162. * @tf: Taskfile registers for the command and the result
  1163. * @cdb: CDB for packet command
  1164. * @dma_dir: Data tranfer direction of the command
  1165. * @sg: sg list for the data buffer of the command
  1166. * @n_elem: Number of sg entries
  1167. *
  1168. * Executes libata internal command with timeout. @tf contains
  1169. * command on entry and result on return. Timeout and error
  1170. * conditions are reported via return value. No recovery action
  1171. * is taken after a command times out. It's caller's duty to
  1172. * clean up after timeout.
  1173. *
  1174. * LOCKING:
  1175. * None. Should be called with kernel context, might sleep.
  1176. *
  1177. * RETURNS:
  1178. * Zero on success, AC_ERR_* mask on failure
  1179. */
  1180. unsigned ata_exec_internal_sg(struct ata_device *dev,
  1181. struct ata_taskfile *tf, const u8 *cdb,
  1182. int dma_dir, struct scatterlist *sg,
  1183. unsigned int n_elem)
  1184. {
  1185. struct ata_port *ap = dev->ap;
  1186. u8 command = tf->command;
  1187. struct ata_queued_cmd *qc;
  1188. unsigned int tag, preempted_tag;
  1189. u32 preempted_sactive, preempted_qc_active;
  1190. DECLARE_COMPLETION_ONSTACK(wait);
  1191. unsigned long flags;
  1192. unsigned int err_mask;
  1193. int rc;
  1194. spin_lock_irqsave(ap->lock, flags);
  1195. /* no internal command while frozen */
  1196. if (ap->pflags & ATA_PFLAG_FROZEN) {
  1197. spin_unlock_irqrestore(ap->lock, flags);
  1198. return AC_ERR_SYSTEM;
  1199. }
  1200. /* initialize internal qc */
  1201. /* XXX: Tag 0 is used for drivers with legacy EH as some
  1202. * drivers choke if any other tag is given. This breaks
  1203. * ata_tag_internal() test for those drivers. Don't use new
  1204. * EH stuff without converting to it.
  1205. */
  1206. if (ap->ops->error_handler)
  1207. tag = ATA_TAG_INTERNAL;
  1208. else
  1209. tag = 0;
  1210. if (test_and_set_bit(tag, &ap->qc_allocated))
  1211. BUG();
  1212. qc = __ata_qc_from_tag(ap, tag);
  1213. qc->tag = tag;
  1214. qc->scsicmd = NULL;
  1215. qc->ap = ap;
  1216. qc->dev = dev;
  1217. ata_qc_reinit(qc);
  1218. preempted_tag = ap->active_tag;
  1219. preempted_sactive = ap->sactive;
  1220. preempted_qc_active = ap->qc_active;
  1221. ap->active_tag = ATA_TAG_POISON;
  1222. ap->sactive = 0;
  1223. ap->qc_active = 0;
  1224. /* prepare & issue qc */
  1225. qc->tf = *tf;
  1226. if (cdb)
  1227. memcpy(qc->cdb, cdb, ATAPI_CDB_LEN);
  1228. qc->flags |= ATA_QCFLAG_RESULT_TF;
  1229. qc->dma_dir = dma_dir;
  1230. if (dma_dir != DMA_NONE) {
  1231. unsigned int i, buflen = 0;
  1232. for (i = 0; i < n_elem; i++)
  1233. buflen += sg[i].length;
  1234. ata_sg_init(qc, sg, n_elem);
  1235. qc->nbytes = buflen;
  1236. }
  1237. qc->private_data = &wait;
  1238. qc->complete_fn = ata_qc_complete_internal;
  1239. ata_qc_issue(qc);
  1240. spin_unlock_irqrestore(ap->lock, flags);
  1241. rc = wait_for_completion_timeout(&wait, ata_probe_timeout);
  1242. ata_port_flush_task(ap);
  1243. if (!rc) {
  1244. spin_lock_irqsave(ap->lock, flags);
  1245. /* We're racing with irq here. If we lose, the
  1246. * following test prevents us from completing the qc
  1247. * twice. If we win, the port is frozen and will be
  1248. * cleaned up by ->post_internal_cmd().
  1249. */
  1250. if (qc->flags & ATA_QCFLAG_ACTIVE) {
  1251. qc->err_mask |= AC_ERR_TIMEOUT;
  1252. if (ap->ops->error_handler)
  1253. ata_port_freeze(ap);
  1254. else
  1255. ata_qc_complete(qc);
  1256. if (ata_msg_warn(ap))
  1257. ata_dev_printk(dev, KERN_WARNING,
  1258. "qc timeout (cmd 0x%x)\n", command);
  1259. }
  1260. spin_unlock_irqrestore(ap->lock, flags);
  1261. }
  1262. /* do post_internal_cmd */
  1263. if (ap->ops->post_internal_cmd)
  1264. ap->ops->post_internal_cmd(qc);
  1265. /* perform minimal error analysis */
  1266. if (qc->flags & ATA_QCFLAG_FAILED) {
  1267. if (qc->result_tf.command & (ATA_ERR | ATA_DF))
  1268. qc->err_mask |= AC_ERR_DEV;
  1269. if (!qc->err_mask)
  1270. qc->err_mask |= AC_ERR_OTHER;
  1271. if (qc->err_mask & ~AC_ERR_OTHER)
  1272. qc->err_mask &= ~AC_ERR_OTHER;
  1273. }
  1274. /* finish up */
  1275. spin_lock_irqsave(ap->lock, flags);
  1276. *tf = qc->result_tf;
  1277. err_mask = qc->err_mask;
  1278. ata_qc_free(qc);
  1279. ap->active_tag = preempted_tag;
  1280. ap->sactive = preempted_sactive;
  1281. ap->qc_active = preempted_qc_active;
  1282. /* XXX - Some LLDDs (sata_mv) disable port on command failure.
  1283. * Until those drivers are fixed, we detect the condition
  1284. * here, fail the command with AC_ERR_SYSTEM and reenable the
  1285. * port.
  1286. *
  1287. * Note that this doesn't change any behavior as internal
  1288. * command failure results in disabling the device in the
  1289. * higher layer for LLDDs without new reset/EH callbacks.
  1290. *
  1291. * Kill the following code as soon as those drivers are fixed.
  1292. */
  1293. if (ap->flags & ATA_FLAG_DISABLED) {
  1294. err_mask |= AC_ERR_SYSTEM;
  1295. ata_port_probe(ap);
  1296. }
  1297. spin_unlock_irqrestore(ap->lock, flags);
  1298. return err_mask;
  1299. }
  1300. /**
  1301. * ata_exec_internal - execute libata internal command
  1302. * @dev: Device to which the command is sent
  1303. * @tf: Taskfile registers for the command and the result
  1304. * @cdb: CDB for packet command
  1305. * @dma_dir: Data tranfer direction of the command
  1306. * @buf: Data buffer of the command
  1307. * @buflen: Length of data buffer
  1308. *
  1309. * Wrapper around ata_exec_internal_sg() which takes simple
  1310. * buffer instead of sg list.
  1311. *
  1312. * LOCKING:
  1313. * None. Should be called with kernel context, might sleep.
  1314. *
  1315. * RETURNS:
  1316. * Zero on success, AC_ERR_* mask on failure
  1317. */
  1318. unsigned ata_exec_internal(struct ata_device *dev,
  1319. struct ata_taskfile *tf, const u8 *cdb,
  1320. int dma_dir, void *buf, unsigned int buflen)
  1321. {
  1322. struct scatterlist *psg = NULL, sg;
  1323. unsigned int n_elem = 0;
  1324. if (dma_dir != DMA_NONE) {
  1325. WARN_ON(!buf);
  1326. sg_init_one(&sg, buf, buflen);
  1327. psg = &sg;
  1328. n_elem++;
  1329. }
  1330. return ata_exec_internal_sg(dev, tf, cdb, dma_dir, psg, n_elem);
  1331. }
  1332. /**
  1333. * ata_do_simple_cmd - execute simple internal command
  1334. * @dev: Device to which the command is sent
  1335. * @cmd: Opcode to execute
  1336. *
  1337. * Execute a 'simple' command, that only consists of the opcode
  1338. * 'cmd' itself, without filling any other registers
  1339. *
  1340. * LOCKING:
  1341. * Kernel thread context (may sleep).
  1342. *
  1343. * RETURNS:
  1344. * Zero on success, AC_ERR_* mask on failure
  1345. */
  1346. unsigned int ata_do_simple_cmd(struct ata_device *dev, u8 cmd)
  1347. {
  1348. struct ata_taskfile tf;
  1349. ata_tf_init(dev, &tf);
  1350. tf.command = cmd;
  1351. tf.flags |= ATA_TFLAG_DEVICE;
  1352. tf.protocol = ATA_PROT_NODATA;
  1353. return ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
  1354. }
  1355. /**
  1356. * ata_pio_need_iordy - check if iordy needed
  1357. * @adev: ATA device
  1358. *
  1359. * Check if the current speed of the device requires IORDY. Used
  1360. * by various controllers for chip configuration.
  1361. */
  1362. unsigned int ata_pio_need_iordy(const struct ata_device *adev)
  1363. {
  1364. /* Controller doesn't support IORDY. Probably a pointless check
  1365. as the caller should know this */
  1366. if (adev->ap->flags & ATA_FLAG_NO_IORDY)
  1367. return 0;
  1368. /* PIO3 and higher it is mandatory */
  1369. if (adev->pio_mode > XFER_PIO_2)
  1370. return 1;
  1371. /* We turn it on when possible */
  1372. if (ata_id_has_iordy(adev->id))
  1373. return 1;
  1374. return 0;
  1375. }
  1376. /**
  1377. * ata_pio_mask_no_iordy - Return the non IORDY mask
  1378. * @adev: ATA device
  1379. *
  1380. * Compute the highest mode possible if we are not using iordy. Return
  1381. * -1 if no iordy mode is available.
  1382. */
  1383. static u32 ata_pio_mask_no_iordy(const struct ata_device *adev)
  1384. {
  1385. /* If we have no drive specific rule, then PIO 2 is non IORDY */
  1386. if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE */
  1387. u16 pio = adev->id[ATA_ID_EIDE_PIO];
  1388. /* Is the speed faster than the drive allows non IORDY ? */
  1389. if (pio) {
  1390. /* This is cycle times not frequency - watch the logic! */
  1391. if (pio > 240) /* PIO2 is 240nS per cycle */
  1392. return 3 << ATA_SHIFT_PIO;
  1393. return 7 << ATA_SHIFT_PIO;
  1394. }
  1395. }
  1396. return 3 << ATA_SHIFT_PIO;
  1397. }
  1398. /**
  1399. * ata_dev_read_id - Read ID data from the specified device
  1400. * @dev: target device
  1401. * @p_class: pointer to class of the target device (may be changed)
  1402. * @flags: ATA_READID_* flags
  1403. * @id: buffer to read IDENTIFY data into
  1404. *
  1405. * Read ID data from the specified device. ATA_CMD_ID_ATA is
  1406. * performed on ATA devices and ATA_CMD_ID_ATAPI on ATAPI
  1407. * devices. This function also issues ATA_CMD_INIT_DEV_PARAMS
  1408. * for pre-ATA4 drives.
  1409. *
  1410. * LOCKING:
  1411. * Kernel thread context (may sleep)
  1412. *
  1413. * RETURNS:
  1414. * 0 on success, -errno otherwise.
  1415. */
  1416. int ata_dev_read_id(struct ata_device *dev, unsigned int *p_class,
  1417. unsigned int flags, u16 *id)
  1418. {
  1419. struct ata_port *ap = dev->ap;
  1420. unsigned int class = *p_class;
  1421. struct ata_taskfile tf;
  1422. unsigned int err_mask = 0;
  1423. const char *reason;
  1424. int may_fallback = 1, tried_spinup = 0;
  1425. int rc;
  1426. if (ata_msg_ctl(ap))
  1427. ata_dev_printk(dev, KERN_DEBUG, "%s: ENTER\n", __FUNCTION__);
  1428. ata_dev_select(ap, dev->devno, 1, 1); /* select device 0/1 */
  1429. retry:
  1430. ata_tf_init(dev, &tf);
  1431. switch (class) {
  1432. case ATA_DEV_ATA:
  1433. tf.command = ATA_CMD_ID_ATA;
  1434. break;
  1435. case ATA_DEV_ATAPI:
  1436. tf.command = ATA_CMD_ID_ATAPI;
  1437. break;
  1438. default:
  1439. rc = -ENODEV;
  1440. reason = "unsupported class";
  1441. goto err_out;
  1442. }
  1443. tf.protocol = ATA_PROT_PIO;
  1444. /* Some devices choke if TF registers contain garbage. Make
  1445. * sure those are properly initialized.
  1446. */
  1447. tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
  1448. /* Device presence detection is unreliable on some
  1449. * controllers. Always poll IDENTIFY if available.
  1450. */
  1451. tf.flags |= ATA_TFLAG_POLLING;
  1452. err_mask = ata_exec_internal(dev, &tf, NULL, DMA_FROM_DEVICE,
  1453. id, sizeof(id[0]) * ATA_ID_WORDS);
  1454. if (err_mask) {
  1455. if (err_mask & AC_ERR_NODEV_HINT) {
  1456. DPRINTK("ata%u.%d: NODEV after polling detection\n",
  1457. ap->print_id, dev->devno);
  1458. return -ENOENT;
  1459. }
  1460. /* Device or controller might have reported the wrong
  1461. * device class. Give a shot at the other IDENTIFY if
  1462. * the current one is aborted by the device.
  1463. */
  1464. if (may_fallback &&
  1465. (err_mask == AC_ERR_DEV) && (tf.feature & ATA_ABORTED)) {
  1466. may_fallback = 0;
  1467. if (class == ATA_DEV_ATA)
  1468. class = ATA_DEV_ATAPI;
  1469. else
  1470. class = ATA_DEV_ATA;
  1471. goto retry;
  1472. }
  1473. rc = -EIO;
  1474. reason = "I/O error";
  1475. goto err_out;
  1476. }
  1477. /* Falling back doesn't make sense if ID data was read
  1478. * successfully at least once.
  1479. */
  1480. may_fallback = 0;
  1481. swap_buf_le16(id, ATA_ID_WORDS);
  1482. /* sanity check */
  1483. rc = -EINVAL;
  1484. reason = "device reports illegal type";
  1485. if (class == ATA_DEV_ATA) {
  1486. if (!ata_id_is_ata(id) && !ata_id_is_cfa(id))
  1487. goto err_out;
  1488. } else {
  1489. if (ata_id_is_ata(id))
  1490. goto err_out;
  1491. }
  1492. if (!tried_spinup && (id[2] == 0x37c8 || id[2] == 0x738c)) {
  1493. tried_spinup = 1;
  1494. /*
  1495. * Drive powered-up in standby mode, and requires a specific
  1496. * SET_FEATURES spin-up subcommand before it will accept
  1497. * anything other than the original IDENTIFY command.
  1498. */
  1499. ata_tf_init(dev, &tf);
  1500. tf.command = ATA_CMD_SET_FEATURES;
  1501. tf.feature = SETFEATURES_SPINUP;
  1502. tf.protocol = ATA_PROT_NODATA;
  1503. tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
  1504. err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
  1505. if (err_mask) {
  1506. rc = -EIO;
  1507. reason = "SPINUP failed";
  1508. goto err_out;
  1509. }
  1510. /*
  1511. * If the drive initially returned incomplete IDENTIFY info,
  1512. * we now must reissue the IDENTIFY command.
  1513. */
  1514. if (id[2] == 0x37c8)
  1515. goto retry;
  1516. }
  1517. if ((flags & ATA_READID_POSTRESET) && class == ATA_DEV_ATA) {
  1518. /*
  1519. * The exact sequence expected by certain pre-ATA4 drives is:
  1520. * SRST RESET
  1521. * IDENTIFY
  1522. * INITIALIZE DEVICE PARAMETERS
  1523. * anything else..
  1524. * Some drives were very specific about that exact sequence.
  1525. */
  1526. if (ata_id_major_version(id) < 4 || !ata_id_has_lba(id)) {
  1527. err_mask = ata_dev_init_params(dev, id[3], id[6]);
  1528. if (err_mask) {
  1529. rc = -EIO;
  1530. reason = "INIT_DEV_PARAMS failed";
  1531. goto err_out;
  1532. }
  1533. /* current CHS translation info (id[53-58]) might be
  1534. * changed. reread the identify device info.
  1535. */
  1536. flags &= ~ATA_READID_POSTRESET;
  1537. goto retry;
  1538. }
  1539. }
  1540. *p_class = class;
  1541. return 0;
  1542. err_out:
  1543. if (ata_msg_warn(ap))
  1544. ata_dev_printk(dev, KERN_WARNING, "failed to IDENTIFY "
  1545. "(%s, err_mask=0x%x)\n", reason, err_mask);
  1546. return rc;
  1547. }
  1548. static inline u8 ata_dev_knobble(struct ata_device *dev)
  1549. {
  1550. return ((dev->ap->cbl == ATA_CBL_SATA) && (!ata_id_is_sata(dev->id)));
  1551. }
  1552. static void ata_dev_config_ncq(struct ata_device *dev,
  1553. char *desc, size_t desc_sz)
  1554. {
  1555. struct ata_port *ap = dev->ap;
  1556. int hdepth = 0, ddepth = ata_id_queue_depth(dev->id);
  1557. if (!ata_id_has_ncq(dev->id)) {
  1558. desc[0] = '\0';
  1559. return;
  1560. }
  1561. if (ata_device_blacklisted(dev) & ATA_HORKAGE_NONCQ) {
  1562. snprintf(desc, desc_sz, "NCQ (not used)");
  1563. return;
  1564. }
  1565. if (ap->flags & ATA_FLAG_NCQ) {
  1566. hdepth = min(ap->scsi_host->can_queue, ATA_MAX_QUEUE - 1);
  1567. dev->flags |= ATA_DFLAG_NCQ;
  1568. }
  1569. if (hdepth >= ddepth)
  1570. snprintf(desc, desc_sz, "NCQ (depth %d)", ddepth);
  1571. else
  1572. snprintf(desc, desc_sz, "NCQ (depth %d/%d)", hdepth, ddepth);
  1573. }
  1574. /**
  1575. * ata_dev_configure - Configure the specified ATA/ATAPI device
  1576. * @dev: Target device to configure
  1577. *
  1578. * Configure @dev according to @dev->id. Generic and low-level
  1579. * driver specific fixups are also applied.
  1580. *
  1581. * LOCKING:
  1582. * Kernel thread context (may sleep)
  1583. *
  1584. * RETURNS:
  1585. * 0 on success, -errno otherwise
  1586. */
  1587. int ata_dev_configure(struct ata_device *dev)
  1588. {
  1589. struct ata_port *ap = dev->ap;
  1590. int print_info = ap->eh_context.i.flags & ATA_EHI_PRINTINFO;
  1591. const u16 *id = dev->id;
  1592. unsigned int xfer_mask;
  1593. char revbuf[7]; /* XYZ-99\0 */
  1594. char fwrevbuf[ATA_ID_FW_REV_LEN+1];
  1595. char modelbuf[ATA_ID_PROD_LEN+1];
  1596. int rc;
  1597. if (!ata_dev_enabled(dev) && ata_msg_info(ap)) {
  1598. ata_dev_printk(dev, KERN_INFO, "%s: ENTER/EXIT -- nodev\n",
  1599. __FUNCTION__);
  1600. return 0;
  1601. }
  1602. if (ata_msg_probe(ap))
  1603. ata_dev_printk(dev, KERN_DEBUG, "%s: ENTER\n", __FUNCTION__);
  1604. /* set _SDD */
  1605. rc = ata_acpi_push_id(dev);
  1606. if (rc) {
  1607. ata_dev_printk(dev, KERN_WARNING, "failed to set _SDD(%d)\n",
  1608. rc);
  1609. }
  1610. /* retrieve and execute the ATA task file of _GTF */
  1611. ata_acpi_exec_tfs(ap);
  1612. /* print device capabilities */
  1613. if (ata_msg_probe(ap))
  1614. ata_dev_printk(dev, KERN_DEBUG,
  1615. "%s: cfg 49:%04x 82:%04x 83:%04x 84:%04x "
  1616. "85:%04x 86:%04x 87:%04x 88:%04x\n",
  1617. __FUNCTION__,
  1618. id[49], id[82], id[83], id[84],
  1619. id[85], id[86], id[87], id[88]);
  1620. /* initialize to-be-configured parameters */
  1621. dev->flags &= ~ATA_DFLAG_CFG_MASK;
  1622. dev->max_sectors = 0;
  1623. dev->cdb_len = 0;
  1624. dev->n_sectors = 0;
  1625. dev->cylinders = 0;
  1626. dev->heads = 0;
  1627. dev->sectors = 0;
  1628. /*
  1629. * common ATA, ATAPI feature tests
  1630. */
  1631. /* find max transfer mode; for printk only */
  1632. xfer_mask = ata_id_xfermask(id);
  1633. if (ata_msg_probe(ap))
  1634. ata_dump_id(id);
  1635. /* ATA-specific feature tests */
  1636. if (dev->class == ATA_DEV_ATA) {
  1637. if (ata_id_is_cfa(id)) {
  1638. if (id[162] & 1) /* CPRM may make this media unusable */
  1639. ata_dev_printk(dev, KERN_WARNING,
  1640. "supports DRM functions and may "
  1641. "not be fully accessable.\n");
  1642. snprintf(revbuf, 7, "CFA");
  1643. }
  1644. else
  1645. snprintf(revbuf, 7, "ATA-%d", ata_id_major_version(id));
  1646. dev->n_sectors = ata_id_n_sectors(id);
  1647. /* SCSI only uses 4-char revisions, dump full 8 chars from ATA */
  1648. ata_id_c_string(dev->id, fwrevbuf, ATA_ID_FW_REV,
  1649. sizeof(fwrevbuf));
  1650. ata_id_c_string(dev->id, modelbuf, ATA_ID_PROD,
  1651. sizeof(modelbuf));
  1652. if (dev->id[59] & 0x100)
  1653. dev->multi_count = dev->id[59] & 0xff;
  1654. if (ata_id_has_lba(id)) {
  1655. const char *lba_desc;
  1656. char ncq_desc[20];
  1657. lba_desc = "LBA";
  1658. dev->flags |= ATA_DFLAG_LBA;
  1659. if (ata_id_has_lba48(id)) {
  1660. dev->flags |= ATA_DFLAG_LBA48;
  1661. lba_desc = "LBA48";
  1662. if (dev->n_sectors >= (1UL << 28) &&
  1663. ata_id_has_flush_ext(id))
  1664. dev->flags |= ATA_DFLAG_FLUSH_EXT;
  1665. }
  1666. if (ata_id_hpa_enabled(dev->id))
  1667. dev->n_sectors = ata_hpa_resize(dev);
  1668. /* config NCQ */
  1669. ata_dev_config_ncq(dev, ncq_desc, sizeof(ncq_desc));
  1670. /* print device info to dmesg */
  1671. if (ata_msg_drv(ap) && print_info) {
  1672. ata_dev_printk(dev, KERN_INFO,
  1673. "%s: %s, %s, max %s\n",
  1674. revbuf, modelbuf, fwrevbuf,
  1675. ata_mode_string(xfer_mask));
  1676. ata_dev_printk(dev, KERN_INFO,
  1677. "%Lu sectors, multi %u: %s %s\n",
  1678. (unsigned long long)dev->n_sectors,
  1679. dev->multi_count, lba_desc, ncq_desc);
  1680. }
  1681. } else {
  1682. /* CHS */
  1683. /* Default translation */
  1684. dev->cylinders = id[1];
  1685. dev->heads = id[3];
  1686. dev->sectors = id[6];
  1687. if (ata_id_current_chs_valid(id)) {
  1688. /* Current CHS translation is valid. */
  1689. dev->cylinders = id[54];
  1690. dev->heads = id[55];
  1691. dev->sectors = id[56];
  1692. }
  1693. /* print device info to dmesg */
  1694. if (ata_msg_drv(ap) && print_info) {
  1695. ata_dev_printk(dev, KERN_INFO,
  1696. "%s: %s, %s, max %s\n",
  1697. revbuf, modelbuf, fwrevbuf,
  1698. ata_mode_string(xfer_mask));
  1699. ata_dev_printk(dev, KERN_INFO,
  1700. "%Lu sectors, multi %u, CHS %u/%u/%u\n",
  1701. (unsigned long long)dev->n_sectors,
  1702. dev->multi_count, dev->cylinders,
  1703. dev->heads, dev->sectors);
  1704. }
  1705. }
  1706. dev->cdb_len = 16;
  1707. }
  1708. /* ATAPI-specific feature tests */
  1709. else if (dev->class == ATA_DEV_ATAPI) {
  1710. char *cdb_intr_string = "";
  1711. rc = atapi_cdb_len(id);
  1712. if ((rc < 12) || (rc > ATAPI_CDB_LEN)) {
  1713. if (ata_msg_warn(ap))
  1714. ata_dev_printk(dev, KERN_WARNING,
  1715. "unsupported CDB len\n");
  1716. rc = -EINVAL;
  1717. goto err_out_nosup;
  1718. }
  1719. dev->cdb_len = (unsigned int) rc;
  1720. if (ata_id_cdb_intr(dev->id)) {
  1721. dev->flags |= ATA_DFLAG_CDB_INTR;
  1722. cdb_intr_string = ", CDB intr";
  1723. }
  1724. /* print device info to dmesg */
  1725. if (ata_msg_drv(ap) && print_info)
  1726. ata_dev_printk(dev, KERN_INFO, "ATAPI, max %s%s\n",
  1727. ata_mode_string(xfer_mask),
  1728. cdb_intr_string);
  1729. }
  1730. /* determine max_sectors */
  1731. dev->max_sectors = ATA_MAX_SECTORS;
  1732. if (dev->flags & ATA_DFLAG_LBA48)
  1733. dev->max_sectors = ATA_MAX_SECTORS_LBA48;
  1734. if (dev->horkage & ATA_HORKAGE_DIAGNOSTIC) {
  1735. /* Let the user know. We don't want to disallow opens for
  1736. rescue purposes, or in case the vendor is just a blithering
  1737. idiot */
  1738. if (print_info) {
  1739. ata_dev_printk(dev, KERN_WARNING,
  1740. "Drive reports diagnostics failure. This may indicate a drive\n");
  1741. ata_dev_printk(dev, KERN_WARNING,
  1742. "fault or invalid emulation. Contact drive vendor for information.\n");
  1743. }
  1744. }
  1745. /* limit bridge transfers to udma5, 200 sectors */
  1746. if (ata_dev_knobble(dev)) {
  1747. if (ata_msg_drv(ap) && print_info)
  1748. ata_dev_printk(dev, KERN_INFO,
  1749. "applying bridge limits\n");
  1750. dev->udma_mask &= ATA_UDMA5;
  1751. dev->max_sectors = ATA_MAX_SECTORS;
  1752. }
  1753. if (ata_device_blacklisted(dev) & ATA_HORKAGE_MAX_SEC_128)
  1754. dev->max_sectors = min_t(unsigned int, ATA_MAX_SECTORS_128,
  1755. dev->max_sectors);
  1756. /* limit ATAPI DMA to R/W commands only */
  1757. if (ata_device_blacklisted(dev) & ATA_HORKAGE_DMA_RW_ONLY)
  1758. dev->horkage |= ATA_HORKAGE_DMA_RW_ONLY;
  1759. if (ap->ops->dev_config)
  1760. ap->ops->dev_config(dev);
  1761. if (ata_msg_probe(ap))
  1762. ata_dev_printk(dev, KERN_DEBUG, "%s: EXIT, drv_stat = 0x%x\n",
  1763. __FUNCTION__, ata_chk_status(ap));
  1764. return 0;
  1765. err_out_nosup:
  1766. if (ata_msg_probe(ap))
  1767. ata_dev_printk(dev, KERN_DEBUG,
  1768. "%s: EXIT, err\n", __FUNCTION__);
  1769. return rc;
  1770. }
  1771. /**
  1772. * ata_cable_40wire - return 40 wire cable type
  1773. * @ap: port
  1774. *
  1775. * Helper method for drivers which want to hardwire 40 wire cable
  1776. * detection.
  1777. */
  1778. int ata_cable_40wire(struct ata_port *ap)
  1779. {
  1780. return ATA_CBL_PATA40;
  1781. }
  1782. /**
  1783. * ata_cable_80wire - return 80 wire cable type
  1784. * @ap: port
  1785. *
  1786. * Helper method for drivers which want to hardwire 80 wire cable
  1787. * detection.
  1788. */
  1789. int ata_cable_80wire(struct ata_port *ap)
  1790. {
  1791. return ATA_CBL_PATA80;
  1792. }
  1793. /**
  1794. * ata_cable_unknown - return unknown PATA cable.
  1795. * @ap: port
  1796. *
  1797. * Helper method for drivers which have no PATA cable detection.
  1798. */
  1799. int ata_cable_unknown(struct ata_port *ap)
  1800. {
  1801. return ATA_CBL_PATA_UNK;
  1802. }
  1803. /**
  1804. * ata_cable_sata - return SATA cable type
  1805. * @ap: port
  1806. *
  1807. * Helper method for drivers which have SATA cables
  1808. */
  1809. int ata_cable_sata(struct ata_port *ap)
  1810. {
  1811. return ATA_CBL_SATA;
  1812. }
  1813. /**
  1814. * ata_bus_probe - Reset and probe ATA bus
  1815. * @ap: Bus to probe
  1816. *
  1817. * Master ATA bus probing function. Initiates a hardware-dependent
  1818. * bus reset, then attempts to identify any devices found on
  1819. * the bus.
  1820. *
  1821. * LOCKING:
  1822. * PCI/etc. bus probe sem.
  1823. *
  1824. * RETURNS:
  1825. * Zero on success, negative errno otherwise.
  1826. */
  1827. int ata_bus_probe(struct ata_port *ap)
  1828. {
  1829. unsigned int classes[ATA_MAX_DEVICES];
  1830. int tries[ATA_MAX_DEVICES];
  1831. int i, rc;
  1832. struct ata_device *dev;
  1833. ata_port_probe(ap);
  1834. for (i = 0; i < ATA_MAX_DEVICES; i++)
  1835. tries[i] = ATA_PROBE_MAX_TRIES;
  1836. retry:
  1837. /* reset and determine device classes */
  1838. ap->ops->phy_reset(ap);
  1839. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  1840. dev = &ap->device[i];
  1841. if (!(ap->flags & ATA_FLAG_DISABLED) &&
  1842. dev->class != ATA_DEV_UNKNOWN)
  1843. classes[dev->devno] = dev->class;
  1844. else
  1845. classes[dev->devno] = ATA_DEV_NONE;
  1846. dev->class = ATA_DEV_UNKNOWN;
  1847. }
  1848. ata_port_probe(ap);
  1849. /* after the reset the device state is PIO 0 and the controller
  1850. state is undefined. Record the mode */
  1851. for (i = 0; i < ATA_MAX_DEVICES; i++)
  1852. ap->device[i].pio_mode = XFER_PIO_0;
  1853. /* read IDENTIFY page and configure devices. We have to do the identify
  1854. specific sequence bass-ackwards so that PDIAG- is released by
  1855. the slave device */
  1856. for (i = ATA_MAX_DEVICES - 1; i >= 0; i--) {
  1857. dev = &ap->device[i];
  1858. if (tries[i])
  1859. dev->class = classes[i];
  1860. if (!ata_dev_enabled(dev))
  1861. continue;
  1862. rc = ata_dev_read_id(dev, &dev->class, ATA_READID_POSTRESET,
  1863. dev->id);
  1864. if (rc)
  1865. goto fail;
  1866. }
  1867. /* Now ask for the cable type as PDIAG- should have been released */
  1868. if (ap->ops->cable_detect)
  1869. ap->cbl = ap->ops->cable_detect(ap);
  1870. /* After the identify sequence we can now set up the devices. We do
  1871. this in the normal order so that the user doesn't get confused */
  1872. for(i = 0; i < ATA_MAX_DEVICES; i++) {
  1873. dev = &ap->device[i];
  1874. if (!ata_dev_enabled(dev))
  1875. continue;
  1876. ap->eh_context.i.flags |= ATA_EHI_PRINTINFO;
  1877. rc = ata_dev_configure(dev);
  1878. ap->eh_context.i.flags &= ~ATA_EHI_PRINTINFO;
  1879. if (rc)
  1880. goto fail;
  1881. }
  1882. /* configure transfer mode */
  1883. rc = ata_set_mode(ap, &dev);
  1884. if (rc)
  1885. goto fail;
  1886. for (i = 0; i < ATA_MAX_DEVICES; i++)
  1887. if (ata_dev_enabled(&ap->device[i]))
  1888. return 0;
  1889. /* no device present, disable port */
  1890. ata_port_disable(ap);
  1891. ap->ops->port_disable(ap);
  1892. return -ENODEV;
  1893. fail:
  1894. tries[dev->devno]--;
  1895. switch (rc) {
  1896. case -EINVAL:
  1897. /* eeek, something went very wrong, give up */
  1898. tries[dev->devno] = 0;
  1899. break;
  1900. case -ENODEV:
  1901. /* give it just one more chance */
  1902. tries[dev->devno] = min(tries[dev->devno], 1);
  1903. case -EIO:
  1904. if (tries[dev->devno] == 1) {
  1905. /* This is the last chance, better to slow
  1906. * down than lose it.
  1907. */
  1908. sata_down_spd_limit(ap);
  1909. ata_down_xfermask_limit(dev, ATA_DNXFER_PIO);
  1910. }
  1911. }
  1912. if (!tries[dev->devno])
  1913. ata_dev_disable(dev);
  1914. goto retry;
  1915. }
  1916. /**
  1917. * ata_port_probe - Mark port as enabled
  1918. * @ap: Port for which we indicate enablement
  1919. *
  1920. * Modify @ap data structure such that the system
  1921. * thinks that the entire port is enabled.
  1922. *
  1923. * LOCKING: host lock, or some other form of
  1924. * serialization.
  1925. */
  1926. void ata_port_probe(struct ata_port *ap)
  1927. {
  1928. ap->flags &= ~ATA_FLAG_DISABLED;
  1929. }
  1930. /**
  1931. * sata_print_link_status - Print SATA link status
  1932. * @ap: SATA port to printk link status about
  1933. *
  1934. * This function prints link speed and status of a SATA link.
  1935. *
  1936. * LOCKING:
  1937. * None.
  1938. */
  1939. void sata_print_link_status(struct ata_port *ap)
  1940. {
  1941. u32 sstatus, scontrol, tmp;
  1942. if (sata_scr_read(ap, SCR_STATUS, &sstatus))
  1943. return;
  1944. sata_scr_read(ap, SCR_CONTROL, &scontrol);
  1945. if (ata_port_online(ap)) {
  1946. tmp = (sstatus >> 4) & 0xf;
  1947. ata_port_printk(ap, KERN_INFO,
  1948. "SATA link up %s (SStatus %X SControl %X)\n",
  1949. sata_spd_string(tmp), sstatus, scontrol);
  1950. } else {
  1951. ata_port_printk(ap, KERN_INFO,
  1952. "SATA link down (SStatus %X SControl %X)\n",
  1953. sstatus, scontrol);
  1954. }
  1955. }
  1956. /**
  1957. * __sata_phy_reset - Wake/reset a low-level SATA PHY
  1958. * @ap: SATA port associated with target SATA PHY.
  1959. *
  1960. * This function issues commands to standard SATA Sxxx
  1961. * PHY registers, to wake up the phy (and device), and
  1962. * clear any reset condition.
  1963. *
  1964. * LOCKING:
  1965. * PCI/etc. bus probe sem.
  1966. *
  1967. */
  1968. void __sata_phy_reset(struct ata_port *ap)
  1969. {
  1970. u32 sstatus;
  1971. unsigned long timeout = jiffies + (HZ * 5);
  1972. if (ap->flags & ATA_FLAG_SATA_RESET) {
  1973. /* issue phy wake/reset */
  1974. sata_scr_write_flush(ap, SCR_CONTROL, 0x301);
  1975. /* Couldn't find anything in SATA I/II specs, but
  1976. * AHCI-1.1 10.4.2 says at least 1 ms. */
  1977. mdelay(1);
  1978. }
  1979. /* phy wake/clear reset */
  1980. sata_scr_write_flush(ap, SCR_CONTROL, 0x300);
  1981. /* wait for phy to become ready, if necessary */
  1982. do {
  1983. msleep(200);
  1984. sata_scr_read(ap, SCR_STATUS, &sstatus);
  1985. if ((sstatus & 0xf) != 1)
  1986. break;
  1987. } while (time_before(jiffies, timeout));
  1988. /* print link status */
  1989. sata_print_link_status(ap);
  1990. /* TODO: phy layer with polling, timeouts, etc. */
  1991. if (!ata_port_offline(ap))
  1992. ata_port_probe(ap);
  1993. else
  1994. ata_port_disable(ap);
  1995. if (ap->flags & ATA_FLAG_DISABLED)
  1996. return;
  1997. if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
  1998. ata_port_disable(ap);
  1999. return;
  2000. }
  2001. ap->cbl = ATA_CBL_SATA;
  2002. }
  2003. /**
  2004. * sata_phy_reset - Reset SATA bus.
  2005. * @ap: SATA port associated with target SATA PHY.
  2006. *
  2007. * This function resets the SATA bus, and then probes
  2008. * the bus for devices.
  2009. *
  2010. * LOCKING:
  2011. * PCI/etc. bus probe sem.
  2012. *
  2013. */
  2014. void sata_phy_reset(struct ata_port *ap)
  2015. {
  2016. __sata_phy_reset(ap);
  2017. if (ap->flags & ATA_FLAG_DISABLED)
  2018. return;
  2019. ata_bus_reset(ap);
  2020. }
  2021. /**
  2022. * ata_dev_pair - return other device on cable
  2023. * @adev: device
  2024. *
  2025. * Obtain the other device on the same cable, or if none is
  2026. * present NULL is returned
  2027. */
  2028. struct ata_device *ata_dev_pair(struct ata_device *adev)
  2029. {
  2030. struct ata_port *ap = adev->ap;
  2031. struct ata_device *pair = &ap->device[1 - adev->devno];
  2032. if (!ata_dev_enabled(pair))
  2033. return NULL;
  2034. return pair;
  2035. }
  2036. /**
  2037. * ata_port_disable - Disable port.
  2038. * @ap: Port to be disabled.
  2039. *
  2040. * Modify @ap data structure such that the system
  2041. * thinks that the entire port is disabled, and should
  2042. * never attempt to probe or communicate with devices
  2043. * on this port.
  2044. *
  2045. * LOCKING: host lock, or some other form of
  2046. * serialization.
  2047. */
  2048. void ata_port_disable(struct ata_port *ap)
  2049. {
  2050. ap->device[0].class = ATA_DEV_NONE;
  2051. ap->device[1].class = ATA_DEV_NONE;
  2052. ap->flags |= ATA_FLAG_DISABLED;
  2053. }
  2054. /**
  2055. * sata_down_spd_limit - adjust SATA spd limit downward
  2056. * @ap: Port to adjust SATA spd limit for
  2057. *
  2058. * Adjust SATA spd limit of @ap downward. Note that this
  2059. * function only adjusts the limit. The change must be applied
  2060. * using sata_set_spd().
  2061. *
  2062. * LOCKING:
  2063. * Inherited from caller.
  2064. *
  2065. * RETURNS:
  2066. * 0 on success, negative errno on failure
  2067. */
  2068. int sata_down_spd_limit(struct ata_port *ap)
  2069. {
  2070. u32 sstatus, spd, mask;
  2071. int rc, highbit;
  2072. rc = sata_scr_read(ap, SCR_STATUS, &sstatus);
  2073. if (rc)
  2074. return rc;
  2075. mask = ap->sata_spd_limit;
  2076. if (mask <= 1)
  2077. return -EINVAL;
  2078. highbit = fls(mask) - 1;
  2079. mask &= ~(1 << highbit);
  2080. spd = (sstatus >> 4) & 0xf;
  2081. if (spd <= 1)
  2082. return -EINVAL;
  2083. spd--;
  2084. mask &= (1 << spd) - 1;
  2085. if (!mask)
  2086. return -EINVAL;
  2087. ap->sata_spd_limit = mask;
  2088. ata_port_printk(ap, KERN_WARNING, "limiting SATA link speed to %s\n",
  2089. sata_spd_string(fls(mask)));
  2090. return 0;
  2091. }
  2092. static int __sata_set_spd_needed(struct ata_port *ap, u32 *scontrol)
  2093. {
  2094. u32 spd, limit;
  2095. if (ap->sata_spd_limit == UINT_MAX)
  2096. limit = 0;
  2097. else
  2098. limit = fls(ap->sata_spd_limit);
  2099. spd = (*scontrol >> 4) & 0xf;
  2100. *scontrol = (*scontrol & ~0xf0) | ((limit & 0xf) << 4);
  2101. return spd != limit;
  2102. }
  2103. /**
  2104. * sata_set_spd_needed - is SATA spd configuration needed
  2105. * @ap: Port in question
  2106. *
  2107. * Test whether the spd limit in SControl matches
  2108. * @ap->sata_spd_limit. This function is used to determine
  2109. * whether hardreset is necessary to apply SATA spd
  2110. * configuration.
  2111. *
  2112. * LOCKING:
  2113. * Inherited from caller.
  2114. *
  2115. * RETURNS:
  2116. * 1 if SATA spd configuration is needed, 0 otherwise.
  2117. */
  2118. int sata_set_spd_needed(struct ata_port *ap)
  2119. {
  2120. u32 scontrol;
  2121. if (sata_scr_read(ap, SCR_CONTROL, &scontrol))
  2122. return 0;
  2123. return __sata_set_spd_needed(ap, &scontrol);
  2124. }
  2125. /**
  2126. * sata_set_spd - set SATA spd according to spd limit
  2127. * @ap: Port to set SATA spd for
  2128. *
  2129. * Set SATA spd of @ap according to sata_spd_limit.
  2130. *
  2131. * LOCKING:
  2132. * Inherited from caller.
  2133. *
  2134. * RETURNS:
  2135. * 0 if spd doesn't need to be changed, 1 if spd has been
  2136. * changed. Negative errno if SCR registers are inaccessible.
  2137. */
  2138. int sata_set_spd(struct ata_port *ap)
  2139. {
  2140. u32 scontrol;
  2141. int rc;
  2142. if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
  2143. return rc;
  2144. if (!__sata_set_spd_needed(ap, &scontrol))
  2145. return 0;
  2146. if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
  2147. return rc;
  2148. return 1;
  2149. }
  2150. /*
  2151. * This mode timing computation functionality is ported over from
  2152. * drivers/ide/ide-timing.h and was originally written by Vojtech Pavlik
  2153. */
  2154. /*
  2155. * PIO 0-4, MWDMA 0-2 and UDMA 0-6 timings (in nanoseconds).
  2156. * These were taken from ATA/ATAPI-6 standard, rev 0a, except
  2157. * for UDMA6, which is currently supported only by Maxtor drives.
  2158. *
  2159. * For PIO 5/6 MWDMA 3/4 see the CFA specification 3.0.
  2160. */
  2161. static const struct ata_timing ata_timing[] = {
  2162. { XFER_UDMA_6, 0, 0, 0, 0, 0, 0, 0, 15 },
  2163. { XFER_UDMA_5, 0, 0, 0, 0, 0, 0, 0, 20 },
  2164. { XFER_UDMA_4, 0, 0, 0, 0, 0, 0, 0, 30 },
  2165. { XFER_UDMA_3, 0, 0, 0, 0, 0, 0, 0, 45 },
  2166. { XFER_MW_DMA_4, 25, 0, 0, 0, 55, 20, 80, 0 },
  2167. { XFER_MW_DMA_3, 25, 0, 0, 0, 65, 25, 100, 0 },
  2168. { XFER_UDMA_2, 0, 0, 0, 0, 0, 0, 0, 60 },
  2169. { XFER_UDMA_1, 0, 0, 0, 0, 0, 0, 0, 80 },
  2170. { XFER_UDMA_0, 0, 0, 0, 0, 0, 0, 0, 120 },
  2171. /* { XFER_UDMA_SLOW, 0, 0, 0, 0, 0, 0, 0, 150 }, */
  2172. { XFER_MW_DMA_2, 25, 0, 0, 0, 70, 25, 120, 0 },
  2173. { XFER_MW_DMA_1, 45, 0, 0, 0, 80, 50, 150, 0 },
  2174. { XFER_MW_DMA_0, 60, 0, 0, 0, 215, 215, 480, 0 },
  2175. { XFER_SW_DMA_2, 60, 0, 0, 0, 120, 120, 240, 0 },
  2176. { XFER_SW_DMA_1, 90, 0, 0, 0, 240, 240, 480, 0 },
  2177. { XFER_SW_DMA_0, 120, 0, 0, 0, 480, 480, 960, 0 },
  2178. { XFER_PIO_6, 10, 55, 20, 80, 55, 20, 80, 0 },
  2179. { XFER_PIO_5, 15, 65, 25, 100, 65, 25, 100, 0 },
  2180. { XFER_PIO_4, 25, 70, 25, 120, 70, 25, 120, 0 },
  2181. { XFER_PIO_3, 30, 80, 70, 180, 80, 70, 180, 0 },
  2182. { XFER_PIO_2, 30, 290, 40, 330, 100, 90, 240, 0 },
  2183. { XFER_PIO_1, 50, 290, 93, 383, 125, 100, 383, 0 },
  2184. { XFER_PIO_0, 70, 290, 240, 600, 165, 150, 600, 0 },
  2185. /* { XFER_PIO_SLOW, 120, 290, 240, 960, 290, 240, 960, 0 }, */
  2186. { 0xFF }
  2187. };
  2188. #define ENOUGH(v,unit) (((v)-1)/(unit)+1)
  2189. #define EZ(v,unit) ((v)?ENOUGH(v,unit):0)
  2190. static void ata_timing_quantize(const struct ata_timing *t, struct ata_timing *q, int T, int UT)
  2191. {
  2192. q->setup = EZ(t->setup * 1000, T);
  2193. q->act8b = EZ(t->act8b * 1000, T);
  2194. q->rec8b = EZ(t->rec8b * 1000, T);
  2195. q->cyc8b = EZ(t->cyc8b * 1000, T);
  2196. q->active = EZ(t->active * 1000, T);
  2197. q->recover = EZ(t->recover * 1000, T);
  2198. q->cycle = EZ(t->cycle * 1000, T);
  2199. q->udma = EZ(t->udma * 1000, UT);
  2200. }
  2201. void ata_timing_merge(const struct ata_timing *a, const struct ata_timing *b,
  2202. struct ata_timing *m, unsigned int what)
  2203. {
  2204. if (what & ATA_TIMING_SETUP ) m->setup = max(a->setup, b->setup);
  2205. if (what & ATA_TIMING_ACT8B ) m->act8b = max(a->act8b, b->act8b);
  2206. if (what & ATA_TIMING_REC8B ) m->rec8b = max(a->rec8b, b->rec8b);
  2207. if (what & ATA_TIMING_CYC8B ) m->cyc8b = max(a->cyc8b, b->cyc8b);
  2208. if (what & ATA_TIMING_ACTIVE ) m->active = max(a->active, b->active);
  2209. if (what & ATA_TIMING_RECOVER) m->recover = max(a->recover, b->recover);
  2210. if (what & ATA_TIMING_CYCLE ) m->cycle = max(a->cycle, b->cycle);
  2211. if (what & ATA_TIMING_UDMA ) m->udma = max(a->udma, b->udma);
  2212. }
  2213. static const struct ata_timing* ata_timing_find_mode(unsigned short speed)
  2214. {
  2215. const struct ata_timing *t;
  2216. for (t = ata_timing; t->mode != speed; t++)
  2217. if (t->mode == 0xFF)
  2218. return NULL;
  2219. return t;
  2220. }
  2221. int ata_timing_compute(struct ata_device *adev, unsigned short speed,
  2222. struct ata_timing *t, int T, int UT)
  2223. {
  2224. const struct ata_timing *s;
  2225. struct ata_timing p;
  2226. /*
  2227. * Find the mode.
  2228. */
  2229. if (!(s = ata_timing_find_mode(speed)))
  2230. return -EINVAL;
  2231. memcpy(t, s, sizeof(*s));
  2232. /*
  2233. * If the drive is an EIDE drive, it can tell us it needs extended
  2234. * PIO/MW_DMA cycle timing.
  2235. */
  2236. if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE drive */
  2237. memset(&p, 0, sizeof(p));
  2238. if(speed >= XFER_PIO_0 && speed <= XFER_SW_DMA_0) {
  2239. if (speed <= XFER_PIO_2) p.cycle = p.cyc8b = adev->id[ATA_ID_EIDE_PIO];
  2240. else p.cycle = p.cyc8b = adev->id[ATA_ID_EIDE_PIO_IORDY];
  2241. } else if(speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2) {
  2242. p.cycle = adev->id[ATA_ID_EIDE_DMA_MIN];
  2243. }
  2244. ata_timing_merge(&p, t, t, ATA_TIMING_CYCLE | ATA_TIMING_CYC8B);
  2245. }
  2246. /*
  2247. * Convert the timing to bus clock counts.
  2248. */
  2249. ata_timing_quantize(t, t, T, UT);
  2250. /*
  2251. * Even in DMA/UDMA modes we still use PIO access for IDENTIFY,
  2252. * S.M.A.R.T * and some other commands. We have to ensure that the
  2253. * DMA cycle timing is slower/equal than the fastest PIO timing.
  2254. */
  2255. if (speed > XFER_PIO_6) {
  2256. ata_timing_compute(adev, adev->pio_mode, &p, T, UT);
  2257. ata_timing_merge(&p, t, t, ATA_TIMING_ALL);
  2258. }
  2259. /*
  2260. * Lengthen active & recovery time so that cycle time is correct.
  2261. */
  2262. if (t->act8b + t->rec8b < t->cyc8b) {
  2263. t->act8b += (t->cyc8b - (t->act8b + t->rec8b)) / 2;
  2264. t->rec8b = t->cyc8b - t->act8b;
  2265. }
  2266. if (t->active + t->recover < t->cycle) {
  2267. t->active += (t->cycle - (t->active + t->recover)) / 2;
  2268. t->recover = t->cycle - t->active;
  2269. }
  2270. /* In a few cases quantisation may produce enough errors to
  2271. leave t->cycle too low for the sum of active and recovery
  2272. if so we must correct this */
  2273. if (t->active + t->recover > t->cycle)
  2274. t->cycle = t->active + t->recover;
  2275. return 0;
  2276. }
  2277. /**
  2278. * ata_down_xfermask_limit - adjust dev xfer masks downward
  2279. * @dev: Device to adjust xfer masks
  2280. * @sel: ATA_DNXFER_* selector
  2281. *
  2282. * Adjust xfer masks of @dev downward. Note that this function
  2283. * does not apply the change. Invoking ata_set_mode() afterwards
  2284. * will apply the limit.
  2285. *
  2286. * LOCKING:
  2287. * Inherited from caller.
  2288. *
  2289. * RETURNS:
  2290. * 0 on success, negative errno on failure
  2291. */
  2292. int ata_down_xfermask_limit(struct ata_device *dev, unsigned int sel)
  2293. {
  2294. char buf[32];
  2295. unsigned int orig_mask, xfer_mask;
  2296. unsigned int pio_mask, mwdma_mask, udma_mask;
  2297. int quiet, highbit;
  2298. quiet = !!(sel & ATA_DNXFER_QUIET);
  2299. sel &= ~ATA_DNXFER_QUIET;
  2300. xfer_mask = orig_mask = ata_pack_xfermask(dev->pio_mask,
  2301. dev->mwdma_mask,
  2302. dev->udma_mask);
  2303. ata_unpack_xfermask(xfer_mask, &pio_mask, &mwdma_mask, &udma_mask);
  2304. switch (sel) {
  2305. case ATA_DNXFER_PIO:
  2306. highbit = fls(pio_mask) - 1;
  2307. pio_mask &= ~(1 << highbit);
  2308. break;
  2309. case ATA_DNXFER_DMA:
  2310. if (udma_mask) {
  2311. highbit = fls(udma_mask) - 1;
  2312. udma_mask &= ~(1 << highbit);
  2313. if (!udma_mask)
  2314. return -ENOENT;
  2315. } else if (mwdma_mask) {
  2316. highbit = fls(mwdma_mask) - 1;
  2317. mwdma_mask &= ~(1 << highbit);
  2318. if (!mwdma_mask)
  2319. return -ENOENT;
  2320. }
  2321. break;
  2322. case ATA_DNXFER_40C:
  2323. udma_mask &= ATA_UDMA_MASK_40C;
  2324. break;
  2325. case ATA_DNXFER_FORCE_PIO0:
  2326. pio_mask &= 1;
  2327. case ATA_DNXFER_FORCE_PIO:
  2328. mwdma_mask = 0;
  2329. udma_mask = 0;
  2330. break;
  2331. default:
  2332. BUG();
  2333. }
  2334. xfer_mask &= ata_pack_xfermask(pio_mask, mwdma_mask, udma_mask);
  2335. if (!(xfer_mask & ATA_MASK_PIO) || xfer_mask == orig_mask)
  2336. return -ENOENT;
  2337. if (!quiet) {
  2338. if (xfer_mask & (ATA_MASK_MWDMA | ATA_MASK_UDMA))
  2339. snprintf(buf, sizeof(buf), "%s:%s",
  2340. ata_mode_string(xfer_mask),
  2341. ata_mode_string(xfer_mask & ATA_MASK_PIO));
  2342. else
  2343. snprintf(buf, sizeof(buf), "%s",
  2344. ata_mode_string(xfer_mask));
  2345. ata_dev_printk(dev, KERN_WARNING,
  2346. "limiting speed to %s\n", buf);
  2347. }
  2348. ata_unpack_xfermask(xfer_mask, &dev->pio_mask, &dev->mwdma_mask,
  2349. &dev->udma_mask);
  2350. return 0;
  2351. }
  2352. static int ata_dev_set_mode(struct ata_device *dev)
  2353. {
  2354. struct ata_eh_context *ehc = &dev->ap->eh_context;
  2355. unsigned int err_mask;
  2356. int rc;
  2357. dev->flags &= ~ATA_DFLAG_PIO;
  2358. if (dev->xfer_shift == ATA_SHIFT_PIO)
  2359. dev->flags |= ATA_DFLAG_PIO;
  2360. err_mask = ata_dev_set_xfermode(dev);
  2361. /* Old CFA may refuse this command, which is just fine */
  2362. if (dev->xfer_shift == ATA_SHIFT_PIO && ata_id_is_cfa(dev->id))
  2363. err_mask &= ~AC_ERR_DEV;
  2364. if (err_mask) {
  2365. ata_dev_printk(dev, KERN_ERR, "failed to set xfermode "
  2366. "(err_mask=0x%x)\n", err_mask);
  2367. return -EIO;
  2368. }
  2369. ehc->i.flags |= ATA_EHI_POST_SETMODE;
  2370. rc = ata_dev_revalidate(dev, 0);
  2371. ehc->i.flags &= ~ATA_EHI_POST_SETMODE;
  2372. if (rc)
  2373. return rc;
  2374. DPRINTK("xfer_shift=%u, xfer_mode=0x%x\n",
  2375. dev->xfer_shift, (int)dev->xfer_mode);
  2376. ata_dev_printk(dev, KERN_INFO, "configured for %s\n",
  2377. ata_mode_string(ata_xfer_mode2mask(dev->xfer_mode)));
  2378. return 0;
  2379. }
  2380. /**
  2381. * ata_do_set_mode - Program timings and issue SET FEATURES - XFER
  2382. * @ap: port on which timings will be programmed
  2383. * @r_failed_dev: out paramter for failed device
  2384. *
  2385. * Standard implementation of the function used to tune and set
  2386. * ATA device disk transfer mode (PIO3, UDMA6, etc.). If
  2387. * ata_dev_set_mode() fails, pointer to the failing device is
  2388. * returned in @r_failed_dev.
  2389. *
  2390. * LOCKING:
  2391. * PCI/etc. bus probe sem.
  2392. *
  2393. * RETURNS:
  2394. * 0 on success, negative errno otherwise
  2395. */
  2396. int ata_do_set_mode(struct ata_port *ap, struct ata_device **r_failed_dev)
  2397. {
  2398. struct ata_device *dev;
  2399. int i, rc = 0, used_dma = 0, found = 0;
  2400. /* step 1: calculate xfer_mask */
  2401. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  2402. unsigned int pio_mask, dma_mask;
  2403. dev = &ap->device[i];
  2404. if (!ata_dev_enabled(dev))
  2405. continue;
  2406. ata_dev_xfermask(dev);
  2407. pio_mask = ata_pack_xfermask(dev->pio_mask, 0, 0);
  2408. dma_mask = ata_pack_xfermask(0, dev->mwdma_mask, dev->udma_mask);
  2409. dev->pio_mode = ata_xfer_mask2mode(pio_mask);
  2410. dev->dma_mode = ata_xfer_mask2mode(dma_mask);
  2411. found = 1;
  2412. if (dev->dma_mode)
  2413. used_dma = 1;
  2414. }
  2415. if (!found)
  2416. goto out;
  2417. /* step 2: always set host PIO timings */
  2418. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  2419. dev = &ap->device[i];
  2420. if (!ata_dev_enabled(dev))
  2421. continue;
  2422. if (!dev->pio_mode) {
  2423. ata_dev_printk(dev, KERN_WARNING, "no PIO support\n");
  2424. rc = -EINVAL;
  2425. goto out;
  2426. }
  2427. dev->xfer_mode = dev->pio_mode;
  2428. dev->xfer_shift = ATA_SHIFT_PIO;
  2429. if (ap->ops->set_piomode)
  2430. ap->ops->set_piomode(ap, dev);
  2431. }
  2432. /* step 3: set host DMA timings */
  2433. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  2434. dev = &ap->device[i];
  2435. if (!ata_dev_enabled(dev) || !dev->dma_mode)
  2436. continue;
  2437. dev->xfer_mode = dev->dma_mode;
  2438. dev->xfer_shift = ata_xfer_mode2shift(dev->dma_mode);
  2439. if (ap->ops->set_dmamode)
  2440. ap->ops->set_dmamode(ap, dev);
  2441. }
  2442. /* step 4: update devices' xfer mode */
  2443. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  2444. dev = &ap->device[i];
  2445. /* don't update suspended devices' xfer mode */
  2446. if (!ata_dev_enabled(dev))
  2447. continue;
  2448. rc = ata_dev_set_mode(dev);
  2449. if (rc)
  2450. goto out;
  2451. }
  2452. /* Record simplex status. If we selected DMA then the other
  2453. * host channels are not permitted to do so.
  2454. */
  2455. if (used_dma && (ap->host->flags & ATA_HOST_SIMPLEX))
  2456. ap->host->simplex_claimed = ap;
  2457. /* step5: chip specific finalisation */
  2458. if (ap->ops->post_set_mode)
  2459. ap->ops->post_set_mode(ap);
  2460. out:
  2461. if (rc)
  2462. *r_failed_dev = dev;
  2463. return rc;
  2464. }
  2465. /**
  2466. * ata_set_mode - Program timings and issue SET FEATURES - XFER
  2467. * @ap: port on which timings will be programmed
  2468. * @r_failed_dev: out paramter for failed device
  2469. *
  2470. * Set ATA device disk transfer mode (PIO3, UDMA6, etc.). If
  2471. * ata_set_mode() fails, pointer to the failing device is
  2472. * returned in @r_failed_dev.
  2473. *
  2474. * LOCKING:
  2475. * PCI/etc. bus probe sem.
  2476. *
  2477. * RETURNS:
  2478. * 0 on success, negative errno otherwise
  2479. */
  2480. int ata_set_mode(struct ata_port *ap, struct ata_device **r_failed_dev)
  2481. {
  2482. /* has private set_mode? */
  2483. if (ap->ops->set_mode)
  2484. return ap->ops->set_mode(ap, r_failed_dev);
  2485. return ata_do_set_mode(ap, r_failed_dev);
  2486. }
  2487. /**
  2488. * ata_tf_to_host - issue ATA taskfile to host controller
  2489. * @ap: port to which command is being issued
  2490. * @tf: ATA taskfile register set
  2491. *
  2492. * Issues ATA taskfile register set to ATA host controller,
  2493. * with proper synchronization with interrupt handler and
  2494. * other threads.
  2495. *
  2496. * LOCKING:
  2497. * spin_lock_irqsave(host lock)
  2498. */
  2499. static inline void ata_tf_to_host(struct ata_port *ap,
  2500. const struct ata_taskfile *tf)
  2501. {
  2502. ap->ops->tf_load(ap, tf);
  2503. ap->ops->exec_command(ap, tf);
  2504. }
  2505. /**
  2506. * ata_busy_sleep - sleep until BSY clears, or timeout
  2507. * @ap: port containing status register to be polled
  2508. * @tmout_pat: impatience timeout
  2509. * @tmout: overall timeout
  2510. *
  2511. * Sleep until ATA Status register bit BSY clears,
  2512. * or a timeout occurs.
  2513. *
  2514. * LOCKING:
  2515. * Kernel thread context (may sleep).
  2516. *
  2517. * RETURNS:
  2518. * 0 on success, -errno otherwise.
  2519. */
  2520. int ata_busy_sleep(struct ata_port *ap,
  2521. unsigned long tmout_pat, unsigned long tmout)
  2522. {
  2523. unsigned long timer_start, timeout;
  2524. u8 status;
  2525. status = ata_busy_wait(ap, ATA_BUSY, 300);
  2526. timer_start = jiffies;
  2527. timeout = timer_start + tmout_pat;
  2528. while (status != 0xff && (status & ATA_BUSY) &&
  2529. time_before(jiffies, timeout)) {
  2530. msleep(50);
  2531. status = ata_busy_wait(ap, ATA_BUSY, 3);
  2532. }
  2533. if (status != 0xff && (status & ATA_BUSY))
  2534. ata_port_printk(ap, KERN_WARNING,
  2535. "port is slow to respond, please be patient "
  2536. "(Status 0x%x)\n", status);
  2537. timeout = timer_start + tmout;
  2538. while (status != 0xff && (status & ATA_BUSY) &&
  2539. time_before(jiffies, timeout)) {
  2540. msleep(50);
  2541. status = ata_chk_status(ap);
  2542. }
  2543. if (status == 0xff)
  2544. return -ENODEV;
  2545. if (status & ATA_BUSY) {
  2546. ata_port_printk(ap, KERN_ERR, "port failed to respond "
  2547. "(%lu secs, Status 0x%x)\n",
  2548. tmout / HZ, status);
  2549. return -EBUSY;
  2550. }
  2551. return 0;
  2552. }
  2553. /**
  2554. * ata_wait_ready - sleep until BSY clears, or timeout
  2555. * @ap: port containing status register to be polled
  2556. * @deadline: deadline jiffies for the operation
  2557. *
  2558. * Sleep until ATA Status register bit BSY clears, or timeout
  2559. * occurs.
  2560. *
  2561. * LOCKING:
  2562. * Kernel thread context (may sleep).
  2563. *
  2564. * RETURNS:
  2565. * 0 on success, -errno otherwise.
  2566. */
  2567. int ata_wait_ready(struct ata_port *ap, unsigned long deadline)
  2568. {
  2569. unsigned long start = jiffies;
  2570. int warned = 0;
  2571. while (1) {
  2572. u8 status = ata_chk_status(ap);
  2573. unsigned long now = jiffies;
  2574. if (!(status & ATA_BUSY))
  2575. return 0;
  2576. if (status == 0xff)
  2577. return -ENODEV;
  2578. if (time_after(now, deadline))
  2579. return -EBUSY;
  2580. if (!warned && time_after(now, start + 5 * HZ) &&
  2581. (deadline - now > 3 * HZ)) {
  2582. ata_port_printk(ap, KERN_WARNING,
  2583. "port is slow to respond, please be patient "
  2584. "(Status 0x%x)\n", status);
  2585. warned = 1;
  2586. }
  2587. msleep(50);
  2588. }
  2589. }
  2590. static int ata_bus_post_reset(struct ata_port *ap, unsigned int devmask,
  2591. unsigned long deadline)
  2592. {
  2593. struct ata_ioports *ioaddr = &ap->ioaddr;
  2594. unsigned int dev0 = devmask & (1 << 0);
  2595. unsigned int dev1 = devmask & (1 << 1);
  2596. int rc, ret = 0;
  2597. /* if device 0 was found in ata_devchk, wait for its
  2598. * BSY bit to clear
  2599. */
  2600. if (dev0) {
  2601. rc = ata_wait_ready(ap, deadline);
  2602. if (rc) {
  2603. if (rc != -ENODEV)
  2604. return rc;
  2605. ret = rc;
  2606. }
  2607. }
  2608. /* if device 1 was found in ata_devchk, wait for
  2609. * register access, then wait for BSY to clear
  2610. */
  2611. while (dev1) {
  2612. u8 nsect, lbal;
  2613. ap->ops->dev_select(ap, 1);
  2614. nsect = ioread8(ioaddr->nsect_addr);
  2615. lbal = ioread8(ioaddr->lbal_addr);
  2616. if ((nsect == 1) && (lbal == 1))
  2617. break;
  2618. if (time_after(jiffies, deadline))
  2619. return -EBUSY;
  2620. msleep(50); /* give drive a breather */
  2621. }
  2622. if (dev1) {
  2623. rc = ata_wait_ready(ap, deadline);
  2624. if (rc) {
  2625. if (rc != -ENODEV)
  2626. return rc;
  2627. ret = rc;
  2628. }
  2629. }
  2630. /* is all this really necessary? */
  2631. ap->ops->dev_select(ap, 0);
  2632. if (dev1)
  2633. ap->ops->dev_select(ap, 1);
  2634. if (dev0)
  2635. ap->ops->dev_select(ap, 0);
  2636. return ret;
  2637. }
  2638. static int ata_bus_softreset(struct ata_port *ap, unsigned int devmask,
  2639. unsigned long deadline)
  2640. {
  2641. struct ata_ioports *ioaddr = &ap->ioaddr;
  2642. DPRINTK("ata%u: bus reset via SRST\n", ap->print_id);
  2643. /* software reset. causes dev0 to be selected */
  2644. iowrite8(ap->ctl, ioaddr->ctl_addr);
  2645. udelay(20); /* FIXME: flush */
  2646. iowrite8(ap->ctl | ATA_SRST, ioaddr->ctl_addr);
  2647. udelay(20); /* FIXME: flush */
  2648. iowrite8(ap->ctl, ioaddr->ctl_addr);
  2649. /* spec mandates ">= 2ms" before checking status.
  2650. * We wait 150ms, because that was the magic delay used for
  2651. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  2652. * between when the ATA command register is written, and then
  2653. * status is checked. Because waiting for "a while" before
  2654. * checking status is fine, post SRST, we perform this magic
  2655. * delay here as well.
  2656. *
  2657. * Old drivers/ide uses the 2mS rule and then waits for ready
  2658. */
  2659. msleep(150);
  2660. /* Before we perform post reset processing we want to see if
  2661. * the bus shows 0xFF because the odd clown forgets the D7
  2662. * pulldown resistor.
  2663. */
  2664. if (ata_check_status(ap) == 0xFF)
  2665. return -ENODEV;
  2666. return ata_bus_post_reset(ap, devmask, deadline);
  2667. }
  2668. /**
  2669. * ata_bus_reset - reset host port and associated ATA channel
  2670. * @ap: port to reset
  2671. *
  2672. * This is typically the first time we actually start issuing
  2673. * commands to the ATA channel. We wait for BSY to clear, then
  2674. * issue EXECUTE DEVICE DIAGNOSTIC command, polling for its
  2675. * result. Determine what devices, if any, are on the channel
  2676. * by looking at the device 0/1 error register. Look at the signature
  2677. * stored in each device's taskfile registers, to determine if
  2678. * the device is ATA or ATAPI.
  2679. *
  2680. * LOCKING:
  2681. * PCI/etc. bus probe sem.
  2682. * Obtains host lock.
  2683. *
  2684. * SIDE EFFECTS:
  2685. * Sets ATA_FLAG_DISABLED if bus reset fails.
  2686. */
  2687. void ata_bus_reset(struct ata_port *ap)
  2688. {
  2689. struct ata_ioports *ioaddr = &ap->ioaddr;
  2690. unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
  2691. u8 err;
  2692. unsigned int dev0, dev1 = 0, devmask = 0;
  2693. int rc;
  2694. DPRINTK("ENTER, host %u, port %u\n", ap->print_id, ap->port_no);
  2695. /* determine if device 0/1 are present */
  2696. if (ap->flags & ATA_FLAG_SATA_RESET)
  2697. dev0 = 1;
  2698. else {
  2699. dev0 = ata_devchk(ap, 0);
  2700. if (slave_possible)
  2701. dev1 = ata_devchk(ap, 1);
  2702. }
  2703. if (dev0)
  2704. devmask |= (1 << 0);
  2705. if (dev1)
  2706. devmask |= (1 << 1);
  2707. /* select device 0 again */
  2708. ap->ops->dev_select(ap, 0);
  2709. /* issue bus reset */
  2710. if (ap->flags & ATA_FLAG_SRST) {
  2711. rc = ata_bus_softreset(ap, devmask, jiffies + 40 * HZ);
  2712. if (rc && rc != -ENODEV)
  2713. goto err_out;
  2714. }
  2715. /*
  2716. * determine by signature whether we have ATA or ATAPI devices
  2717. */
  2718. ap->device[0].class = ata_dev_try_classify(ap, 0, &err);
  2719. if ((slave_possible) && (err != 0x81))
  2720. ap->device[1].class = ata_dev_try_classify(ap, 1, &err);
  2721. /* re-enable interrupts */
  2722. ap->ops->irq_on(ap);
  2723. /* is double-select really necessary? */
  2724. if (ap->device[1].class != ATA_DEV_NONE)
  2725. ap->ops->dev_select(ap, 1);
  2726. if (ap->device[0].class != ATA_DEV_NONE)
  2727. ap->ops->dev_select(ap, 0);
  2728. /* if no devices were detected, disable this port */
  2729. if ((ap->device[0].class == ATA_DEV_NONE) &&
  2730. (ap->device[1].class == ATA_DEV_NONE))
  2731. goto err_out;
  2732. if (ap->flags & (ATA_FLAG_SATA_RESET | ATA_FLAG_SRST)) {
  2733. /* set up device control for ATA_FLAG_SATA_RESET */
  2734. iowrite8(ap->ctl, ioaddr->ctl_addr);
  2735. }
  2736. DPRINTK("EXIT\n");
  2737. return;
  2738. err_out:
  2739. ata_port_printk(ap, KERN_ERR, "disabling port\n");
  2740. ap->ops->port_disable(ap);
  2741. DPRINTK("EXIT\n");
  2742. }
  2743. /**
  2744. * sata_phy_debounce - debounce SATA phy status
  2745. * @ap: ATA port to debounce SATA phy status for
  2746. * @params: timing parameters { interval, duratinon, timeout } in msec
  2747. * @deadline: deadline jiffies for the operation
  2748. *
  2749. * Make sure SStatus of @ap reaches stable state, determined by
  2750. * holding the same value where DET is not 1 for @duration polled
  2751. * every @interval, before @timeout. Timeout constraints the
  2752. * beginning of the stable state. Because DET gets stuck at 1 on
  2753. * some controllers after hot unplugging, this functions waits
  2754. * until timeout then returns 0 if DET is stable at 1.
  2755. *
  2756. * @timeout is further limited by @deadline. The sooner of the
  2757. * two is used.
  2758. *
  2759. * LOCKING:
  2760. * Kernel thread context (may sleep)
  2761. *
  2762. * RETURNS:
  2763. * 0 on success, -errno on failure.
  2764. */
  2765. int sata_phy_debounce(struct ata_port *ap, const unsigned long *params,
  2766. unsigned long deadline)
  2767. {
  2768. unsigned long interval_msec = params[0];
  2769. unsigned long duration = msecs_to_jiffies(params[1]);
  2770. unsigned long last_jiffies, t;
  2771. u32 last, cur;
  2772. int rc;
  2773. t = jiffies + msecs_to_jiffies(params[2]);
  2774. if (time_before(t, deadline))
  2775. deadline = t;
  2776. if ((rc = sata_scr_read(ap, SCR_STATUS, &cur)))
  2777. return rc;
  2778. cur &= 0xf;
  2779. last = cur;
  2780. last_jiffies = jiffies;
  2781. while (1) {
  2782. msleep(interval_msec);
  2783. if ((rc = sata_scr_read(ap, SCR_STATUS, &cur)))
  2784. return rc;
  2785. cur &= 0xf;
  2786. /* DET stable? */
  2787. if (cur == last) {
  2788. if (cur == 1 && time_before(jiffies, deadline))
  2789. continue;
  2790. if (time_after(jiffies, last_jiffies + duration))
  2791. return 0;
  2792. continue;
  2793. }
  2794. /* unstable, start over */
  2795. last = cur;
  2796. last_jiffies = jiffies;
  2797. /* check deadline */
  2798. if (time_after(jiffies, deadline))
  2799. return -EBUSY;
  2800. }
  2801. }
  2802. /**
  2803. * sata_phy_resume - resume SATA phy
  2804. * @ap: ATA port to resume SATA phy for
  2805. * @params: timing parameters { interval, duratinon, timeout } in msec
  2806. * @deadline: deadline jiffies for the operation
  2807. *
  2808. * Resume SATA phy of @ap and debounce it.
  2809. *
  2810. * LOCKING:
  2811. * Kernel thread context (may sleep)
  2812. *
  2813. * RETURNS:
  2814. * 0 on success, -errno on failure.
  2815. */
  2816. int sata_phy_resume(struct ata_port *ap, const unsigned long *params,
  2817. unsigned long deadline)
  2818. {
  2819. u32 scontrol;
  2820. int rc;
  2821. if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
  2822. return rc;
  2823. scontrol = (scontrol & 0x0f0) | 0x300;
  2824. if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
  2825. return rc;
  2826. /* Some PHYs react badly if SStatus is pounded immediately
  2827. * after resuming. Delay 200ms before debouncing.
  2828. */
  2829. msleep(200);
  2830. return sata_phy_debounce(ap, params, deadline);
  2831. }
  2832. /**
  2833. * ata_std_prereset - prepare for reset
  2834. * @ap: ATA port to be reset
  2835. * @deadline: deadline jiffies for the operation
  2836. *
  2837. * @ap is about to be reset. Initialize it. Failure from
  2838. * prereset makes libata abort whole reset sequence and give up
  2839. * that port, so prereset should be best-effort. It does its
  2840. * best to prepare for reset sequence but if things go wrong, it
  2841. * should just whine, not fail.
  2842. *
  2843. * LOCKING:
  2844. * Kernel thread context (may sleep)
  2845. *
  2846. * RETURNS:
  2847. * 0 on success, -errno otherwise.
  2848. */
  2849. int ata_std_prereset(struct ata_port *ap, unsigned long deadline)
  2850. {
  2851. struct ata_eh_context *ehc = &ap->eh_context;
  2852. const unsigned long *timing = sata_ehc_deb_timing(ehc);
  2853. int rc;
  2854. /* handle link resume */
  2855. if ((ehc->i.flags & ATA_EHI_RESUME_LINK) &&
  2856. (ap->flags & ATA_FLAG_HRST_TO_RESUME))
  2857. ehc->i.action |= ATA_EH_HARDRESET;
  2858. /* if we're about to do hardreset, nothing more to do */
  2859. if (ehc->i.action & ATA_EH_HARDRESET)
  2860. return 0;
  2861. /* if SATA, resume phy */
  2862. if (ap->cbl == ATA_CBL_SATA) {
  2863. rc = sata_phy_resume(ap, timing, deadline);
  2864. /* whine about phy resume failure but proceed */
  2865. if (rc && rc != -EOPNOTSUPP)
  2866. ata_port_printk(ap, KERN_WARNING, "failed to resume "
  2867. "link for reset (errno=%d)\n", rc);
  2868. }
  2869. /* Wait for !BSY if the controller can wait for the first D2H
  2870. * Reg FIS and we don't know that no device is attached.
  2871. */
  2872. if (!(ap->flags & ATA_FLAG_SKIP_D2H_BSY) && !ata_port_offline(ap)) {
  2873. rc = ata_wait_ready(ap, deadline);
  2874. if (rc) {
  2875. ata_port_printk(ap, KERN_WARNING, "device not ready "
  2876. "(errno=%d), forcing hardreset\n", rc);
  2877. ehc->i.action |= ATA_EH_HARDRESET;
  2878. }
  2879. }
  2880. return 0;
  2881. }
  2882. /**
  2883. * ata_std_softreset - reset host port via ATA SRST
  2884. * @ap: port to reset
  2885. * @classes: resulting classes of attached devices
  2886. * @deadline: deadline jiffies for the operation
  2887. *
  2888. * Reset host port using ATA SRST.
  2889. *
  2890. * LOCKING:
  2891. * Kernel thread context (may sleep)
  2892. *
  2893. * RETURNS:
  2894. * 0 on success, -errno otherwise.
  2895. */
  2896. int ata_std_softreset(struct ata_port *ap, unsigned int *classes,
  2897. unsigned long deadline)
  2898. {
  2899. unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
  2900. unsigned int devmask = 0;
  2901. int rc;
  2902. u8 err;
  2903. DPRINTK("ENTER\n");
  2904. if (ata_port_offline(ap)) {
  2905. classes[0] = ATA_DEV_NONE;
  2906. goto out;
  2907. }
  2908. /* determine if device 0/1 are present */
  2909. if (ata_devchk(ap, 0))
  2910. devmask |= (1 << 0);
  2911. if (slave_possible && ata_devchk(ap, 1))
  2912. devmask |= (1 << 1);
  2913. /* select device 0 again */
  2914. ap->ops->dev_select(ap, 0);
  2915. /* issue bus reset */
  2916. DPRINTK("about to softreset, devmask=%x\n", devmask);
  2917. rc = ata_bus_softreset(ap, devmask, deadline);
  2918. /* if link is occupied, -ENODEV too is an error */
  2919. if (rc && (rc != -ENODEV || sata_scr_valid(ap))) {
  2920. ata_port_printk(ap, KERN_ERR, "SRST failed (errno=%d)\n", rc);
  2921. return rc;
  2922. }
  2923. /* determine by signature whether we have ATA or ATAPI devices */
  2924. classes[0] = ata_dev_try_classify(ap, 0, &err);
  2925. if (slave_possible && err != 0x81)
  2926. classes[1] = ata_dev_try_classify(ap, 1, &err);
  2927. out:
  2928. DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
  2929. return 0;
  2930. }
  2931. /**
  2932. * sata_port_hardreset - reset port via SATA phy reset
  2933. * @ap: port to reset
  2934. * @timing: timing parameters { interval, duratinon, timeout } in msec
  2935. * @deadline: deadline jiffies for the operation
  2936. *
  2937. * SATA phy-reset host port using DET bits of SControl register.
  2938. *
  2939. * LOCKING:
  2940. * Kernel thread context (may sleep)
  2941. *
  2942. * RETURNS:
  2943. * 0 on success, -errno otherwise.
  2944. */
  2945. int sata_port_hardreset(struct ata_port *ap, const unsigned long *timing,
  2946. unsigned long deadline)
  2947. {
  2948. u32 scontrol;
  2949. int rc;
  2950. DPRINTK("ENTER\n");
  2951. if (sata_set_spd_needed(ap)) {
  2952. /* SATA spec says nothing about how to reconfigure
  2953. * spd. To be on the safe side, turn off phy during
  2954. * reconfiguration. This works for at least ICH7 AHCI
  2955. * and Sil3124.
  2956. */
  2957. if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
  2958. goto out;
  2959. scontrol = (scontrol & 0x0f0) | 0x304;
  2960. if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
  2961. goto out;
  2962. sata_set_spd(ap);
  2963. }
  2964. /* issue phy wake/reset */
  2965. if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
  2966. goto out;
  2967. scontrol = (scontrol & 0x0f0) | 0x301;
  2968. if ((rc = sata_scr_write_flush(ap, SCR_CONTROL, scontrol)))
  2969. goto out;
  2970. /* Couldn't find anything in SATA I/II specs, but AHCI-1.1
  2971. * 10.4.2 says at least 1 ms.
  2972. */
  2973. msleep(1);
  2974. /* bring phy back */
  2975. rc = sata_phy_resume(ap, timing, deadline);
  2976. out:
  2977. DPRINTK("EXIT, rc=%d\n", rc);
  2978. return rc;
  2979. }
  2980. /**
  2981. * sata_std_hardreset - reset host port via SATA phy reset
  2982. * @ap: port to reset
  2983. * @class: resulting class of attached device
  2984. * @deadline: deadline jiffies for the operation
  2985. *
  2986. * SATA phy-reset host port using DET bits of SControl register,
  2987. * wait for !BSY and classify the attached device.
  2988. *
  2989. * LOCKING:
  2990. * Kernel thread context (may sleep)
  2991. *
  2992. * RETURNS:
  2993. * 0 on success, -errno otherwise.
  2994. */
  2995. int sata_std_hardreset(struct ata_port *ap, unsigned int *class,
  2996. unsigned long deadline)
  2997. {
  2998. const unsigned long *timing = sata_ehc_deb_timing(&ap->eh_context);
  2999. int rc;
  3000. DPRINTK("ENTER\n");
  3001. /* do hardreset */
  3002. rc = sata_port_hardreset(ap, timing, deadline);
  3003. if (rc) {
  3004. ata_port_printk(ap, KERN_ERR,
  3005. "COMRESET failed (errno=%d)\n", rc);
  3006. return rc;
  3007. }
  3008. /* TODO: phy layer with polling, timeouts, etc. */
  3009. if (ata_port_offline(ap)) {
  3010. *class = ATA_DEV_NONE;
  3011. DPRINTK("EXIT, link offline\n");
  3012. return 0;
  3013. }
  3014. /* wait a while before checking status, see SRST for more info */
  3015. msleep(150);
  3016. rc = ata_wait_ready(ap, deadline);
  3017. /* link occupied, -ENODEV too is an error */
  3018. if (rc) {
  3019. ata_port_printk(ap, KERN_ERR,
  3020. "COMRESET failed (errno=%d)\n", rc);
  3021. return rc;
  3022. }
  3023. ap->ops->dev_select(ap, 0); /* probably unnecessary */
  3024. *class = ata_dev_try_classify(ap, 0, NULL);
  3025. DPRINTK("EXIT, class=%u\n", *class);
  3026. return 0;
  3027. }
  3028. /**
  3029. * ata_std_postreset - standard postreset callback
  3030. * @ap: the target ata_port
  3031. * @classes: classes of attached devices
  3032. *
  3033. * This function is invoked after a successful reset. Note that
  3034. * the device might have been reset more than once using
  3035. * different reset methods before postreset is invoked.
  3036. *
  3037. * LOCKING:
  3038. * Kernel thread context (may sleep)
  3039. */
  3040. void ata_std_postreset(struct ata_port *ap, unsigned int *classes)
  3041. {
  3042. u32 serror;
  3043. DPRINTK("ENTER\n");
  3044. /* print link status */
  3045. sata_print_link_status(ap);
  3046. /* clear SError */
  3047. if (sata_scr_read(ap, SCR_ERROR, &serror) == 0)
  3048. sata_scr_write(ap, SCR_ERROR, serror);
  3049. /* re-enable interrupts */
  3050. if (!ap->ops->error_handler)
  3051. ap->ops->irq_on(ap);
  3052. /* is double-select really necessary? */
  3053. if (classes[0] != ATA_DEV_NONE)
  3054. ap->ops->dev_select(ap, 1);
  3055. if (classes[1] != ATA_DEV_NONE)
  3056. ap->ops->dev_select(ap, 0);
  3057. /* bail out if no device is present */
  3058. if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
  3059. DPRINTK("EXIT, no device\n");
  3060. return;
  3061. }
  3062. /* set up device control */
  3063. if (ap->ioaddr.ctl_addr)
  3064. iowrite8(ap->ctl, ap->ioaddr.ctl_addr);
  3065. DPRINTK("EXIT\n");
  3066. }
  3067. /**
  3068. * ata_dev_same_device - Determine whether new ID matches configured device
  3069. * @dev: device to compare against
  3070. * @new_class: class of the new device
  3071. * @new_id: IDENTIFY page of the new device
  3072. *
  3073. * Compare @new_class and @new_id against @dev and determine
  3074. * whether @dev is the device indicated by @new_class and
  3075. * @new_id.
  3076. *
  3077. * LOCKING:
  3078. * None.
  3079. *
  3080. * RETURNS:
  3081. * 1 if @dev matches @new_class and @new_id, 0 otherwise.
  3082. */
  3083. static int ata_dev_same_device(struct ata_device *dev, unsigned int new_class,
  3084. const u16 *new_id)
  3085. {
  3086. const u16 *old_id = dev->id;
  3087. unsigned char model[2][ATA_ID_PROD_LEN + 1];
  3088. unsigned char serial[2][ATA_ID_SERNO_LEN + 1];
  3089. if (dev->class != new_class) {
  3090. ata_dev_printk(dev, KERN_INFO, "class mismatch %d != %d\n",
  3091. dev->class, new_class);
  3092. return 0;
  3093. }
  3094. ata_id_c_string(old_id, model[0], ATA_ID_PROD, sizeof(model[0]));
  3095. ata_id_c_string(new_id, model[1], ATA_ID_PROD, sizeof(model[1]));
  3096. ata_id_c_string(old_id, serial[0], ATA_ID_SERNO, sizeof(serial[0]));
  3097. ata_id_c_string(new_id, serial[1], ATA_ID_SERNO, sizeof(serial[1]));
  3098. if (strcmp(model[0], model[1])) {
  3099. ata_dev_printk(dev, KERN_INFO, "model number mismatch "
  3100. "'%s' != '%s'\n", model[0], model[1]);
  3101. return 0;
  3102. }
  3103. if (strcmp(serial[0], serial[1])) {
  3104. ata_dev_printk(dev, KERN_INFO, "serial number mismatch "
  3105. "'%s' != '%s'\n", serial[0], serial[1]);
  3106. return 0;
  3107. }
  3108. return 1;
  3109. }
  3110. /**
  3111. * ata_dev_reread_id - Re-read IDENTIFY data
  3112. * @adev: target ATA device
  3113. * @readid_flags: read ID flags
  3114. *
  3115. * Re-read IDENTIFY page and make sure @dev is still attached to
  3116. * the port.
  3117. *
  3118. * LOCKING:
  3119. * Kernel thread context (may sleep)
  3120. *
  3121. * RETURNS:
  3122. * 0 on success, negative errno otherwise
  3123. */
  3124. int ata_dev_reread_id(struct ata_device *dev, unsigned int readid_flags)
  3125. {
  3126. unsigned int class = dev->class;
  3127. u16 *id = (void *)dev->ap->sector_buf;
  3128. int rc;
  3129. /* read ID data */
  3130. rc = ata_dev_read_id(dev, &class, readid_flags, id);
  3131. if (rc)
  3132. return rc;
  3133. /* is the device still there? */
  3134. if (!ata_dev_same_device(dev, class, id))
  3135. return -ENODEV;
  3136. memcpy(dev->id, id, sizeof(id[0]) * ATA_ID_WORDS);
  3137. return 0;
  3138. }
  3139. /**
  3140. * ata_dev_revalidate - Revalidate ATA device
  3141. * @dev: device to revalidate
  3142. * @readid_flags: read ID flags
  3143. *
  3144. * Re-read IDENTIFY page, make sure @dev is still attached to the
  3145. * port and reconfigure it according to the new IDENTIFY page.
  3146. *
  3147. * LOCKING:
  3148. * Kernel thread context (may sleep)
  3149. *
  3150. * RETURNS:
  3151. * 0 on success, negative errno otherwise
  3152. */
  3153. int ata_dev_revalidate(struct ata_device *dev, unsigned int readid_flags)
  3154. {
  3155. u64 n_sectors = dev->n_sectors;
  3156. int rc;
  3157. if (!ata_dev_enabled(dev))
  3158. return -ENODEV;
  3159. /* re-read ID */
  3160. rc = ata_dev_reread_id(dev, readid_flags);
  3161. if (rc)
  3162. goto fail;
  3163. /* configure device according to the new ID */
  3164. rc = ata_dev_configure(dev);
  3165. if (rc)
  3166. goto fail;
  3167. /* verify n_sectors hasn't changed */
  3168. if (dev->class == ATA_DEV_ATA && dev->n_sectors != n_sectors) {
  3169. ata_dev_printk(dev, KERN_INFO, "n_sectors mismatch "
  3170. "%llu != %llu\n",
  3171. (unsigned long long)n_sectors,
  3172. (unsigned long long)dev->n_sectors);
  3173. rc = -ENODEV;
  3174. goto fail;
  3175. }
  3176. return 0;
  3177. fail:
  3178. ata_dev_printk(dev, KERN_ERR, "revalidation failed (errno=%d)\n", rc);
  3179. return rc;
  3180. }
  3181. struct ata_blacklist_entry {
  3182. const char *model_num;
  3183. const char *model_rev;
  3184. unsigned long horkage;
  3185. };
  3186. static const struct ata_blacklist_entry ata_device_blacklist [] = {
  3187. /* Devices with DMA related problems under Linux */
  3188. { "WDC AC11000H", NULL, ATA_HORKAGE_NODMA },
  3189. { "WDC AC22100H", NULL, ATA_HORKAGE_NODMA },
  3190. { "WDC AC32500H", NULL, ATA_HORKAGE_NODMA },
  3191. { "WDC AC33100H", NULL, ATA_HORKAGE_NODMA },
  3192. { "WDC AC31600H", NULL, ATA_HORKAGE_NODMA },
  3193. { "WDC AC32100H", "24.09P07", ATA_HORKAGE_NODMA },
  3194. { "WDC AC23200L", "21.10N21", ATA_HORKAGE_NODMA },
  3195. { "Compaq CRD-8241B", NULL, ATA_HORKAGE_NODMA },
  3196. { "CRD-8400B", NULL, ATA_HORKAGE_NODMA },
  3197. { "CRD-8480B", NULL, ATA_HORKAGE_NODMA },
  3198. { "CRD-8482B", NULL, ATA_HORKAGE_NODMA },
  3199. { "CRD-84", NULL, ATA_HORKAGE_NODMA },
  3200. { "SanDisk SDP3B", NULL, ATA_HORKAGE_NODMA },
  3201. { "SanDisk SDP3B-64", NULL, ATA_HORKAGE_NODMA },
  3202. { "SANYO CD-ROM CRD", NULL, ATA_HORKAGE_NODMA },
  3203. { "HITACHI CDR-8", NULL, ATA_HORKAGE_NODMA },
  3204. { "HITACHI CDR-8335", NULL, ATA_HORKAGE_NODMA },
  3205. { "HITACHI CDR-8435", NULL, ATA_HORKAGE_NODMA },
  3206. { "Toshiba CD-ROM XM-6202B", NULL, ATA_HORKAGE_NODMA },
  3207. { "TOSHIBA CD-ROM XM-1702BC", NULL, ATA_HORKAGE_NODMA },
  3208. { "CD-532E-A", NULL, ATA_HORKAGE_NODMA },
  3209. { "E-IDE CD-ROM CR-840",NULL, ATA_HORKAGE_NODMA },
  3210. { "CD-ROM Drive/F5A", NULL, ATA_HORKAGE_NODMA },
  3211. { "WPI CDD-820", NULL, ATA_HORKAGE_NODMA },
  3212. { "SAMSUNG CD-ROM SC-148C", NULL, ATA_HORKAGE_NODMA },
  3213. { "SAMSUNG CD-ROM SC", NULL, ATA_HORKAGE_NODMA },
  3214. { "ATAPI CD-ROM DRIVE 40X MAXIMUM",NULL,ATA_HORKAGE_NODMA },
  3215. { "_NEC DV5800A", NULL, ATA_HORKAGE_NODMA },
  3216. { "SAMSUNG CD-ROM SN-124","N001", ATA_HORKAGE_NODMA },
  3217. /* Weird ATAPI devices */
  3218. { "TORiSAN DVD-ROM DRD-N216", NULL, ATA_HORKAGE_MAX_SEC_128 |
  3219. ATA_HORKAGE_DMA_RW_ONLY },
  3220. /* Devices we expect to fail diagnostics */
  3221. /* Devices where NCQ should be avoided */
  3222. /* NCQ is slow */
  3223. { "WDC WD740ADFD-00", NULL, ATA_HORKAGE_NONCQ },
  3224. /* http://thread.gmane.org/gmane.linux.ide/14907 */
  3225. { "FUJITSU MHT2060BH", NULL, ATA_HORKAGE_NONCQ },
  3226. /* NCQ is broken */
  3227. { "Maxtor 6L250S0", "BANC1G10", ATA_HORKAGE_NONCQ },
  3228. /* NCQ hard hangs device under heavier load, needs hard power cycle */
  3229. { "Maxtor 6B250S0", "BANC1B70", ATA_HORKAGE_NONCQ },
  3230. /* Blacklist entries taken from Silicon Image 3124/3132
  3231. Windows driver .inf file - also several Linux problem reports */
  3232. { "HTS541060G9SA00", "MB3OC60D", ATA_HORKAGE_NONCQ, },
  3233. { "HTS541080G9SA00", "MB4OC60D", ATA_HORKAGE_NONCQ, },
  3234. { "HTS541010G9SA00", "MBZOC60D", ATA_HORKAGE_NONCQ, },
  3235. /* Devices with NCQ limits */
  3236. /* End Marker */
  3237. { }
  3238. };
  3239. unsigned long ata_device_blacklisted(const struct ata_device *dev)
  3240. {
  3241. unsigned char model_num[ATA_ID_PROD_LEN + 1];
  3242. unsigned char model_rev[ATA_ID_FW_REV_LEN + 1];
  3243. const struct ata_blacklist_entry *ad = ata_device_blacklist;
  3244. ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
  3245. ata_id_c_string(dev->id, model_rev, ATA_ID_FW_REV, sizeof(model_rev));
  3246. while (ad->model_num) {
  3247. if (!strcmp(ad->model_num, model_num)) {
  3248. if (ad->model_rev == NULL)
  3249. return ad->horkage;
  3250. if (!strcmp(ad->model_rev, model_rev))
  3251. return ad->horkage;
  3252. }
  3253. ad++;
  3254. }
  3255. return 0;
  3256. }
  3257. static int ata_dma_blacklisted(const struct ata_device *dev)
  3258. {
  3259. /* We don't support polling DMA.
  3260. * DMA blacklist those ATAPI devices with CDB-intr (and use PIO)
  3261. * if the LLDD handles only interrupts in the HSM_ST_LAST state.
  3262. */
  3263. if ((dev->ap->flags & ATA_FLAG_PIO_POLLING) &&
  3264. (dev->flags & ATA_DFLAG_CDB_INTR))
  3265. return 1;
  3266. return (ata_device_blacklisted(dev) & ATA_HORKAGE_NODMA) ? 1 : 0;
  3267. }
  3268. /**
  3269. * ata_dev_xfermask - Compute supported xfermask of the given device
  3270. * @dev: Device to compute xfermask for
  3271. *
  3272. * Compute supported xfermask of @dev and store it in
  3273. * dev->*_mask. This function is responsible for applying all
  3274. * known limits including host controller limits, device
  3275. * blacklist, etc...
  3276. *
  3277. * LOCKING:
  3278. * None.
  3279. */
  3280. static void ata_dev_xfermask(struct ata_device *dev)
  3281. {
  3282. struct ata_port *ap = dev->ap;
  3283. struct ata_host *host = ap->host;
  3284. unsigned long xfer_mask;
  3285. /* controller modes available */
  3286. xfer_mask = ata_pack_xfermask(ap->pio_mask,
  3287. ap->mwdma_mask, ap->udma_mask);
  3288. /* drive modes available */
  3289. xfer_mask &= ata_pack_xfermask(dev->pio_mask,
  3290. dev->mwdma_mask, dev->udma_mask);
  3291. xfer_mask &= ata_id_xfermask(dev->id);
  3292. /*
  3293. * CFA Advanced TrueIDE timings are not allowed on a shared
  3294. * cable
  3295. */
  3296. if (ata_dev_pair(dev)) {
  3297. /* No PIO5 or PIO6 */
  3298. xfer_mask &= ~(0x03 << (ATA_SHIFT_PIO + 5));
  3299. /* No MWDMA3 or MWDMA 4 */
  3300. xfer_mask &= ~(0x03 << (ATA_SHIFT_MWDMA + 3));
  3301. }
  3302. if (ata_dma_blacklisted(dev)) {
  3303. xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
  3304. ata_dev_printk(dev, KERN_WARNING,
  3305. "device is on DMA blacklist, disabling DMA\n");
  3306. }
  3307. if ((host->flags & ATA_HOST_SIMPLEX) &&
  3308. host->simplex_claimed && host->simplex_claimed != ap) {
  3309. xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
  3310. ata_dev_printk(dev, KERN_WARNING, "simplex DMA is claimed by "
  3311. "other device, disabling DMA\n");
  3312. }
  3313. if (ap->flags & ATA_FLAG_NO_IORDY)
  3314. xfer_mask &= ata_pio_mask_no_iordy(dev);
  3315. if (ap->ops->mode_filter)
  3316. xfer_mask = ap->ops->mode_filter(dev, xfer_mask);
  3317. /* Apply cable rule here. Don't apply it early because when
  3318. * we handle hot plug the cable type can itself change.
  3319. * Check this last so that we know if the transfer rate was
  3320. * solely limited by the cable.
  3321. * Unknown or 80 wire cables reported host side are checked
  3322. * drive side as well. Cases where we know a 40wire cable
  3323. * is used safely for 80 are not checked here.
  3324. */
  3325. if (xfer_mask & (0xF8 << ATA_SHIFT_UDMA))
  3326. /* UDMA/44 or higher would be available */
  3327. if((ap->cbl == ATA_CBL_PATA40) ||
  3328. (ata_drive_40wire(dev->id) &&
  3329. (ap->cbl == ATA_CBL_PATA_UNK ||
  3330. ap->cbl == ATA_CBL_PATA80))) {
  3331. ata_dev_printk(dev, KERN_WARNING,
  3332. "limited to UDMA/33 due to 40-wire cable\n");
  3333. xfer_mask &= ~(0xF8 << ATA_SHIFT_UDMA);
  3334. }
  3335. ata_unpack_xfermask(xfer_mask, &dev->pio_mask,
  3336. &dev->mwdma_mask, &dev->udma_mask);
  3337. }
  3338. /**
  3339. * ata_dev_set_xfermode - Issue SET FEATURES - XFER MODE command
  3340. * @dev: Device to which command will be sent
  3341. *
  3342. * Issue SET FEATURES - XFER MODE command to device @dev
  3343. * on port @ap.
  3344. *
  3345. * LOCKING:
  3346. * PCI/etc. bus probe sem.
  3347. *
  3348. * RETURNS:
  3349. * 0 on success, AC_ERR_* mask otherwise.
  3350. */
  3351. static unsigned int ata_dev_set_xfermode(struct ata_device *dev)
  3352. {
  3353. struct ata_taskfile tf;
  3354. unsigned int err_mask;
  3355. /* set up set-features taskfile */
  3356. DPRINTK("set features - xfer mode\n");
  3357. ata_tf_init(dev, &tf);
  3358. tf.command = ATA_CMD_SET_FEATURES;
  3359. tf.feature = SETFEATURES_XFER;
  3360. tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
  3361. tf.protocol = ATA_PROT_NODATA;
  3362. tf.nsect = dev->xfer_mode;
  3363. err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
  3364. DPRINTK("EXIT, err_mask=%x\n", err_mask);
  3365. return err_mask;
  3366. }
  3367. /**
  3368. * ata_dev_init_params - Issue INIT DEV PARAMS command
  3369. * @dev: Device to which command will be sent
  3370. * @heads: Number of heads (taskfile parameter)
  3371. * @sectors: Number of sectors (taskfile parameter)
  3372. *
  3373. * LOCKING:
  3374. * Kernel thread context (may sleep)
  3375. *
  3376. * RETURNS:
  3377. * 0 on success, AC_ERR_* mask otherwise.
  3378. */
  3379. static unsigned int ata_dev_init_params(struct ata_device *dev,
  3380. u16 heads, u16 sectors)
  3381. {
  3382. struct ata_taskfile tf;
  3383. unsigned int err_mask;
  3384. /* Number of sectors per track 1-255. Number of heads 1-16 */
  3385. if (sectors < 1 || sectors > 255 || heads < 1 || heads > 16)
  3386. return AC_ERR_INVALID;
  3387. /* set up init dev params taskfile */
  3388. DPRINTK("init dev params \n");
  3389. ata_tf_init(dev, &tf);
  3390. tf.command = ATA_CMD_INIT_DEV_PARAMS;
  3391. tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
  3392. tf.protocol = ATA_PROT_NODATA;
  3393. tf.nsect = sectors;
  3394. tf.device |= (heads - 1) & 0x0f; /* max head = num. of heads - 1 */
  3395. err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
  3396. DPRINTK("EXIT, err_mask=%x\n", err_mask);
  3397. return err_mask;
  3398. }
  3399. /**
  3400. * ata_sg_clean - Unmap DMA memory associated with command
  3401. * @qc: Command containing DMA memory to be released
  3402. *
  3403. * Unmap all mapped DMA memory associated with this command.
  3404. *
  3405. * LOCKING:
  3406. * spin_lock_irqsave(host lock)
  3407. */
  3408. void ata_sg_clean(struct ata_queued_cmd *qc)
  3409. {
  3410. struct ata_port *ap = qc->ap;
  3411. struct scatterlist *sg = qc->__sg;
  3412. int dir = qc->dma_dir;
  3413. void *pad_buf = NULL;
  3414. WARN_ON(!(qc->flags & ATA_QCFLAG_DMAMAP));
  3415. WARN_ON(sg == NULL);
  3416. if (qc->flags & ATA_QCFLAG_SINGLE)
  3417. WARN_ON(qc->n_elem > 1);
  3418. VPRINTK("unmapping %u sg elements\n", qc->n_elem);
  3419. /* if we padded the buffer out to 32-bit bound, and data
  3420. * xfer direction is from-device, we must copy from the
  3421. * pad buffer back into the supplied buffer
  3422. */
  3423. if (qc->pad_len && !(qc->tf.flags & ATA_TFLAG_WRITE))
  3424. pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
  3425. if (qc->flags & ATA_QCFLAG_SG) {
  3426. if (qc->n_elem)
  3427. dma_unmap_sg(ap->dev, sg, qc->n_elem, dir);
  3428. /* restore last sg */
  3429. sg[qc->orig_n_elem - 1].length += qc->pad_len;
  3430. if (pad_buf) {
  3431. struct scatterlist *psg = &qc->pad_sgent;
  3432. void *addr = kmap_atomic(psg->page, KM_IRQ0);
  3433. memcpy(addr + psg->offset, pad_buf, qc->pad_len);
  3434. kunmap_atomic(addr, KM_IRQ0);
  3435. }
  3436. } else {
  3437. if (qc->n_elem)
  3438. dma_unmap_single(ap->dev,
  3439. sg_dma_address(&sg[0]), sg_dma_len(&sg[0]),
  3440. dir);
  3441. /* restore sg */
  3442. sg->length += qc->pad_len;
  3443. if (pad_buf)
  3444. memcpy(qc->buf_virt + sg->length - qc->pad_len,
  3445. pad_buf, qc->pad_len);
  3446. }
  3447. qc->flags &= ~ATA_QCFLAG_DMAMAP;
  3448. qc->__sg = NULL;
  3449. }
  3450. /**
  3451. * ata_fill_sg - Fill PCI IDE PRD table
  3452. * @qc: Metadata associated with taskfile to be transferred
  3453. *
  3454. * Fill PCI IDE PRD (scatter-gather) table with segments
  3455. * associated with the current disk command.
  3456. *
  3457. * LOCKING:
  3458. * spin_lock_irqsave(host lock)
  3459. *
  3460. */
  3461. static void ata_fill_sg(struct ata_queued_cmd *qc)
  3462. {
  3463. struct ata_port *ap = qc->ap;
  3464. struct scatterlist *sg;
  3465. unsigned int idx;
  3466. WARN_ON(qc->__sg == NULL);
  3467. WARN_ON(qc->n_elem == 0 && qc->pad_len == 0);
  3468. idx = 0;
  3469. ata_for_each_sg(sg, qc) {
  3470. u32 addr, offset;
  3471. u32 sg_len, len;
  3472. /* determine if physical DMA addr spans 64K boundary.
  3473. * Note h/w doesn't support 64-bit, so we unconditionally
  3474. * truncate dma_addr_t to u32.
  3475. */
  3476. addr = (u32) sg_dma_address(sg);
  3477. sg_len = sg_dma_len(sg);
  3478. while (sg_len) {
  3479. offset = addr & 0xffff;
  3480. len = sg_len;
  3481. if ((offset + sg_len) > 0x10000)
  3482. len = 0x10000 - offset;
  3483. ap->prd[idx].addr = cpu_to_le32(addr);
  3484. ap->prd[idx].flags_len = cpu_to_le32(len & 0xffff);
  3485. VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
  3486. idx++;
  3487. sg_len -= len;
  3488. addr += len;
  3489. }
  3490. }
  3491. if (idx)
  3492. ap->prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
  3493. }
  3494. /**
  3495. * ata_check_atapi_dma - Check whether ATAPI DMA can be supported
  3496. * @qc: Metadata associated with taskfile to check
  3497. *
  3498. * Allow low-level driver to filter ATA PACKET commands, returning
  3499. * a status indicating whether or not it is OK to use DMA for the
  3500. * supplied PACKET command.
  3501. *
  3502. * LOCKING:
  3503. * spin_lock_irqsave(host lock)
  3504. *
  3505. * RETURNS: 0 when ATAPI DMA can be used
  3506. * nonzero otherwise
  3507. */
  3508. int ata_check_atapi_dma(struct ata_queued_cmd *qc)
  3509. {
  3510. struct ata_port *ap = qc->ap;
  3511. int rc = 0; /* Assume ATAPI DMA is OK by default */
  3512. /* some drives can only do ATAPI DMA on read/write */
  3513. if (unlikely(qc->dev->horkage & ATA_HORKAGE_DMA_RW_ONLY)) {
  3514. struct scsi_cmnd *cmd = qc->scsicmd;
  3515. u8 *scsicmd = cmd->cmnd;
  3516. switch (scsicmd[0]) {
  3517. case READ_10:
  3518. case WRITE_10:
  3519. case READ_12:
  3520. case WRITE_12:
  3521. case READ_6:
  3522. case WRITE_6:
  3523. /* atapi dma maybe ok */
  3524. break;
  3525. default:
  3526. /* turn off atapi dma */
  3527. return 1;
  3528. }
  3529. }
  3530. if (ap->ops->check_atapi_dma)
  3531. rc = ap->ops->check_atapi_dma(qc);
  3532. return rc;
  3533. }
  3534. /**
  3535. * ata_qc_prep - Prepare taskfile for submission
  3536. * @qc: Metadata associated with taskfile to be prepared
  3537. *
  3538. * Prepare ATA taskfile for submission.
  3539. *
  3540. * LOCKING:
  3541. * spin_lock_irqsave(host lock)
  3542. */
  3543. void ata_qc_prep(struct ata_queued_cmd *qc)
  3544. {
  3545. if (!(qc->flags & ATA_QCFLAG_DMAMAP))
  3546. return;
  3547. ata_fill_sg(qc);
  3548. }
  3549. void ata_noop_qc_prep(struct ata_queued_cmd *qc) { }
  3550. /**
  3551. * ata_sg_init_one - Associate command with memory buffer
  3552. * @qc: Command to be associated
  3553. * @buf: Memory buffer
  3554. * @buflen: Length of memory buffer, in bytes.
  3555. *
  3556. * Initialize the data-related elements of queued_cmd @qc
  3557. * to point to a single memory buffer, @buf of byte length @buflen.
  3558. *
  3559. * LOCKING:
  3560. * spin_lock_irqsave(host lock)
  3561. */
  3562. void ata_sg_init_one(struct ata_queued_cmd *qc, void *buf, unsigned int buflen)
  3563. {
  3564. qc->flags |= ATA_QCFLAG_SINGLE;
  3565. qc->__sg = &qc->sgent;
  3566. qc->n_elem = 1;
  3567. qc->orig_n_elem = 1;
  3568. qc->buf_virt = buf;
  3569. qc->nbytes = buflen;
  3570. sg_init_one(&qc->sgent, buf, buflen);
  3571. }
  3572. /**
  3573. * ata_sg_init - Associate command with scatter-gather table.
  3574. * @qc: Command to be associated
  3575. * @sg: Scatter-gather table.
  3576. * @n_elem: Number of elements in s/g table.
  3577. *
  3578. * Initialize the data-related elements of queued_cmd @qc
  3579. * to point to a scatter-gather table @sg, containing @n_elem
  3580. * elements.
  3581. *
  3582. * LOCKING:
  3583. * spin_lock_irqsave(host lock)
  3584. */
  3585. void ata_sg_init(struct ata_queued_cmd *qc, struct scatterlist *sg,
  3586. unsigned int n_elem)
  3587. {
  3588. qc->flags |= ATA_QCFLAG_SG;
  3589. qc->__sg = sg;
  3590. qc->n_elem = n_elem;
  3591. qc->orig_n_elem = n_elem;
  3592. }
  3593. /**
  3594. * ata_sg_setup_one - DMA-map the memory buffer associated with a command.
  3595. * @qc: Command with memory buffer to be mapped.
  3596. *
  3597. * DMA-map the memory buffer associated with queued_cmd @qc.
  3598. *
  3599. * LOCKING:
  3600. * spin_lock_irqsave(host lock)
  3601. *
  3602. * RETURNS:
  3603. * Zero on success, negative on error.
  3604. */
  3605. static int ata_sg_setup_one(struct ata_queued_cmd *qc)
  3606. {
  3607. struct ata_port *ap = qc->ap;
  3608. int dir = qc->dma_dir;
  3609. struct scatterlist *sg = qc->__sg;
  3610. dma_addr_t dma_address;
  3611. int trim_sg = 0;
  3612. /* we must lengthen transfers to end on a 32-bit boundary */
  3613. qc->pad_len = sg->length & 3;
  3614. if (qc->pad_len) {
  3615. void *pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
  3616. struct scatterlist *psg = &qc->pad_sgent;
  3617. WARN_ON(qc->dev->class != ATA_DEV_ATAPI);
  3618. memset(pad_buf, 0, ATA_DMA_PAD_SZ);
  3619. if (qc->tf.flags & ATA_TFLAG_WRITE)
  3620. memcpy(pad_buf, qc->buf_virt + sg->length - qc->pad_len,
  3621. qc->pad_len);
  3622. sg_dma_address(psg) = ap->pad_dma + (qc->tag * ATA_DMA_PAD_SZ);
  3623. sg_dma_len(psg) = ATA_DMA_PAD_SZ;
  3624. /* trim sg */
  3625. sg->length -= qc->pad_len;
  3626. if (sg->length == 0)
  3627. trim_sg = 1;
  3628. DPRINTK("padding done, sg->length=%u pad_len=%u\n",
  3629. sg->length, qc->pad_len);
  3630. }
  3631. if (trim_sg) {
  3632. qc->n_elem--;
  3633. goto skip_map;
  3634. }
  3635. dma_address = dma_map_single(ap->dev, qc->buf_virt,
  3636. sg->length, dir);
  3637. if (dma_mapping_error(dma_address)) {
  3638. /* restore sg */
  3639. sg->length += qc->pad_len;
  3640. return -1;
  3641. }
  3642. sg_dma_address(sg) = dma_address;
  3643. sg_dma_len(sg) = sg->length;
  3644. skip_map:
  3645. DPRINTK("mapped buffer of %d bytes for %s\n", sg_dma_len(sg),
  3646. qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
  3647. return 0;
  3648. }
  3649. /**
  3650. * ata_sg_setup - DMA-map the scatter-gather table associated with a command.
  3651. * @qc: Command with scatter-gather table to be mapped.
  3652. *
  3653. * DMA-map the scatter-gather table associated with queued_cmd @qc.
  3654. *
  3655. * LOCKING:
  3656. * spin_lock_irqsave(host lock)
  3657. *
  3658. * RETURNS:
  3659. * Zero on success, negative on error.
  3660. *
  3661. */
  3662. static int ata_sg_setup(struct ata_queued_cmd *qc)
  3663. {
  3664. struct ata_port *ap = qc->ap;
  3665. struct scatterlist *sg = qc->__sg;
  3666. struct scatterlist *lsg = &sg[qc->n_elem - 1];
  3667. int n_elem, pre_n_elem, dir, trim_sg = 0;
  3668. VPRINTK("ENTER, ata%u\n", ap->print_id);
  3669. WARN_ON(!(qc->flags & ATA_QCFLAG_SG));
  3670. /* we must lengthen transfers to end on a 32-bit boundary */
  3671. qc->pad_len = lsg->length & 3;
  3672. if (qc->pad_len) {
  3673. void *pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
  3674. struct scatterlist *psg = &qc->pad_sgent;
  3675. unsigned int offset;
  3676. WARN_ON(qc->dev->class != ATA_DEV_ATAPI);
  3677. memset(pad_buf, 0, ATA_DMA_PAD_SZ);
  3678. /*
  3679. * psg->page/offset are used to copy to-be-written
  3680. * data in this function or read data in ata_sg_clean.
  3681. */
  3682. offset = lsg->offset + lsg->length - qc->pad_len;
  3683. psg->page = nth_page(lsg->page, offset >> PAGE_SHIFT);
  3684. psg->offset = offset_in_page(offset);
  3685. if (qc->tf.flags & ATA_TFLAG_WRITE) {
  3686. void *addr = kmap_atomic(psg->page, KM_IRQ0);
  3687. memcpy(pad_buf, addr + psg->offset, qc->pad_len);
  3688. kunmap_atomic(addr, KM_IRQ0);
  3689. }
  3690. sg_dma_address(psg) = ap->pad_dma + (qc->tag * ATA_DMA_PAD_SZ);
  3691. sg_dma_len(psg) = ATA_DMA_PAD_SZ;
  3692. /* trim last sg */
  3693. lsg->length -= qc->pad_len;
  3694. if (lsg->length == 0)
  3695. trim_sg = 1;
  3696. DPRINTK("padding done, sg[%d].length=%u pad_len=%u\n",
  3697. qc->n_elem - 1, lsg->length, qc->pad_len);
  3698. }
  3699. pre_n_elem = qc->n_elem;
  3700. if (trim_sg && pre_n_elem)
  3701. pre_n_elem--;
  3702. if (!pre_n_elem) {
  3703. n_elem = 0;
  3704. goto skip_map;
  3705. }
  3706. dir = qc->dma_dir;
  3707. n_elem = dma_map_sg(ap->dev, sg, pre_n_elem, dir);
  3708. if (n_elem < 1) {
  3709. /* restore last sg */
  3710. lsg->length += qc->pad_len;
  3711. return -1;
  3712. }
  3713. DPRINTK("%d sg elements mapped\n", n_elem);
  3714. skip_map:
  3715. qc->n_elem = n_elem;
  3716. return 0;
  3717. }
  3718. /**
  3719. * swap_buf_le16 - swap halves of 16-bit words in place
  3720. * @buf: Buffer to swap
  3721. * @buf_words: Number of 16-bit words in buffer.
  3722. *
  3723. * Swap halves of 16-bit words if needed to convert from
  3724. * little-endian byte order to native cpu byte order, or
  3725. * vice-versa.
  3726. *
  3727. * LOCKING:
  3728. * Inherited from caller.
  3729. */
  3730. void swap_buf_le16(u16 *buf, unsigned int buf_words)
  3731. {
  3732. #ifdef __BIG_ENDIAN
  3733. unsigned int i;
  3734. for (i = 0; i < buf_words; i++)
  3735. buf[i] = le16_to_cpu(buf[i]);
  3736. #endif /* __BIG_ENDIAN */
  3737. }
  3738. /**
  3739. * ata_data_xfer - Transfer data by PIO
  3740. * @adev: device to target
  3741. * @buf: data buffer
  3742. * @buflen: buffer length
  3743. * @write_data: read/write
  3744. *
  3745. * Transfer data from/to the device data register by PIO.
  3746. *
  3747. * LOCKING:
  3748. * Inherited from caller.
  3749. */
  3750. void ata_data_xfer(struct ata_device *adev, unsigned char *buf,
  3751. unsigned int buflen, int write_data)
  3752. {
  3753. struct ata_port *ap = adev->ap;
  3754. unsigned int words = buflen >> 1;
  3755. /* Transfer multiple of 2 bytes */
  3756. if (write_data)
  3757. iowrite16_rep(ap->ioaddr.data_addr, buf, words);
  3758. else
  3759. ioread16_rep(ap->ioaddr.data_addr, buf, words);
  3760. /* Transfer trailing 1 byte, if any. */
  3761. if (unlikely(buflen & 0x01)) {
  3762. u16 align_buf[1] = { 0 };
  3763. unsigned char *trailing_buf = buf + buflen - 1;
  3764. if (write_data) {
  3765. memcpy(align_buf, trailing_buf, 1);
  3766. iowrite16(le16_to_cpu(align_buf[0]), ap->ioaddr.data_addr);
  3767. } else {
  3768. align_buf[0] = cpu_to_le16(ioread16(ap->ioaddr.data_addr));
  3769. memcpy(trailing_buf, align_buf, 1);
  3770. }
  3771. }
  3772. }
  3773. /**
  3774. * ata_data_xfer_noirq - Transfer data by PIO
  3775. * @adev: device to target
  3776. * @buf: data buffer
  3777. * @buflen: buffer length
  3778. * @write_data: read/write
  3779. *
  3780. * Transfer data from/to the device data register by PIO. Do the
  3781. * transfer with interrupts disabled.
  3782. *
  3783. * LOCKING:
  3784. * Inherited from caller.
  3785. */
  3786. void ata_data_xfer_noirq(struct ata_device *adev, unsigned char *buf,
  3787. unsigned int buflen, int write_data)
  3788. {
  3789. unsigned long flags;
  3790. local_irq_save(flags);
  3791. ata_data_xfer(adev, buf, buflen, write_data);
  3792. local_irq_restore(flags);
  3793. }
  3794. /**
  3795. * ata_pio_sector - Transfer a sector of data.
  3796. * @qc: Command on going
  3797. *
  3798. * Transfer qc->sect_size bytes of data from/to the ATA device.
  3799. *
  3800. * LOCKING:
  3801. * Inherited from caller.
  3802. */
  3803. static void ata_pio_sector(struct ata_queued_cmd *qc)
  3804. {
  3805. int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
  3806. struct scatterlist *sg = qc->__sg;
  3807. struct ata_port *ap = qc->ap;
  3808. struct page *page;
  3809. unsigned int offset;
  3810. unsigned char *buf;
  3811. if (qc->curbytes == qc->nbytes - qc->sect_size)
  3812. ap->hsm_task_state = HSM_ST_LAST;
  3813. page = sg[qc->cursg].page;
  3814. offset = sg[qc->cursg].offset + qc->cursg_ofs;
  3815. /* get the current page and offset */
  3816. page = nth_page(page, (offset >> PAGE_SHIFT));
  3817. offset %= PAGE_SIZE;
  3818. DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
  3819. if (PageHighMem(page)) {
  3820. unsigned long flags;
  3821. /* FIXME: use a bounce buffer */
  3822. local_irq_save(flags);
  3823. buf = kmap_atomic(page, KM_IRQ0);
  3824. /* do the actual data transfer */
  3825. ap->ops->data_xfer(qc->dev, buf + offset, qc->sect_size, do_write);
  3826. kunmap_atomic(buf, KM_IRQ0);
  3827. local_irq_restore(flags);
  3828. } else {
  3829. buf = page_address(page);
  3830. ap->ops->data_xfer(qc->dev, buf + offset, qc->sect_size, do_write);
  3831. }
  3832. qc->curbytes += qc->sect_size;
  3833. qc->cursg_ofs += qc->sect_size;
  3834. if (qc->cursg_ofs == (&sg[qc->cursg])->length) {
  3835. qc->cursg++;
  3836. qc->cursg_ofs = 0;
  3837. }
  3838. }
  3839. /**
  3840. * ata_pio_sectors - Transfer one or many sectors.
  3841. * @qc: Command on going
  3842. *
  3843. * Transfer one or many sectors of data from/to the
  3844. * ATA device for the DRQ request.
  3845. *
  3846. * LOCKING:
  3847. * Inherited from caller.
  3848. */
  3849. static void ata_pio_sectors(struct ata_queued_cmd *qc)
  3850. {
  3851. if (is_multi_taskfile(&qc->tf)) {
  3852. /* READ/WRITE MULTIPLE */
  3853. unsigned int nsect;
  3854. WARN_ON(qc->dev->multi_count == 0);
  3855. nsect = min((qc->nbytes - qc->curbytes) / qc->sect_size,
  3856. qc->dev->multi_count);
  3857. while (nsect--)
  3858. ata_pio_sector(qc);
  3859. } else
  3860. ata_pio_sector(qc);
  3861. }
  3862. /**
  3863. * atapi_send_cdb - Write CDB bytes to hardware
  3864. * @ap: Port to which ATAPI device is attached.
  3865. * @qc: Taskfile currently active
  3866. *
  3867. * When device has indicated its readiness to accept
  3868. * a CDB, this function is called. Send the CDB.
  3869. *
  3870. * LOCKING:
  3871. * caller.
  3872. */
  3873. static void atapi_send_cdb(struct ata_port *ap, struct ata_queued_cmd *qc)
  3874. {
  3875. /* send SCSI cdb */
  3876. DPRINTK("send cdb\n");
  3877. WARN_ON(qc->dev->cdb_len < 12);
  3878. ap->ops->data_xfer(qc->dev, qc->cdb, qc->dev->cdb_len, 1);
  3879. ata_altstatus(ap); /* flush */
  3880. switch (qc->tf.protocol) {
  3881. case ATA_PROT_ATAPI:
  3882. ap->hsm_task_state = HSM_ST;
  3883. break;
  3884. case ATA_PROT_ATAPI_NODATA:
  3885. ap->hsm_task_state = HSM_ST_LAST;
  3886. break;
  3887. case ATA_PROT_ATAPI_DMA:
  3888. ap->hsm_task_state = HSM_ST_LAST;
  3889. /* initiate bmdma */
  3890. ap->ops->bmdma_start(qc);
  3891. break;
  3892. }
  3893. }
  3894. /**
  3895. * __atapi_pio_bytes - Transfer data from/to the ATAPI device.
  3896. * @qc: Command on going
  3897. * @bytes: number of bytes
  3898. *
  3899. * Transfer Transfer data from/to the ATAPI device.
  3900. *
  3901. * LOCKING:
  3902. * Inherited from caller.
  3903. *
  3904. */
  3905. static void __atapi_pio_bytes(struct ata_queued_cmd *qc, unsigned int bytes)
  3906. {
  3907. int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
  3908. struct scatterlist *sg = qc->__sg;
  3909. struct ata_port *ap = qc->ap;
  3910. struct page *page;
  3911. unsigned char *buf;
  3912. unsigned int offset, count;
  3913. if (qc->curbytes + bytes >= qc->nbytes)
  3914. ap->hsm_task_state = HSM_ST_LAST;
  3915. next_sg:
  3916. if (unlikely(qc->cursg >= qc->n_elem)) {
  3917. /*
  3918. * The end of qc->sg is reached and the device expects
  3919. * more data to transfer. In order not to overrun qc->sg
  3920. * and fulfill length specified in the byte count register,
  3921. * - for read case, discard trailing data from the device
  3922. * - for write case, padding zero data to the device
  3923. */
  3924. u16 pad_buf[1] = { 0 };
  3925. unsigned int words = bytes >> 1;
  3926. unsigned int i;
  3927. if (words) /* warning if bytes > 1 */
  3928. ata_dev_printk(qc->dev, KERN_WARNING,
  3929. "%u bytes trailing data\n", bytes);
  3930. for (i = 0; i < words; i++)
  3931. ap->ops->data_xfer(qc->dev, (unsigned char*)pad_buf, 2, do_write);
  3932. ap->hsm_task_state = HSM_ST_LAST;
  3933. return;
  3934. }
  3935. sg = &qc->__sg[qc->cursg];
  3936. page = sg->page;
  3937. offset = sg->offset + qc->cursg_ofs;
  3938. /* get the current page and offset */
  3939. page = nth_page(page, (offset >> PAGE_SHIFT));
  3940. offset %= PAGE_SIZE;
  3941. /* don't overrun current sg */
  3942. count = min(sg->length - qc->cursg_ofs, bytes);
  3943. /* don't cross page boundaries */
  3944. count = min(count, (unsigned int)PAGE_SIZE - offset);
  3945. DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
  3946. if (PageHighMem(page)) {
  3947. unsigned long flags;
  3948. /* FIXME: use bounce buffer */
  3949. local_irq_save(flags);
  3950. buf = kmap_atomic(page, KM_IRQ0);
  3951. /* do the actual data transfer */
  3952. ap->ops->data_xfer(qc->dev, buf + offset, count, do_write);
  3953. kunmap_atomic(buf, KM_IRQ0);
  3954. local_irq_restore(flags);
  3955. } else {
  3956. buf = page_address(page);
  3957. ap->ops->data_xfer(qc->dev, buf + offset, count, do_write);
  3958. }
  3959. bytes -= count;
  3960. qc->curbytes += count;
  3961. qc->cursg_ofs += count;
  3962. if (qc->cursg_ofs == sg->length) {
  3963. qc->cursg++;
  3964. qc->cursg_ofs = 0;
  3965. }
  3966. if (bytes)
  3967. goto next_sg;
  3968. }
  3969. /**
  3970. * atapi_pio_bytes - Transfer data from/to the ATAPI device.
  3971. * @qc: Command on going
  3972. *
  3973. * Transfer Transfer data from/to the ATAPI device.
  3974. *
  3975. * LOCKING:
  3976. * Inherited from caller.
  3977. */
  3978. static void atapi_pio_bytes(struct ata_queued_cmd *qc)
  3979. {
  3980. struct ata_port *ap = qc->ap;
  3981. struct ata_device *dev = qc->dev;
  3982. unsigned int ireason, bc_lo, bc_hi, bytes;
  3983. int i_write, do_write = (qc->tf.flags & ATA_TFLAG_WRITE) ? 1 : 0;
  3984. /* Abuse qc->result_tf for temp storage of intermediate TF
  3985. * here to save some kernel stack usage.
  3986. * For normal completion, qc->result_tf is not relevant. For
  3987. * error, qc->result_tf is later overwritten by ata_qc_complete().
  3988. * So, the correctness of qc->result_tf is not affected.
  3989. */
  3990. ap->ops->tf_read(ap, &qc->result_tf);
  3991. ireason = qc->result_tf.nsect;
  3992. bc_lo = qc->result_tf.lbam;
  3993. bc_hi = qc->result_tf.lbah;
  3994. bytes = (bc_hi << 8) | bc_lo;
  3995. /* shall be cleared to zero, indicating xfer of data */
  3996. if (ireason & (1 << 0))
  3997. goto err_out;
  3998. /* make sure transfer direction matches expected */
  3999. i_write = ((ireason & (1 << 1)) == 0) ? 1 : 0;
  4000. if (do_write != i_write)
  4001. goto err_out;
  4002. VPRINTK("ata%u: xfering %d bytes\n", ap->print_id, bytes);
  4003. __atapi_pio_bytes(qc, bytes);
  4004. return;
  4005. err_out:
  4006. ata_dev_printk(dev, KERN_INFO, "ATAPI check failed\n");
  4007. qc->err_mask |= AC_ERR_HSM;
  4008. ap->hsm_task_state = HSM_ST_ERR;
  4009. }
  4010. /**
  4011. * ata_hsm_ok_in_wq - Check if the qc can be handled in the workqueue.
  4012. * @ap: the target ata_port
  4013. * @qc: qc on going
  4014. *
  4015. * RETURNS:
  4016. * 1 if ok in workqueue, 0 otherwise.
  4017. */
  4018. static inline int ata_hsm_ok_in_wq(struct ata_port *ap, struct ata_queued_cmd *qc)
  4019. {
  4020. if (qc->tf.flags & ATA_TFLAG_POLLING)
  4021. return 1;
  4022. if (ap->hsm_task_state == HSM_ST_FIRST) {
  4023. if (qc->tf.protocol == ATA_PROT_PIO &&
  4024. (qc->tf.flags & ATA_TFLAG_WRITE))
  4025. return 1;
  4026. if (is_atapi_taskfile(&qc->tf) &&
  4027. !(qc->dev->flags & ATA_DFLAG_CDB_INTR))
  4028. return 1;
  4029. }
  4030. return 0;
  4031. }
  4032. /**
  4033. * ata_hsm_qc_complete - finish a qc running on standard HSM
  4034. * @qc: Command to complete
  4035. * @in_wq: 1 if called from workqueue, 0 otherwise
  4036. *
  4037. * Finish @qc which is running on standard HSM.
  4038. *
  4039. * LOCKING:
  4040. * If @in_wq is zero, spin_lock_irqsave(host lock).
  4041. * Otherwise, none on entry and grabs host lock.
  4042. */
  4043. static void ata_hsm_qc_complete(struct ata_queued_cmd *qc, int in_wq)
  4044. {
  4045. struct ata_port *ap = qc->ap;
  4046. unsigned long flags;
  4047. if (ap->ops->error_handler) {
  4048. if (in_wq) {
  4049. spin_lock_irqsave(ap->lock, flags);
  4050. /* EH might have kicked in while host lock is
  4051. * released.
  4052. */
  4053. qc = ata_qc_from_tag(ap, qc->tag);
  4054. if (qc) {
  4055. if (likely(!(qc->err_mask & AC_ERR_HSM))) {
  4056. ap->ops->irq_on(ap);
  4057. ata_qc_complete(qc);
  4058. } else
  4059. ata_port_freeze(ap);
  4060. }
  4061. spin_unlock_irqrestore(ap->lock, flags);
  4062. } else {
  4063. if (likely(!(qc->err_mask & AC_ERR_HSM)))
  4064. ata_qc_complete(qc);
  4065. else
  4066. ata_port_freeze(ap);
  4067. }
  4068. } else {
  4069. if (in_wq) {
  4070. spin_lock_irqsave(ap->lock, flags);
  4071. ap->ops->irq_on(ap);
  4072. ata_qc_complete(qc);
  4073. spin_unlock_irqrestore(ap->lock, flags);
  4074. } else
  4075. ata_qc_complete(qc);
  4076. }
  4077. ata_altstatus(ap); /* flush */
  4078. }
  4079. /**
  4080. * ata_hsm_move - move the HSM to the next state.
  4081. * @ap: the target ata_port
  4082. * @qc: qc on going
  4083. * @status: current device status
  4084. * @in_wq: 1 if called from workqueue, 0 otherwise
  4085. *
  4086. * RETURNS:
  4087. * 1 when poll next status needed, 0 otherwise.
  4088. */
  4089. int ata_hsm_move(struct ata_port *ap, struct ata_queued_cmd *qc,
  4090. u8 status, int in_wq)
  4091. {
  4092. unsigned long flags = 0;
  4093. int poll_next;
  4094. WARN_ON((qc->flags & ATA_QCFLAG_ACTIVE) == 0);
  4095. /* Make sure ata_qc_issue_prot() does not throw things
  4096. * like DMA polling into the workqueue. Notice that
  4097. * in_wq is not equivalent to (qc->tf.flags & ATA_TFLAG_POLLING).
  4098. */
  4099. WARN_ON(in_wq != ata_hsm_ok_in_wq(ap, qc));
  4100. fsm_start:
  4101. DPRINTK("ata%u: protocol %d task_state %d (dev_stat 0x%X)\n",
  4102. ap->print_id, qc->tf.protocol, ap->hsm_task_state, status);
  4103. switch (ap->hsm_task_state) {
  4104. case HSM_ST_FIRST:
  4105. /* Send first data block or PACKET CDB */
  4106. /* If polling, we will stay in the work queue after
  4107. * sending the data. Otherwise, interrupt handler
  4108. * takes over after sending the data.
  4109. */
  4110. poll_next = (qc->tf.flags & ATA_TFLAG_POLLING);
  4111. /* check device status */
  4112. if (unlikely((status & ATA_DRQ) == 0)) {
  4113. /* handle BSY=0, DRQ=0 as error */
  4114. if (likely(status & (ATA_ERR | ATA_DF)))
  4115. /* device stops HSM for abort/error */
  4116. qc->err_mask |= AC_ERR_DEV;
  4117. else
  4118. /* HSM violation. Let EH handle this */
  4119. qc->err_mask |= AC_ERR_HSM;
  4120. ap->hsm_task_state = HSM_ST_ERR;
  4121. goto fsm_start;
  4122. }
  4123. /* Device should not ask for data transfer (DRQ=1)
  4124. * when it finds something wrong.
  4125. * We ignore DRQ here and stop the HSM by
  4126. * changing hsm_task_state to HSM_ST_ERR and
  4127. * let the EH abort the command or reset the device.
  4128. */
  4129. if (unlikely(status & (ATA_ERR | ATA_DF))) {
  4130. ata_port_printk(ap, KERN_WARNING, "DRQ=1 with device "
  4131. "error, dev_stat 0x%X\n", status);
  4132. qc->err_mask |= AC_ERR_HSM;
  4133. ap->hsm_task_state = HSM_ST_ERR;
  4134. goto fsm_start;
  4135. }
  4136. /* Send the CDB (atapi) or the first data block (ata pio out).
  4137. * During the state transition, interrupt handler shouldn't
  4138. * be invoked before the data transfer is complete and
  4139. * hsm_task_state is changed. Hence, the following locking.
  4140. */
  4141. if (in_wq)
  4142. spin_lock_irqsave(ap->lock, flags);
  4143. if (qc->tf.protocol == ATA_PROT_PIO) {
  4144. /* PIO data out protocol.
  4145. * send first data block.
  4146. */
  4147. /* ata_pio_sectors() might change the state
  4148. * to HSM_ST_LAST. so, the state is changed here
  4149. * before ata_pio_sectors().
  4150. */
  4151. ap->hsm_task_state = HSM_ST;
  4152. ata_pio_sectors(qc);
  4153. ata_altstatus(ap); /* flush */
  4154. } else
  4155. /* send CDB */
  4156. atapi_send_cdb(ap, qc);
  4157. if (in_wq)
  4158. spin_unlock_irqrestore(ap->lock, flags);
  4159. /* if polling, ata_pio_task() handles the rest.
  4160. * otherwise, interrupt handler takes over from here.
  4161. */
  4162. break;
  4163. case HSM_ST:
  4164. /* complete command or read/write the data register */
  4165. if (qc->tf.protocol == ATA_PROT_ATAPI) {
  4166. /* ATAPI PIO protocol */
  4167. if ((status & ATA_DRQ) == 0) {
  4168. /* No more data to transfer or device error.
  4169. * Device error will be tagged in HSM_ST_LAST.
  4170. */
  4171. ap->hsm_task_state = HSM_ST_LAST;
  4172. goto fsm_start;
  4173. }
  4174. /* Device should not ask for data transfer (DRQ=1)
  4175. * when it finds something wrong.
  4176. * We ignore DRQ here and stop the HSM by
  4177. * changing hsm_task_state to HSM_ST_ERR and
  4178. * let the EH abort the command or reset the device.
  4179. */
  4180. if (unlikely(status & (ATA_ERR | ATA_DF))) {
  4181. ata_port_printk(ap, KERN_WARNING, "DRQ=1 with "
  4182. "device error, dev_stat 0x%X\n",
  4183. status);
  4184. qc->err_mask |= AC_ERR_HSM;
  4185. ap->hsm_task_state = HSM_ST_ERR;
  4186. goto fsm_start;
  4187. }
  4188. atapi_pio_bytes(qc);
  4189. if (unlikely(ap->hsm_task_state == HSM_ST_ERR))
  4190. /* bad ireason reported by device */
  4191. goto fsm_start;
  4192. } else {
  4193. /* ATA PIO protocol */
  4194. if (unlikely((status & ATA_DRQ) == 0)) {
  4195. /* handle BSY=0, DRQ=0 as error */
  4196. if (likely(status & (ATA_ERR | ATA_DF)))
  4197. /* device stops HSM for abort/error */
  4198. qc->err_mask |= AC_ERR_DEV;
  4199. else
  4200. /* HSM violation. Let EH handle this.
  4201. * Phantom devices also trigger this
  4202. * condition. Mark hint.
  4203. */
  4204. qc->err_mask |= AC_ERR_HSM |
  4205. AC_ERR_NODEV_HINT;
  4206. ap->hsm_task_state = HSM_ST_ERR;
  4207. goto fsm_start;
  4208. }
  4209. /* For PIO reads, some devices may ask for
  4210. * data transfer (DRQ=1) alone with ERR=1.
  4211. * We respect DRQ here and transfer one
  4212. * block of junk data before changing the
  4213. * hsm_task_state to HSM_ST_ERR.
  4214. *
  4215. * For PIO writes, ERR=1 DRQ=1 doesn't make
  4216. * sense since the data block has been
  4217. * transferred to the device.
  4218. */
  4219. if (unlikely(status & (ATA_ERR | ATA_DF))) {
  4220. /* data might be corrputed */
  4221. qc->err_mask |= AC_ERR_DEV;
  4222. if (!(qc->tf.flags & ATA_TFLAG_WRITE)) {
  4223. ata_pio_sectors(qc);
  4224. ata_altstatus(ap);
  4225. status = ata_wait_idle(ap);
  4226. }
  4227. if (status & (ATA_BUSY | ATA_DRQ))
  4228. qc->err_mask |= AC_ERR_HSM;
  4229. /* ata_pio_sectors() might change the
  4230. * state to HSM_ST_LAST. so, the state
  4231. * is changed after ata_pio_sectors().
  4232. */
  4233. ap->hsm_task_state = HSM_ST_ERR;
  4234. goto fsm_start;
  4235. }
  4236. ata_pio_sectors(qc);
  4237. if (ap->hsm_task_state == HSM_ST_LAST &&
  4238. (!(qc->tf.flags & ATA_TFLAG_WRITE))) {
  4239. /* all data read */
  4240. ata_altstatus(ap);
  4241. status = ata_wait_idle(ap);
  4242. goto fsm_start;
  4243. }
  4244. }
  4245. ata_altstatus(ap); /* flush */
  4246. poll_next = 1;
  4247. break;
  4248. case HSM_ST_LAST:
  4249. if (unlikely(!ata_ok(status))) {
  4250. qc->err_mask |= __ac_err_mask(status);
  4251. ap->hsm_task_state = HSM_ST_ERR;
  4252. goto fsm_start;
  4253. }
  4254. /* no more data to transfer */
  4255. DPRINTK("ata%u: dev %u command complete, drv_stat 0x%x\n",
  4256. ap->print_id, qc->dev->devno, status);
  4257. WARN_ON(qc->err_mask);
  4258. ap->hsm_task_state = HSM_ST_IDLE;
  4259. /* complete taskfile transaction */
  4260. ata_hsm_qc_complete(qc, in_wq);
  4261. poll_next = 0;
  4262. break;
  4263. case HSM_ST_ERR:
  4264. /* make sure qc->err_mask is available to
  4265. * know what's wrong and recover
  4266. */
  4267. WARN_ON(qc->err_mask == 0);
  4268. ap->hsm_task_state = HSM_ST_IDLE;
  4269. /* complete taskfile transaction */
  4270. ata_hsm_qc_complete(qc, in_wq);
  4271. poll_next = 0;
  4272. break;
  4273. default:
  4274. poll_next = 0;
  4275. BUG();
  4276. }
  4277. return poll_next;
  4278. }
  4279. static void ata_pio_task(struct work_struct *work)
  4280. {
  4281. struct ata_port *ap =
  4282. container_of(work, struct ata_port, port_task.work);
  4283. struct ata_queued_cmd *qc = ap->port_task_data;
  4284. u8 status;
  4285. int poll_next;
  4286. fsm_start:
  4287. WARN_ON(ap->hsm_task_state == HSM_ST_IDLE);
  4288. /*
  4289. * This is purely heuristic. This is a fast path.
  4290. * Sometimes when we enter, BSY will be cleared in
  4291. * a chk-status or two. If not, the drive is probably seeking
  4292. * or something. Snooze for a couple msecs, then
  4293. * chk-status again. If still busy, queue delayed work.
  4294. */
  4295. status = ata_busy_wait(ap, ATA_BUSY, 5);
  4296. if (status & ATA_BUSY) {
  4297. msleep(2);
  4298. status = ata_busy_wait(ap, ATA_BUSY, 10);
  4299. if (status & ATA_BUSY) {
  4300. ata_port_queue_task(ap, ata_pio_task, qc, ATA_SHORT_PAUSE);
  4301. return;
  4302. }
  4303. }
  4304. /* move the HSM */
  4305. poll_next = ata_hsm_move(ap, qc, status, 1);
  4306. /* another command or interrupt handler
  4307. * may be running at this point.
  4308. */
  4309. if (poll_next)
  4310. goto fsm_start;
  4311. }
  4312. /**
  4313. * ata_qc_new - Request an available ATA command, for queueing
  4314. * @ap: Port associated with device @dev
  4315. * @dev: Device from whom we request an available command structure
  4316. *
  4317. * LOCKING:
  4318. * None.
  4319. */
  4320. static struct ata_queued_cmd *ata_qc_new(struct ata_port *ap)
  4321. {
  4322. struct ata_queued_cmd *qc = NULL;
  4323. unsigned int i;
  4324. /* no command while frozen */
  4325. if (unlikely(ap->pflags & ATA_PFLAG_FROZEN))
  4326. return NULL;
  4327. /* the last tag is reserved for internal command. */
  4328. for (i = 0; i < ATA_MAX_QUEUE - 1; i++)
  4329. if (!test_and_set_bit(i, &ap->qc_allocated)) {
  4330. qc = __ata_qc_from_tag(ap, i);
  4331. break;
  4332. }
  4333. if (qc)
  4334. qc->tag = i;
  4335. return qc;
  4336. }
  4337. /**
  4338. * ata_qc_new_init - Request an available ATA command, and initialize it
  4339. * @dev: Device from whom we request an available command structure
  4340. *
  4341. * LOCKING:
  4342. * None.
  4343. */
  4344. struct ata_queued_cmd *ata_qc_new_init(struct ata_device *dev)
  4345. {
  4346. struct ata_port *ap = dev->ap;
  4347. struct ata_queued_cmd *qc;
  4348. qc = ata_qc_new(ap);
  4349. if (qc) {
  4350. qc->scsicmd = NULL;
  4351. qc->ap = ap;
  4352. qc->dev = dev;
  4353. ata_qc_reinit(qc);
  4354. }
  4355. return qc;
  4356. }
  4357. /**
  4358. * ata_qc_free - free unused ata_queued_cmd
  4359. * @qc: Command to complete
  4360. *
  4361. * Designed to free unused ata_queued_cmd object
  4362. * in case something prevents using it.
  4363. *
  4364. * LOCKING:
  4365. * spin_lock_irqsave(host lock)
  4366. */
  4367. void ata_qc_free(struct ata_queued_cmd *qc)
  4368. {
  4369. struct ata_port *ap = qc->ap;
  4370. unsigned int tag;
  4371. WARN_ON(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
  4372. qc->flags = 0;
  4373. tag = qc->tag;
  4374. if (likely(ata_tag_valid(tag))) {
  4375. qc->tag = ATA_TAG_POISON;
  4376. clear_bit(tag, &ap->qc_allocated);
  4377. }
  4378. }
  4379. void __ata_qc_complete(struct ata_queued_cmd *qc)
  4380. {
  4381. struct ata_port *ap = qc->ap;
  4382. WARN_ON(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
  4383. WARN_ON(!(qc->flags & ATA_QCFLAG_ACTIVE));
  4384. if (likely(qc->flags & ATA_QCFLAG_DMAMAP))
  4385. ata_sg_clean(qc);
  4386. /* command should be marked inactive atomically with qc completion */
  4387. if (qc->tf.protocol == ATA_PROT_NCQ)
  4388. ap->sactive &= ~(1 << qc->tag);
  4389. else
  4390. ap->active_tag = ATA_TAG_POISON;
  4391. /* atapi: mark qc as inactive to prevent the interrupt handler
  4392. * from completing the command twice later, before the error handler
  4393. * is called. (when rc != 0 and atapi request sense is needed)
  4394. */
  4395. qc->flags &= ~ATA_QCFLAG_ACTIVE;
  4396. ap->qc_active &= ~(1 << qc->tag);
  4397. /* call completion callback */
  4398. qc->complete_fn(qc);
  4399. }
  4400. static void fill_result_tf(struct ata_queued_cmd *qc)
  4401. {
  4402. struct ata_port *ap = qc->ap;
  4403. qc->result_tf.flags = qc->tf.flags;
  4404. ap->ops->tf_read(ap, &qc->result_tf);
  4405. }
  4406. /**
  4407. * ata_qc_complete - Complete an active ATA command
  4408. * @qc: Command to complete
  4409. * @err_mask: ATA Status register contents
  4410. *
  4411. * Indicate to the mid and upper layers that an ATA
  4412. * command has completed, with either an ok or not-ok status.
  4413. *
  4414. * LOCKING:
  4415. * spin_lock_irqsave(host lock)
  4416. */
  4417. void ata_qc_complete(struct ata_queued_cmd *qc)
  4418. {
  4419. struct ata_port *ap = qc->ap;
  4420. /* XXX: New EH and old EH use different mechanisms to
  4421. * synchronize EH with regular execution path.
  4422. *
  4423. * In new EH, a failed qc is marked with ATA_QCFLAG_FAILED.
  4424. * Normal execution path is responsible for not accessing a
  4425. * failed qc. libata core enforces the rule by returning NULL
  4426. * from ata_qc_from_tag() for failed qcs.
  4427. *
  4428. * Old EH depends on ata_qc_complete() nullifying completion
  4429. * requests if ATA_QCFLAG_EH_SCHEDULED is set. Old EH does
  4430. * not synchronize with interrupt handler. Only PIO task is
  4431. * taken care of.
  4432. */
  4433. if (ap->ops->error_handler) {
  4434. WARN_ON(ap->pflags & ATA_PFLAG_FROZEN);
  4435. if (unlikely(qc->err_mask))
  4436. qc->flags |= ATA_QCFLAG_FAILED;
  4437. if (unlikely(qc->flags & ATA_QCFLAG_FAILED)) {
  4438. if (!ata_tag_internal(qc->tag)) {
  4439. /* always fill result TF for failed qc */
  4440. fill_result_tf(qc);
  4441. ata_qc_schedule_eh(qc);
  4442. return;
  4443. }
  4444. }
  4445. /* read result TF if requested */
  4446. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  4447. fill_result_tf(qc);
  4448. __ata_qc_complete(qc);
  4449. } else {
  4450. if (qc->flags & ATA_QCFLAG_EH_SCHEDULED)
  4451. return;
  4452. /* read result TF if failed or requested */
  4453. if (qc->err_mask || qc->flags & ATA_QCFLAG_RESULT_TF)
  4454. fill_result_tf(qc);
  4455. __ata_qc_complete(qc);
  4456. }
  4457. }
  4458. /**
  4459. * ata_qc_complete_multiple - Complete multiple qcs successfully
  4460. * @ap: port in question
  4461. * @qc_active: new qc_active mask
  4462. * @finish_qc: LLDD callback invoked before completing a qc
  4463. *
  4464. * Complete in-flight commands. This functions is meant to be
  4465. * called from low-level driver's interrupt routine to complete
  4466. * requests normally. ap->qc_active and @qc_active is compared
  4467. * and commands are completed accordingly.
  4468. *
  4469. * LOCKING:
  4470. * spin_lock_irqsave(host lock)
  4471. *
  4472. * RETURNS:
  4473. * Number of completed commands on success, -errno otherwise.
  4474. */
  4475. int ata_qc_complete_multiple(struct ata_port *ap, u32 qc_active,
  4476. void (*finish_qc)(struct ata_queued_cmd *))
  4477. {
  4478. int nr_done = 0;
  4479. u32 done_mask;
  4480. int i;
  4481. done_mask = ap->qc_active ^ qc_active;
  4482. if (unlikely(done_mask & qc_active)) {
  4483. ata_port_printk(ap, KERN_ERR, "illegal qc_active transition "
  4484. "(%08x->%08x)\n", ap->qc_active, qc_active);
  4485. return -EINVAL;
  4486. }
  4487. for (i = 0; i < ATA_MAX_QUEUE; i++) {
  4488. struct ata_queued_cmd *qc;
  4489. if (!(done_mask & (1 << i)))
  4490. continue;
  4491. if ((qc = ata_qc_from_tag(ap, i))) {
  4492. if (finish_qc)
  4493. finish_qc(qc);
  4494. ata_qc_complete(qc);
  4495. nr_done++;
  4496. }
  4497. }
  4498. return nr_done;
  4499. }
  4500. static inline int ata_should_dma_map(struct ata_queued_cmd *qc)
  4501. {
  4502. struct ata_port *ap = qc->ap;
  4503. switch (qc->tf.protocol) {
  4504. case ATA_PROT_NCQ:
  4505. case ATA_PROT_DMA:
  4506. case ATA_PROT_ATAPI_DMA:
  4507. return 1;
  4508. case ATA_PROT_ATAPI:
  4509. case ATA_PROT_PIO:
  4510. if (ap->flags & ATA_FLAG_PIO_DMA)
  4511. return 1;
  4512. /* fall through */
  4513. default:
  4514. return 0;
  4515. }
  4516. /* never reached */
  4517. }
  4518. /**
  4519. * ata_qc_issue - issue taskfile to device
  4520. * @qc: command to issue to device
  4521. *
  4522. * Prepare an ATA command to submission to device.
  4523. * This includes mapping the data into a DMA-able
  4524. * area, filling in the S/G table, and finally
  4525. * writing the taskfile to hardware, starting the command.
  4526. *
  4527. * LOCKING:
  4528. * spin_lock_irqsave(host lock)
  4529. */
  4530. void ata_qc_issue(struct ata_queued_cmd *qc)
  4531. {
  4532. struct ata_port *ap = qc->ap;
  4533. /* Make sure only one non-NCQ command is outstanding. The
  4534. * check is skipped for old EH because it reuses active qc to
  4535. * request ATAPI sense.
  4536. */
  4537. WARN_ON(ap->ops->error_handler && ata_tag_valid(ap->active_tag));
  4538. if (qc->tf.protocol == ATA_PROT_NCQ) {
  4539. WARN_ON(ap->sactive & (1 << qc->tag));
  4540. ap->sactive |= 1 << qc->tag;
  4541. } else {
  4542. WARN_ON(ap->sactive);
  4543. ap->active_tag = qc->tag;
  4544. }
  4545. qc->flags |= ATA_QCFLAG_ACTIVE;
  4546. ap->qc_active |= 1 << qc->tag;
  4547. if (ata_should_dma_map(qc)) {
  4548. if (qc->flags & ATA_QCFLAG_SG) {
  4549. if (ata_sg_setup(qc))
  4550. goto sg_err;
  4551. } else if (qc->flags & ATA_QCFLAG_SINGLE) {
  4552. if (ata_sg_setup_one(qc))
  4553. goto sg_err;
  4554. }
  4555. } else {
  4556. qc->flags &= ~ATA_QCFLAG_DMAMAP;
  4557. }
  4558. ap->ops->qc_prep(qc);
  4559. qc->err_mask |= ap->ops->qc_issue(qc);
  4560. if (unlikely(qc->err_mask))
  4561. goto err;
  4562. return;
  4563. sg_err:
  4564. qc->flags &= ~ATA_QCFLAG_DMAMAP;
  4565. qc->err_mask |= AC_ERR_SYSTEM;
  4566. err:
  4567. ata_qc_complete(qc);
  4568. }
  4569. /**
  4570. * ata_qc_issue_prot - issue taskfile to device in proto-dependent manner
  4571. * @qc: command to issue to device
  4572. *
  4573. * Using various libata functions and hooks, this function
  4574. * starts an ATA command. ATA commands are grouped into
  4575. * classes called "protocols", and issuing each type of protocol
  4576. * is slightly different.
  4577. *
  4578. * May be used as the qc_issue() entry in ata_port_operations.
  4579. *
  4580. * LOCKING:
  4581. * spin_lock_irqsave(host lock)
  4582. *
  4583. * RETURNS:
  4584. * Zero on success, AC_ERR_* mask on failure
  4585. */
  4586. unsigned int ata_qc_issue_prot(struct ata_queued_cmd *qc)
  4587. {
  4588. struct ata_port *ap = qc->ap;
  4589. /* Use polling pio if the LLD doesn't handle
  4590. * interrupt driven pio and atapi CDB interrupt.
  4591. */
  4592. if (ap->flags & ATA_FLAG_PIO_POLLING) {
  4593. switch (qc->tf.protocol) {
  4594. case ATA_PROT_PIO:
  4595. case ATA_PROT_NODATA:
  4596. case ATA_PROT_ATAPI:
  4597. case ATA_PROT_ATAPI_NODATA:
  4598. qc->tf.flags |= ATA_TFLAG_POLLING;
  4599. break;
  4600. case ATA_PROT_ATAPI_DMA:
  4601. if (qc->dev->flags & ATA_DFLAG_CDB_INTR)
  4602. /* see ata_dma_blacklisted() */
  4603. BUG();
  4604. break;
  4605. default:
  4606. break;
  4607. }
  4608. }
  4609. /* Some controllers show flaky interrupt behavior after
  4610. * setting xfer mode. Use polling instead.
  4611. */
  4612. if (unlikely(qc->tf.command == ATA_CMD_SET_FEATURES &&
  4613. qc->tf.feature == SETFEATURES_XFER) &&
  4614. (ap->flags & ATA_FLAG_SETXFER_POLLING))
  4615. qc->tf.flags |= ATA_TFLAG_POLLING;
  4616. /* select the device */
  4617. ata_dev_select(ap, qc->dev->devno, 1, 0);
  4618. /* start the command */
  4619. switch (qc->tf.protocol) {
  4620. case ATA_PROT_NODATA:
  4621. if (qc->tf.flags & ATA_TFLAG_POLLING)
  4622. ata_qc_set_polling(qc);
  4623. ata_tf_to_host(ap, &qc->tf);
  4624. ap->hsm_task_state = HSM_ST_LAST;
  4625. if (qc->tf.flags & ATA_TFLAG_POLLING)
  4626. ata_port_queue_task(ap, ata_pio_task, qc, 0);
  4627. break;
  4628. case ATA_PROT_DMA:
  4629. WARN_ON(qc->tf.flags & ATA_TFLAG_POLLING);
  4630. ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
  4631. ap->ops->bmdma_setup(qc); /* set up bmdma */
  4632. ap->ops->bmdma_start(qc); /* initiate bmdma */
  4633. ap->hsm_task_state = HSM_ST_LAST;
  4634. break;
  4635. case ATA_PROT_PIO:
  4636. if (qc->tf.flags & ATA_TFLAG_POLLING)
  4637. ata_qc_set_polling(qc);
  4638. ata_tf_to_host(ap, &qc->tf);
  4639. if (qc->tf.flags & ATA_TFLAG_WRITE) {
  4640. /* PIO data out protocol */
  4641. ap->hsm_task_state = HSM_ST_FIRST;
  4642. ata_port_queue_task(ap, ata_pio_task, qc, 0);
  4643. /* always send first data block using
  4644. * the ata_pio_task() codepath.
  4645. */
  4646. } else {
  4647. /* PIO data in protocol */
  4648. ap->hsm_task_state = HSM_ST;
  4649. if (qc->tf.flags & ATA_TFLAG_POLLING)
  4650. ata_port_queue_task(ap, ata_pio_task, qc, 0);
  4651. /* if polling, ata_pio_task() handles the rest.
  4652. * otherwise, interrupt handler takes over from here.
  4653. */
  4654. }
  4655. break;
  4656. case ATA_PROT_ATAPI:
  4657. case ATA_PROT_ATAPI_NODATA:
  4658. if (qc->tf.flags & ATA_TFLAG_POLLING)
  4659. ata_qc_set_polling(qc);
  4660. ata_tf_to_host(ap, &qc->tf);
  4661. ap->hsm_task_state = HSM_ST_FIRST;
  4662. /* send cdb by polling if no cdb interrupt */
  4663. if ((!(qc->dev->flags & ATA_DFLAG_CDB_INTR)) ||
  4664. (qc->tf.flags & ATA_TFLAG_POLLING))
  4665. ata_port_queue_task(ap, ata_pio_task, qc, 0);
  4666. break;
  4667. case ATA_PROT_ATAPI_DMA:
  4668. WARN_ON(qc->tf.flags & ATA_TFLAG_POLLING);
  4669. ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
  4670. ap->ops->bmdma_setup(qc); /* set up bmdma */
  4671. ap->hsm_task_state = HSM_ST_FIRST;
  4672. /* send cdb by polling if no cdb interrupt */
  4673. if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
  4674. ata_port_queue_task(ap, ata_pio_task, qc, 0);
  4675. break;
  4676. default:
  4677. WARN_ON(1);
  4678. return AC_ERR_SYSTEM;
  4679. }
  4680. return 0;
  4681. }
  4682. /**
  4683. * ata_host_intr - Handle host interrupt for given (port, task)
  4684. * @ap: Port on which interrupt arrived (possibly...)
  4685. * @qc: Taskfile currently active in engine
  4686. *
  4687. * Handle host interrupt for given queued command. Currently,
  4688. * only DMA interrupts are handled. All other commands are
  4689. * handled via polling with interrupts disabled (nIEN bit).
  4690. *
  4691. * LOCKING:
  4692. * spin_lock_irqsave(host lock)
  4693. *
  4694. * RETURNS:
  4695. * One if interrupt was handled, zero if not (shared irq).
  4696. */
  4697. inline unsigned int ata_host_intr (struct ata_port *ap,
  4698. struct ata_queued_cmd *qc)
  4699. {
  4700. struct ata_eh_info *ehi = &ap->eh_info;
  4701. u8 status, host_stat = 0;
  4702. VPRINTK("ata%u: protocol %d task_state %d\n",
  4703. ap->print_id, qc->tf.protocol, ap->hsm_task_state);
  4704. /* Check whether we are expecting interrupt in this state */
  4705. switch (ap->hsm_task_state) {
  4706. case HSM_ST_FIRST:
  4707. /* Some pre-ATAPI-4 devices assert INTRQ
  4708. * at this state when ready to receive CDB.
  4709. */
  4710. /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
  4711. * The flag was turned on only for atapi devices.
  4712. * No need to check is_atapi_taskfile(&qc->tf) again.
  4713. */
  4714. if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
  4715. goto idle_irq;
  4716. break;
  4717. case HSM_ST_LAST:
  4718. if (qc->tf.protocol == ATA_PROT_DMA ||
  4719. qc->tf.protocol == ATA_PROT_ATAPI_DMA) {
  4720. /* check status of DMA engine */
  4721. host_stat = ap->ops->bmdma_status(ap);
  4722. VPRINTK("ata%u: host_stat 0x%X\n",
  4723. ap->print_id, host_stat);
  4724. /* if it's not our irq... */
  4725. if (!(host_stat & ATA_DMA_INTR))
  4726. goto idle_irq;
  4727. /* before we do anything else, clear DMA-Start bit */
  4728. ap->ops->bmdma_stop(qc);
  4729. if (unlikely(host_stat & ATA_DMA_ERR)) {
  4730. /* error when transfering data to/from memory */
  4731. qc->err_mask |= AC_ERR_HOST_BUS;
  4732. ap->hsm_task_state = HSM_ST_ERR;
  4733. }
  4734. }
  4735. break;
  4736. case HSM_ST:
  4737. break;
  4738. default:
  4739. goto idle_irq;
  4740. }
  4741. /* check altstatus */
  4742. status = ata_altstatus(ap);
  4743. if (status & ATA_BUSY)
  4744. goto idle_irq;
  4745. /* check main status, clearing INTRQ */
  4746. status = ata_chk_status(ap);
  4747. if (unlikely(status & ATA_BUSY))
  4748. goto idle_irq;
  4749. /* ack bmdma irq events */
  4750. ap->ops->irq_clear(ap);
  4751. ata_hsm_move(ap, qc, status, 0);
  4752. if (unlikely(qc->err_mask) && (qc->tf.protocol == ATA_PROT_DMA ||
  4753. qc->tf.protocol == ATA_PROT_ATAPI_DMA))
  4754. ata_ehi_push_desc(ehi, "BMDMA stat 0x%x", host_stat);
  4755. return 1; /* irq handled */
  4756. idle_irq:
  4757. ap->stats.idle_irq++;
  4758. #ifdef ATA_IRQ_TRAP
  4759. if ((ap->stats.idle_irq % 1000) == 0) {
  4760. ap->ops->irq_ack(ap, 0); /* debug trap */
  4761. ata_port_printk(ap, KERN_WARNING, "irq trap\n");
  4762. return 1;
  4763. }
  4764. #endif
  4765. return 0; /* irq not handled */
  4766. }
  4767. /**
  4768. * ata_interrupt - Default ATA host interrupt handler
  4769. * @irq: irq line (unused)
  4770. * @dev_instance: pointer to our ata_host information structure
  4771. *
  4772. * Default interrupt handler for PCI IDE devices. Calls
  4773. * ata_host_intr() for each port that is not disabled.
  4774. *
  4775. * LOCKING:
  4776. * Obtains host lock during operation.
  4777. *
  4778. * RETURNS:
  4779. * IRQ_NONE or IRQ_HANDLED.
  4780. */
  4781. irqreturn_t ata_interrupt (int irq, void *dev_instance)
  4782. {
  4783. struct ata_host *host = dev_instance;
  4784. unsigned int i;
  4785. unsigned int handled = 0;
  4786. unsigned long flags;
  4787. /* TODO: make _irqsave conditional on x86 PCI IDE legacy mode */
  4788. spin_lock_irqsave(&host->lock, flags);
  4789. for (i = 0; i < host->n_ports; i++) {
  4790. struct ata_port *ap;
  4791. ap = host->ports[i];
  4792. if (ap &&
  4793. !(ap->flags & ATA_FLAG_DISABLED)) {
  4794. struct ata_queued_cmd *qc;
  4795. qc = ata_qc_from_tag(ap, ap->active_tag);
  4796. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)) &&
  4797. (qc->flags & ATA_QCFLAG_ACTIVE))
  4798. handled |= ata_host_intr(ap, qc);
  4799. }
  4800. }
  4801. spin_unlock_irqrestore(&host->lock, flags);
  4802. return IRQ_RETVAL(handled);
  4803. }
  4804. /**
  4805. * sata_scr_valid - test whether SCRs are accessible
  4806. * @ap: ATA port to test SCR accessibility for
  4807. *
  4808. * Test whether SCRs are accessible for @ap.
  4809. *
  4810. * LOCKING:
  4811. * None.
  4812. *
  4813. * RETURNS:
  4814. * 1 if SCRs are accessible, 0 otherwise.
  4815. */
  4816. int sata_scr_valid(struct ata_port *ap)
  4817. {
  4818. return ap->cbl == ATA_CBL_SATA && ap->ops->scr_read;
  4819. }
  4820. /**
  4821. * sata_scr_read - read SCR register of the specified port
  4822. * @ap: ATA port to read SCR for
  4823. * @reg: SCR to read
  4824. * @val: Place to store read value
  4825. *
  4826. * Read SCR register @reg of @ap into *@val. This function is
  4827. * guaranteed to succeed if the cable type of the port is SATA
  4828. * and the port implements ->scr_read.
  4829. *
  4830. * LOCKING:
  4831. * None.
  4832. *
  4833. * RETURNS:
  4834. * 0 on success, negative errno on failure.
  4835. */
  4836. int sata_scr_read(struct ata_port *ap, int reg, u32 *val)
  4837. {
  4838. if (sata_scr_valid(ap)) {
  4839. *val = ap->ops->scr_read(ap, reg);
  4840. return 0;
  4841. }
  4842. return -EOPNOTSUPP;
  4843. }
  4844. /**
  4845. * sata_scr_write - write SCR register of the specified port
  4846. * @ap: ATA port to write SCR for
  4847. * @reg: SCR to write
  4848. * @val: value to write
  4849. *
  4850. * Write @val to SCR register @reg of @ap. This function is
  4851. * guaranteed to succeed if the cable type of the port is SATA
  4852. * and the port implements ->scr_read.
  4853. *
  4854. * LOCKING:
  4855. * None.
  4856. *
  4857. * RETURNS:
  4858. * 0 on success, negative errno on failure.
  4859. */
  4860. int sata_scr_write(struct ata_port *ap, int reg, u32 val)
  4861. {
  4862. if (sata_scr_valid(ap)) {
  4863. ap->ops->scr_write(ap, reg, val);
  4864. return 0;
  4865. }
  4866. return -EOPNOTSUPP;
  4867. }
  4868. /**
  4869. * sata_scr_write_flush - write SCR register of the specified port and flush
  4870. * @ap: ATA port to write SCR for
  4871. * @reg: SCR to write
  4872. * @val: value to write
  4873. *
  4874. * This function is identical to sata_scr_write() except that this
  4875. * function performs flush after writing to the register.
  4876. *
  4877. * LOCKING:
  4878. * None.
  4879. *
  4880. * RETURNS:
  4881. * 0 on success, negative errno on failure.
  4882. */
  4883. int sata_scr_write_flush(struct ata_port *ap, int reg, u32 val)
  4884. {
  4885. if (sata_scr_valid(ap)) {
  4886. ap->ops->scr_write(ap, reg, val);
  4887. ap->ops->scr_read(ap, reg);
  4888. return 0;
  4889. }
  4890. return -EOPNOTSUPP;
  4891. }
  4892. /**
  4893. * ata_port_online - test whether the given port is online
  4894. * @ap: ATA port to test
  4895. *
  4896. * Test whether @ap is online. Note that this function returns 0
  4897. * if online status of @ap cannot be obtained, so
  4898. * ata_port_online(ap) != !ata_port_offline(ap).
  4899. *
  4900. * LOCKING:
  4901. * None.
  4902. *
  4903. * RETURNS:
  4904. * 1 if the port online status is available and online.
  4905. */
  4906. int ata_port_online(struct ata_port *ap)
  4907. {
  4908. u32 sstatus;
  4909. if (!sata_scr_read(ap, SCR_STATUS, &sstatus) && (sstatus & 0xf) == 0x3)
  4910. return 1;
  4911. return 0;
  4912. }
  4913. /**
  4914. * ata_port_offline - test whether the given port is offline
  4915. * @ap: ATA port to test
  4916. *
  4917. * Test whether @ap is offline. Note that this function returns
  4918. * 0 if offline status of @ap cannot be obtained, so
  4919. * ata_port_online(ap) != !ata_port_offline(ap).
  4920. *
  4921. * LOCKING:
  4922. * None.
  4923. *
  4924. * RETURNS:
  4925. * 1 if the port offline status is available and offline.
  4926. */
  4927. int ata_port_offline(struct ata_port *ap)
  4928. {
  4929. u32 sstatus;
  4930. if (!sata_scr_read(ap, SCR_STATUS, &sstatus) && (sstatus & 0xf) != 0x3)
  4931. return 1;
  4932. return 0;
  4933. }
  4934. int ata_flush_cache(struct ata_device *dev)
  4935. {
  4936. unsigned int err_mask;
  4937. u8 cmd;
  4938. if (!ata_try_flush_cache(dev))
  4939. return 0;
  4940. if (dev->flags & ATA_DFLAG_FLUSH_EXT)
  4941. cmd = ATA_CMD_FLUSH_EXT;
  4942. else
  4943. cmd = ATA_CMD_FLUSH;
  4944. err_mask = ata_do_simple_cmd(dev, cmd);
  4945. if (err_mask) {
  4946. ata_dev_printk(dev, KERN_ERR, "failed to flush cache\n");
  4947. return -EIO;
  4948. }
  4949. return 0;
  4950. }
  4951. #ifdef CONFIG_PM
  4952. static int ata_host_request_pm(struct ata_host *host, pm_message_t mesg,
  4953. unsigned int action, unsigned int ehi_flags,
  4954. int wait)
  4955. {
  4956. unsigned long flags;
  4957. int i, rc;
  4958. for (i = 0; i < host->n_ports; i++) {
  4959. struct ata_port *ap = host->ports[i];
  4960. /* Previous resume operation might still be in
  4961. * progress. Wait for PM_PENDING to clear.
  4962. */
  4963. if (ap->pflags & ATA_PFLAG_PM_PENDING) {
  4964. ata_port_wait_eh(ap);
  4965. WARN_ON(ap->pflags & ATA_PFLAG_PM_PENDING);
  4966. }
  4967. /* request PM ops to EH */
  4968. spin_lock_irqsave(ap->lock, flags);
  4969. ap->pm_mesg = mesg;
  4970. if (wait) {
  4971. rc = 0;
  4972. ap->pm_result = &rc;
  4973. }
  4974. ap->pflags |= ATA_PFLAG_PM_PENDING;
  4975. ap->eh_info.action |= action;
  4976. ap->eh_info.flags |= ehi_flags;
  4977. ata_port_schedule_eh(ap);
  4978. spin_unlock_irqrestore(ap->lock, flags);
  4979. /* wait and check result */
  4980. if (wait) {
  4981. ata_port_wait_eh(ap);
  4982. WARN_ON(ap->pflags & ATA_PFLAG_PM_PENDING);
  4983. if (rc)
  4984. return rc;
  4985. }
  4986. }
  4987. return 0;
  4988. }
  4989. /**
  4990. * ata_host_suspend - suspend host
  4991. * @host: host to suspend
  4992. * @mesg: PM message
  4993. *
  4994. * Suspend @host. Actual operation is performed by EH. This
  4995. * function requests EH to perform PM operations and waits for EH
  4996. * to finish.
  4997. *
  4998. * LOCKING:
  4999. * Kernel thread context (may sleep).
  5000. *
  5001. * RETURNS:
  5002. * 0 on success, -errno on failure.
  5003. */
  5004. int ata_host_suspend(struct ata_host *host, pm_message_t mesg)
  5005. {
  5006. int rc;
  5007. rc = ata_host_request_pm(host, mesg, 0, ATA_EHI_QUIET, 1);
  5008. if (rc == 0)
  5009. host->dev->power.power_state = mesg;
  5010. return rc;
  5011. }
  5012. /**
  5013. * ata_host_resume - resume host
  5014. * @host: host to resume
  5015. *
  5016. * Resume @host. Actual operation is performed by EH. This
  5017. * function requests EH to perform PM operations and returns.
  5018. * Note that all resume operations are performed parallely.
  5019. *
  5020. * LOCKING:
  5021. * Kernel thread context (may sleep).
  5022. */
  5023. void ata_host_resume(struct ata_host *host)
  5024. {
  5025. ata_host_request_pm(host, PMSG_ON, ATA_EH_SOFTRESET,
  5026. ATA_EHI_NO_AUTOPSY | ATA_EHI_QUIET, 0);
  5027. host->dev->power.power_state = PMSG_ON;
  5028. }
  5029. #endif
  5030. /**
  5031. * ata_port_start - Set port up for dma.
  5032. * @ap: Port to initialize
  5033. *
  5034. * Called just after data structures for each port are
  5035. * initialized. Allocates space for PRD table.
  5036. *
  5037. * May be used as the port_start() entry in ata_port_operations.
  5038. *
  5039. * LOCKING:
  5040. * Inherited from caller.
  5041. */
  5042. int ata_port_start(struct ata_port *ap)
  5043. {
  5044. struct device *dev = ap->dev;
  5045. int rc;
  5046. ap->prd = dmam_alloc_coherent(dev, ATA_PRD_TBL_SZ, &ap->prd_dma,
  5047. GFP_KERNEL);
  5048. if (!ap->prd)
  5049. return -ENOMEM;
  5050. rc = ata_pad_alloc(ap, dev);
  5051. if (rc)
  5052. return rc;
  5053. DPRINTK("prd alloc, virt %p, dma %llx\n", ap->prd,
  5054. (unsigned long long)ap->prd_dma);
  5055. return 0;
  5056. }
  5057. /**
  5058. * ata_dev_init - Initialize an ata_device structure
  5059. * @dev: Device structure to initialize
  5060. *
  5061. * Initialize @dev in preparation for probing.
  5062. *
  5063. * LOCKING:
  5064. * Inherited from caller.
  5065. */
  5066. void ata_dev_init(struct ata_device *dev)
  5067. {
  5068. struct ata_port *ap = dev->ap;
  5069. unsigned long flags;
  5070. /* SATA spd limit is bound to the first device */
  5071. ap->sata_spd_limit = ap->hw_sata_spd_limit;
  5072. /* High bits of dev->flags are used to record warm plug
  5073. * requests which occur asynchronously. Synchronize using
  5074. * host lock.
  5075. */
  5076. spin_lock_irqsave(ap->lock, flags);
  5077. dev->flags &= ~ATA_DFLAG_INIT_MASK;
  5078. spin_unlock_irqrestore(ap->lock, flags);
  5079. memset((void *)dev + ATA_DEVICE_CLEAR_OFFSET, 0,
  5080. sizeof(*dev) - ATA_DEVICE_CLEAR_OFFSET);
  5081. dev->pio_mask = UINT_MAX;
  5082. dev->mwdma_mask = UINT_MAX;
  5083. dev->udma_mask = UINT_MAX;
  5084. }
  5085. /**
  5086. * ata_port_alloc - allocate and initialize basic ATA port resources
  5087. * @host: ATA host this allocated port belongs to
  5088. *
  5089. * Allocate and initialize basic ATA port resources.
  5090. *
  5091. * RETURNS:
  5092. * Allocate ATA port on success, NULL on failure.
  5093. *
  5094. * LOCKING:
  5095. * Inherited from calling layer (may sleep).
  5096. */
  5097. struct ata_port *ata_port_alloc(struct ata_host *host)
  5098. {
  5099. struct ata_port *ap;
  5100. unsigned int i;
  5101. DPRINTK("ENTER\n");
  5102. ap = kzalloc(sizeof(*ap), GFP_KERNEL);
  5103. if (!ap)
  5104. return NULL;
  5105. ap->pflags |= ATA_PFLAG_INITIALIZING;
  5106. ap->lock = &host->lock;
  5107. ap->flags = ATA_FLAG_DISABLED;
  5108. ap->print_id = -1;
  5109. ap->ctl = ATA_DEVCTL_OBS;
  5110. ap->host = host;
  5111. ap->dev = host->dev;
  5112. ap->hw_sata_spd_limit = UINT_MAX;
  5113. ap->active_tag = ATA_TAG_POISON;
  5114. ap->last_ctl = 0xFF;
  5115. #if defined(ATA_VERBOSE_DEBUG)
  5116. /* turn on all debugging levels */
  5117. ap->msg_enable = 0x00FF;
  5118. #elif defined(ATA_DEBUG)
  5119. ap->msg_enable = ATA_MSG_DRV | ATA_MSG_INFO | ATA_MSG_CTL | ATA_MSG_WARN | ATA_MSG_ERR;
  5120. #else
  5121. ap->msg_enable = ATA_MSG_DRV | ATA_MSG_ERR | ATA_MSG_WARN;
  5122. #endif
  5123. INIT_DELAYED_WORK(&ap->port_task, NULL);
  5124. INIT_DELAYED_WORK(&ap->hotplug_task, ata_scsi_hotplug);
  5125. INIT_WORK(&ap->scsi_rescan_task, ata_scsi_dev_rescan);
  5126. INIT_LIST_HEAD(&ap->eh_done_q);
  5127. init_waitqueue_head(&ap->eh_wait_q);
  5128. ap->cbl = ATA_CBL_NONE;
  5129. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  5130. struct ata_device *dev = &ap->device[i];
  5131. dev->ap = ap;
  5132. dev->devno = i;
  5133. ata_dev_init(dev);
  5134. }
  5135. #ifdef ATA_IRQ_TRAP
  5136. ap->stats.unhandled_irq = 1;
  5137. ap->stats.idle_irq = 1;
  5138. #endif
  5139. return ap;
  5140. }
  5141. static void ata_host_release(struct device *gendev, void *res)
  5142. {
  5143. struct ata_host *host = dev_get_drvdata(gendev);
  5144. int i;
  5145. for (i = 0; i < host->n_ports; i++) {
  5146. struct ata_port *ap = host->ports[i];
  5147. if (!ap)
  5148. continue;
  5149. if ((host->flags & ATA_HOST_STARTED) && ap->ops->port_stop)
  5150. ap->ops->port_stop(ap);
  5151. }
  5152. if ((host->flags & ATA_HOST_STARTED) && host->ops->host_stop)
  5153. host->ops->host_stop(host);
  5154. for (i = 0; i < host->n_ports; i++) {
  5155. struct ata_port *ap = host->ports[i];
  5156. if (!ap)
  5157. continue;
  5158. if (ap->scsi_host)
  5159. scsi_host_put(ap->scsi_host);
  5160. kfree(ap);
  5161. host->ports[i] = NULL;
  5162. }
  5163. dev_set_drvdata(gendev, NULL);
  5164. }
  5165. /**
  5166. * ata_host_alloc - allocate and init basic ATA host resources
  5167. * @dev: generic device this host is associated with
  5168. * @max_ports: maximum number of ATA ports associated with this host
  5169. *
  5170. * Allocate and initialize basic ATA host resources. LLD calls
  5171. * this function to allocate a host, initializes it fully and
  5172. * attaches it using ata_host_register().
  5173. *
  5174. * @max_ports ports are allocated and host->n_ports is
  5175. * initialized to @max_ports. The caller is allowed to decrease
  5176. * host->n_ports before calling ata_host_register(). The unused
  5177. * ports will be automatically freed on registration.
  5178. *
  5179. * RETURNS:
  5180. * Allocate ATA host on success, NULL on failure.
  5181. *
  5182. * LOCKING:
  5183. * Inherited from calling layer (may sleep).
  5184. */
  5185. struct ata_host *ata_host_alloc(struct device *dev, int max_ports)
  5186. {
  5187. struct ata_host *host;
  5188. size_t sz;
  5189. int i;
  5190. DPRINTK("ENTER\n");
  5191. if (!devres_open_group(dev, NULL, GFP_KERNEL))
  5192. return NULL;
  5193. /* alloc a container for our list of ATA ports (buses) */
  5194. sz = sizeof(struct ata_host) + (max_ports + 1) * sizeof(void *);
  5195. /* alloc a container for our list of ATA ports (buses) */
  5196. host = devres_alloc(ata_host_release, sz, GFP_KERNEL);
  5197. if (!host)
  5198. goto err_out;
  5199. devres_add(dev, host);
  5200. dev_set_drvdata(dev, host);
  5201. spin_lock_init(&host->lock);
  5202. host->dev = dev;
  5203. host->n_ports = max_ports;
  5204. /* allocate ports bound to this host */
  5205. for (i = 0; i < max_ports; i++) {
  5206. struct ata_port *ap;
  5207. ap = ata_port_alloc(host);
  5208. if (!ap)
  5209. goto err_out;
  5210. ap->port_no = i;
  5211. host->ports[i] = ap;
  5212. }
  5213. devres_remove_group(dev, NULL);
  5214. return host;
  5215. err_out:
  5216. devres_release_group(dev, NULL);
  5217. return NULL;
  5218. }
  5219. /**
  5220. * ata_host_alloc_pinfo - alloc host and init with port_info array
  5221. * @dev: generic device this host is associated with
  5222. * @ppi: array of ATA port_info to initialize host with
  5223. * @n_ports: number of ATA ports attached to this host
  5224. *
  5225. * Allocate ATA host and initialize with info from @ppi. If NULL
  5226. * terminated, @ppi may contain fewer entries than @n_ports. The
  5227. * last entry will be used for the remaining ports.
  5228. *
  5229. * RETURNS:
  5230. * Allocate ATA host on success, NULL on failure.
  5231. *
  5232. * LOCKING:
  5233. * Inherited from calling layer (may sleep).
  5234. */
  5235. struct ata_host *ata_host_alloc_pinfo(struct device *dev,
  5236. const struct ata_port_info * const * ppi,
  5237. int n_ports)
  5238. {
  5239. const struct ata_port_info *pi;
  5240. struct ata_host *host;
  5241. int i, j;
  5242. host = ata_host_alloc(dev, n_ports);
  5243. if (!host)
  5244. return NULL;
  5245. for (i = 0, j = 0, pi = NULL; i < host->n_ports; i++) {
  5246. struct ata_port *ap = host->ports[i];
  5247. if (ppi[j])
  5248. pi = ppi[j++];
  5249. ap->pio_mask = pi->pio_mask;
  5250. ap->mwdma_mask = pi->mwdma_mask;
  5251. ap->udma_mask = pi->udma_mask;
  5252. ap->flags |= pi->flags;
  5253. ap->ops = pi->port_ops;
  5254. if (!host->ops && (pi->port_ops != &ata_dummy_port_ops))
  5255. host->ops = pi->port_ops;
  5256. if (!host->private_data && pi->private_data)
  5257. host->private_data = pi->private_data;
  5258. }
  5259. return host;
  5260. }
  5261. /**
  5262. * ata_host_start - start and freeze ports of an ATA host
  5263. * @host: ATA host to start ports for
  5264. *
  5265. * Start and then freeze ports of @host. Started status is
  5266. * recorded in host->flags, so this function can be called
  5267. * multiple times. Ports are guaranteed to get started only
  5268. * once. If host->ops isn't initialized yet, its set to the
  5269. * first non-dummy port ops.
  5270. *
  5271. * LOCKING:
  5272. * Inherited from calling layer (may sleep).
  5273. *
  5274. * RETURNS:
  5275. * 0 if all ports are started successfully, -errno otherwise.
  5276. */
  5277. int ata_host_start(struct ata_host *host)
  5278. {
  5279. int i, rc;
  5280. if (host->flags & ATA_HOST_STARTED)
  5281. return 0;
  5282. for (i = 0; i < host->n_ports; i++) {
  5283. struct ata_port *ap = host->ports[i];
  5284. if (!host->ops && !ata_port_is_dummy(ap))
  5285. host->ops = ap->ops;
  5286. if (ap->ops->port_start) {
  5287. rc = ap->ops->port_start(ap);
  5288. if (rc) {
  5289. ata_port_printk(ap, KERN_ERR, "failed to "
  5290. "start port (errno=%d)\n", rc);
  5291. goto err_out;
  5292. }
  5293. }
  5294. ata_eh_freeze_port(ap);
  5295. }
  5296. host->flags |= ATA_HOST_STARTED;
  5297. return 0;
  5298. err_out:
  5299. while (--i >= 0) {
  5300. struct ata_port *ap = host->ports[i];
  5301. if (ap->ops->port_stop)
  5302. ap->ops->port_stop(ap);
  5303. }
  5304. return rc;
  5305. }
  5306. /**
  5307. * ata_sas_host_init - Initialize a host struct
  5308. * @host: host to initialize
  5309. * @dev: device host is attached to
  5310. * @flags: host flags
  5311. * @ops: port_ops
  5312. *
  5313. * LOCKING:
  5314. * PCI/etc. bus probe sem.
  5315. *
  5316. */
  5317. /* KILLME - the only user left is ipr */
  5318. void ata_host_init(struct ata_host *host, struct device *dev,
  5319. unsigned long flags, const struct ata_port_operations *ops)
  5320. {
  5321. spin_lock_init(&host->lock);
  5322. host->dev = dev;
  5323. host->flags = flags;
  5324. host->ops = ops;
  5325. }
  5326. /**
  5327. * ata_host_register - register initialized ATA host
  5328. * @host: ATA host to register
  5329. * @sht: template for SCSI host
  5330. *
  5331. * Register initialized ATA host. @host is allocated using
  5332. * ata_host_alloc() and fully initialized by LLD. This function
  5333. * starts ports, registers @host with ATA and SCSI layers and
  5334. * probe registered devices.
  5335. *
  5336. * LOCKING:
  5337. * Inherited from calling layer (may sleep).
  5338. *
  5339. * RETURNS:
  5340. * 0 on success, -errno otherwise.
  5341. */
  5342. int ata_host_register(struct ata_host *host, struct scsi_host_template *sht)
  5343. {
  5344. int i, rc;
  5345. /* host must have been started */
  5346. if (!(host->flags & ATA_HOST_STARTED)) {
  5347. dev_printk(KERN_ERR, host->dev,
  5348. "BUG: trying to register unstarted host\n");
  5349. WARN_ON(1);
  5350. return -EINVAL;
  5351. }
  5352. /* Blow away unused ports. This happens when LLD can't
  5353. * determine the exact number of ports to allocate at
  5354. * allocation time.
  5355. */
  5356. for (i = host->n_ports; host->ports[i]; i++)
  5357. kfree(host->ports[i]);
  5358. /* give ports names and add SCSI hosts */
  5359. for (i = 0; i < host->n_ports; i++)
  5360. host->ports[i]->print_id = ata_print_id++;
  5361. rc = ata_scsi_add_hosts(host, sht);
  5362. if (rc)
  5363. return rc;
  5364. /* set cable, sata_spd_limit and report */
  5365. for (i = 0; i < host->n_ports; i++) {
  5366. struct ata_port *ap = host->ports[i];
  5367. int irq_line;
  5368. u32 scontrol;
  5369. unsigned long xfer_mask;
  5370. /* set SATA cable type if still unset */
  5371. if (ap->cbl == ATA_CBL_NONE && (ap->flags & ATA_FLAG_SATA))
  5372. ap->cbl = ATA_CBL_SATA;
  5373. /* init sata_spd_limit to the current value */
  5374. if (sata_scr_read(ap, SCR_CONTROL, &scontrol) == 0) {
  5375. int spd = (scontrol >> 4) & 0xf;
  5376. ap->hw_sata_spd_limit &= (1 << spd) - 1;
  5377. }
  5378. ap->sata_spd_limit = ap->hw_sata_spd_limit;
  5379. /* report the secondary IRQ for second channel legacy */
  5380. irq_line = host->irq;
  5381. if (i == 1 && host->irq2)
  5382. irq_line = host->irq2;
  5383. xfer_mask = ata_pack_xfermask(ap->pio_mask, ap->mwdma_mask,
  5384. ap->udma_mask);
  5385. /* print per-port info to dmesg */
  5386. if (!ata_port_is_dummy(ap))
  5387. ata_port_printk(ap, KERN_INFO, "%cATA max %s cmd 0x%p "
  5388. "ctl 0x%p bmdma 0x%p irq %d\n",
  5389. ap->cbl == ATA_CBL_SATA ? 'S' : 'P',
  5390. ata_mode_string(xfer_mask),
  5391. ap->ioaddr.cmd_addr,
  5392. ap->ioaddr.ctl_addr,
  5393. ap->ioaddr.bmdma_addr,
  5394. irq_line);
  5395. else
  5396. ata_port_printk(ap, KERN_INFO, "DUMMY\n");
  5397. }
  5398. /* perform each probe synchronously */
  5399. DPRINTK("probe begin\n");
  5400. for (i = 0; i < host->n_ports; i++) {
  5401. struct ata_port *ap = host->ports[i];
  5402. int rc;
  5403. /* probe */
  5404. if (ap->ops->error_handler) {
  5405. struct ata_eh_info *ehi = &ap->eh_info;
  5406. unsigned long flags;
  5407. ata_port_probe(ap);
  5408. /* kick EH for boot probing */
  5409. spin_lock_irqsave(ap->lock, flags);
  5410. ehi->probe_mask = (1 << ATA_MAX_DEVICES) - 1;
  5411. ehi->action |= ATA_EH_SOFTRESET;
  5412. ehi->flags |= ATA_EHI_NO_AUTOPSY | ATA_EHI_QUIET;
  5413. ap->pflags &= ~ATA_PFLAG_INITIALIZING;
  5414. ap->pflags |= ATA_PFLAG_LOADING;
  5415. ata_port_schedule_eh(ap);
  5416. spin_unlock_irqrestore(ap->lock, flags);
  5417. /* wait for EH to finish */
  5418. ata_port_wait_eh(ap);
  5419. } else {
  5420. DPRINTK("ata%u: bus probe begin\n", ap->print_id);
  5421. rc = ata_bus_probe(ap);
  5422. DPRINTK("ata%u: bus probe end\n", ap->print_id);
  5423. if (rc) {
  5424. /* FIXME: do something useful here?
  5425. * Current libata behavior will
  5426. * tear down everything when
  5427. * the module is removed
  5428. * or the h/w is unplugged.
  5429. */
  5430. }
  5431. }
  5432. }
  5433. /* probes are done, now scan each port's disk(s) */
  5434. DPRINTK("host probe begin\n");
  5435. for (i = 0; i < host->n_ports; i++) {
  5436. struct ata_port *ap = host->ports[i];
  5437. ata_scsi_scan_host(ap);
  5438. }
  5439. return 0;
  5440. }
  5441. /**
  5442. * ata_host_activate - start host, request IRQ and register it
  5443. * @host: target ATA host
  5444. * @irq: IRQ to request
  5445. * @irq_handler: irq_handler used when requesting IRQ
  5446. * @irq_flags: irq_flags used when requesting IRQ
  5447. * @sht: scsi_host_template to use when registering the host
  5448. *
  5449. * After allocating an ATA host and initializing it, most libata
  5450. * LLDs perform three steps to activate the host - start host,
  5451. * request IRQ and register it. This helper takes necessasry
  5452. * arguments and performs the three steps in one go.
  5453. *
  5454. * LOCKING:
  5455. * Inherited from calling layer (may sleep).
  5456. *
  5457. * RETURNS:
  5458. * 0 on success, -errno otherwise.
  5459. */
  5460. int ata_host_activate(struct ata_host *host, int irq,
  5461. irq_handler_t irq_handler, unsigned long irq_flags,
  5462. struct scsi_host_template *sht)
  5463. {
  5464. int rc;
  5465. rc = ata_host_start(host);
  5466. if (rc)
  5467. return rc;
  5468. rc = devm_request_irq(host->dev, irq, irq_handler, irq_flags,
  5469. dev_driver_string(host->dev), host);
  5470. if (rc)
  5471. return rc;
  5472. rc = ata_host_register(host, sht);
  5473. /* if failed, just free the IRQ and leave ports alone */
  5474. if (rc)
  5475. devm_free_irq(host->dev, irq, host);
  5476. return rc;
  5477. }
  5478. /**
  5479. * ata_port_detach - Detach ATA port in prepration of device removal
  5480. * @ap: ATA port to be detached
  5481. *
  5482. * Detach all ATA devices and the associated SCSI devices of @ap;
  5483. * then, remove the associated SCSI host. @ap is guaranteed to
  5484. * be quiescent on return from this function.
  5485. *
  5486. * LOCKING:
  5487. * Kernel thread context (may sleep).
  5488. */
  5489. void ata_port_detach(struct ata_port *ap)
  5490. {
  5491. unsigned long flags;
  5492. int i;
  5493. if (!ap->ops->error_handler)
  5494. goto skip_eh;
  5495. /* tell EH we're leaving & flush EH */
  5496. spin_lock_irqsave(ap->lock, flags);
  5497. ap->pflags |= ATA_PFLAG_UNLOADING;
  5498. spin_unlock_irqrestore(ap->lock, flags);
  5499. ata_port_wait_eh(ap);
  5500. /* EH is now guaranteed to see UNLOADING, so no new device
  5501. * will be attached. Disable all existing devices.
  5502. */
  5503. spin_lock_irqsave(ap->lock, flags);
  5504. for (i = 0; i < ATA_MAX_DEVICES; i++)
  5505. ata_dev_disable(&ap->device[i]);
  5506. spin_unlock_irqrestore(ap->lock, flags);
  5507. /* Final freeze & EH. All in-flight commands are aborted. EH
  5508. * will be skipped and retrials will be terminated with bad
  5509. * target.
  5510. */
  5511. spin_lock_irqsave(ap->lock, flags);
  5512. ata_port_freeze(ap); /* won't be thawed */
  5513. spin_unlock_irqrestore(ap->lock, flags);
  5514. ata_port_wait_eh(ap);
  5515. /* Flush hotplug task. The sequence is similar to
  5516. * ata_port_flush_task().
  5517. */
  5518. cancel_work_sync(&ap->hotplug_task.work); /* akpm: why? */
  5519. cancel_delayed_work(&ap->hotplug_task);
  5520. cancel_work_sync(&ap->hotplug_task.work);
  5521. skip_eh:
  5522. /* remove the associated SCSI host */
  5523. scsi_remove_host(ap->scsi_host);
  5524. }
  5525. /**
  5526. * ata_host_detach - Detach all ports of an ATA host
  5527. * @host: Host to detach
  5528. *
  5529. * Detach all ports of @host.
  5530. *
  5531. * LOCKING:
  5532. * Kernel thread context (may sleep).
  5533. */
  5534. void ata_host_detach(struct ata_host *host)
  5535. {
  5536. int i;
  5537. for (i = 0; i < host->n_ports; i++)
  5538. ata_port_detach(host->ports[i]);
  5539. }
  5540. /**
  5541. * ata_std_ports - initialize ioaddr with standard port offsets.
  5542. * @ioaddr: IO address structure to be initialized
  5543. *
  5544. * Utility function which initializes data_addr, error_addr,
  5545. * feature_addr, nsect_addr, lbal_addr, lbam_addr, lbah_addr,
  5546. * device_addr, status_addr, and command_addr to standard offsets
  5547. * relative to cmd_addr.
  5548. *
  5549. * Does not set ctl_addr, altstatus_addr, bmdma_addr, or scr_addr.
  5550. */
  5551. void ata_std_ports(struct ata_ioports *ioaddr)
  5552. {
  5553. ioaddr->data_addr = ioaddr->cmd_addr + ATA_REG_DATA;
  5554. ioaddr->error_addr = ioaddr->cmd_addr + ATA_REG_ERR;
  5555. ioaddr->feature_addr = ioaddr->cmd_addr + ATA_REG_FEATURE;
  5556. ioaddr->nsect_addr = ioaddr->cmd_addr + ATA_REG_NSECT;
  5557. ioaddr->lbal_addr = ioaddr->cmd_addr + ATA_REG_LBAL;
  5558. ioaddr->lbam_addr = ioaddr->cmd_addr + ATA_REG_LBAM;
  5559. ioaddr->lbah_addr = ioaddr->cmd_addr + ATA_REG_LBAH;
  5560. ioaddr->device_addr = ioaddr->cmd_addr + ATA_REG_DEVICE;
  5561. ioaddr->status_addr = ioaddr->cmd_addr + ATA_REG_STATUS;
  5562. ioaddr->command_addr = ioaddr->cmd_addr + ATA_REG_CMD;
  5563. }
  5564. #ifdef CONFIG_PCI
  5565. /**
  5566. * ata_pci_remove_one - PCI layer callback for device removal
  5567. * @pdev: PCI device that was removed
  5568. *
  5569. * PCI layer indicates to libata via this hook that hot-unplug or
  5570. * module unload event has occurred. Detach all ports. Resource
  5571. * release is handled via devres.
  5572. *
  5573. * LOCKING:
  5574. * Inherited from PCI layer (may sleep).
  5575. */
  5576. void ata_pci_remove_one(struct pci_dev *pdev)
  5577. {
  5578. struct device *dev = pci_dev_to_dev(pdev);
  5579. struct ata_host *host = dev_get_drvdata(dev);
  5580. ata_host_detach(host);
  5581. }
  5582. /* move to PCI subsystem */
  5583. int pci_test_config_bits(struct pci_dev *pdev, const struct pci_bits *bits)
  5584. {
  5585. unsigned long tmp = 0;
  5586. switch (bits->width) {
  5587. case 1: {
  5588. u8 tmp8 = 0;
  5589. pci_read_config_byte(pdev, bits->reg, &tmp8);
  5590. tmp = tmp8;
  5591. break;
  5592. }
  5593. case 2: {
  5594. u16 tmp16 = 0;
  5595. pci_read_config_word(pdev, bits->reg, &tmp16);
  5596. tmp = tmp16;
  5597. break;
  5598. }
  5599. case 4: {
  5600. u32 tmp32 = 0;
  5601. pci_read_config_dword(pdev, bits->reg, &tmp32);
  5602. tmp = tmp32;
  5603. break;
  5604. }
  5605. default:
  5606. return -EINVAL;
  5607. }
  5608. tmp &= bits->mask;
  5609. return (tmp == bits->val) ? 1 : 0;
  5610. }
  5611. #ifdef CONFIG_PM
  5612. void ata_pci_device_do_suspend(struct pci_dev *pdev, pm_message_t mesg)
  5613. {
  5614. pci_save_state(pdev);
  5615. pci_disable_device(pdev);
  5616. if (mesg.event == PM_EVENT_SUSPEND)
  5617. pci_set_power_state(pdev, PCI_D3hot);
  5618. }
  5619. int ata_pci_device_do_resume(struct pci_dev *pdev)
  5620. {
  5621. int rc;
  5622. pci_set_power_state(pdev, PCI_D0);
  5623. pci_restore_state(pdev);
  5624. rc = pcim_enable_device(pdev);
  5625. if (rc) {
  5626. dev_printk(KERN_ERR, &pdev->dev,
  5627. "failed to enable device after resume (%d)\n", rc);
  5628. return rc;
  5629. }
  5630. pci_set_master(pdev);
  5631. return 0;
  5632. }
  5633. int ata_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  5634. {
  5635. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  5636. int rc = 0;
  5637. rc = ata_host_suspend(host, mesg);
  5638. if (rc)
  5639. return rc;
  5640. ata_pci_device_do_suspend(pdev, mesg);
  5641. return 0;
  5642. }
  5643. int ata_pci_device_resume(struct pci_dev *pdev)
  5644. {
  5645. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  5646. int rc;
  5647. rc = ata_pci_device_do_resume(pdev);
  5648. if (rc == 0)
  5649. ata_host_resume(host);
  5650. return rc;
  5651. }
  5652. #endif /* CONFIG_PM */
  5653. #endif /* CONFIG_PCI */
  5654. static int __init ata_init(void)
  5655. {
  5656. ata_probe_timeout *= HZ;
  5657. ata_wq = create_workqueue("ata");
  5658. if (!ata_wq)
  5659. return -ENOMEM;
  5660. ata_aux_wq = create_singlethread_workqueue("ata_aux");
  5661. if (!ata_aux_wq) {
  5662. destroy_workqueue(ata_wq);
  5663. return -ENOMEM;
  5664. }
  5665. printk(KERN_DEBUG "libata version " DRV_VERSION " loaded.\n");
  5666. return 0;
  5667. }
  5668. static void __exit ata_exit(void)
  5669. {
  5670. destroy_workqueue(ata_wq);
  5671. destroy_workqueue(ata_aux_wq);
  5672. }
  5673. subsys_initcall(ata_init);
  5674. module_exit(ata_exit);
  5675. static unsigned long ratelimit_time;
  5676. static DEFINE_SPINLOCK(ata_ratelimit_lock);
  5677. int ata_ratelimit(void)
  5678. {
  5679. int rc;
  5680. unsigned long flags;
  5681. spin_lock_irqsave(&ata_ratelimit_lock, flags);
  5682. if (time_after(jiffies, ratelimit_time)) {
  5683. rc = 1;
  5684. ratelimit_time = jiffies + (HZ/5);
  5685. } else
  5686. rc = 0;
  5687. spin_unlock_irqrestore(&ata_ratelimit_lock, flags);
  5688. return rc;
  5689. }
  5690. /**
  5691. * ata_wait_register - wait until register value changes
  5692. * @reg: IO-mapped register
  5693. * @mask: Mask to apply to read register value
  5694. * @val: Wait condition
  5695. * @interval_msec: polling interval in milliseconds
  5696. * @timeout_msec: timeout in milliseconds
  5697. *
  5698. * Waiting for some bits of register to change is a common
  5699. * operation for ATA controllers. This function reads 32bit LE
  5700. * IO-mapped register @reg and tests for the following condition.
  5701. *
  5702. * (*@reg & mask) != val
  5703. *
  5704. * If the condition is met, it returns; otherwise, the process is
  5705. * repeated after @interval_msec until timeout.
  5706. *
  5707. * LOCKING:
  5708. * Kernel thread context (may sleep)
  5709. *
  5710. * RETURNS:
  5711. * The final register value.
  5712. */
  5713. u32 ata_wait_register(void __iomem *reg, u32 mask, u32 val,
  5714. unsigned long interval_msec,
  5715. unsigned long timeout_msec)
  5716. {
  5717. unsigned long timeout;
  5718. u32 tmp;
  5719. tmp = ioread32(reg);
  5720. /* Calculate timeout _after_ the first read to make sure
  5721. * preceding writes reach the controller before starting to
  5722. * eat away the timeout.
  5723. */
  5724. timeout = jiffies + (timeout_msec * HZ) / 1000;
  5725. while ((tmp & mask) == val && time_before(jiffies, timeout)) {
  5726. msleep(interval_msec);
  5727. tmp = ioread32(reg);
  5728. }
  5729. return tmp;
  5730. }
  5731. /*
  5732. * Dummy port_ops
  5733. */
  5734. static void ata_dummy_noret(struct ata_port *ap) { }
  5735. static int ata_dummy_ret0(struct ata_port *ap) { return 0; }
  5736. static void ata_dummy_qc_noret(struct ata_queued_cmd *qc) { }
  5737. static u8 ata_dummy_check_status(struct ata_port *ap)
  5738. {
  5739. return ATA_DRDY;
  5740. }
  5741. static unsigned int ata_dummy_qc_issue(struct ata_queued_cmd *qc)
  5742. {
  5743. return AC_ERR_SYSTEM;
  5744. }
  5745. const struct ata_port_operations ata_dummy_port_ops = {
  5746. .port_disable = ata_port_disable,
  5747. .check_status = ata_dummy_check_status,
  5748. .check_altstatus = ata_dummy_check_status,
  5749. .dev_select = ata_noop_dev_select,
  5750. .qc_prep = ata_noop_qc_prep,
  5751. .qc_issue = ata_dummy_qc_issue,
  5752. .freeze = ata_dummy_noret,
  5753. .thaw = ata_dummy_noret,
  5754. .error_handler = ata_dummy_noret,
  5755. .post_internal_cmd = ata_dummy_qc_noret,
  5756. .irq_clear = ata_dummy_noret,
  5757. .port_start = ata_dummy_ret0,
  5758. .port_stop = ata_dummy_noret,
  5759. };
  5760. const struct ata_port_info ata_dummy_port_info = {
  5761. .port_ops = &ata_dummy_port_ops,
  5762. };
  5763. /*
  5764. * libata is essentially a library of internal helper functions for
  5765. * low-level ATA host controller drivers. As such, the API/ABI is
  5766. * likely to change as new drivers are added and updated.
  5767. * Do not depend on ABI/API stability.
  5768. */
  5769. EXPORT_SYMBOL_GPL(sata_deb_timing_normal);
  5770. EXPORT_SYMBOL_GPL(sata_deb_timing_hotplug);
  5771. EXPORT_SYMBOL_GPL(sata_deb_timing_long);
  5772. EXPORT_SYMBOL_GPL(ata_dummy_port_ops);
  5773. EXPORT_SYMBOL_GPL(ata_dummy_port_info);
  5774. EXPORT_SYMBOL_GPL(ata_std_bios_param);
  5775. EXPORT_SYMBOL_GPL(ata_std_ports);
  5776. EXPORT_SYMBOL_GPL(ata_host_init);
  5777. EXPORT_SYMBOL_GPL(ata_host_alloc);
  5778. EXPORT_SYMBOL_GPL(ata_host_alloc_pinfo);
  5779. EXPORT_SYMBOL_GPL(ata_host_start);
  5780. EXPORT_SYMBOL_GPL(ata_host_register);
  5781. EXPORT_SYMBOL_GPL(ata_host_activate);
  5782. EXPORT_SYMBOL_GPL(ata_host_detach);
  5783. EXPORT_SYMBOL_GPL(ata_sg_init);
  5784. EXPORT_SYMBOL_GPL(ata_sg_init_one);
  5785. EXPORT_SYMBOL_GPL(ata_hsm_move);
  5786. EXPORT_SYMBOL_GPL(ata_qc_complete);
  5787. EXPORT_SYMBOL_GPL(ata_qc_complete_multiple);
  5788. EXPORT_SYMBOL_GPL(ata_qc_issue_prot);
  5789. EXPORT_SYMBOL_GPL(ata_tf_load);
  5790. EXPORT_SYMBOL_GPL(ata_tf_read);
  5791. EXPORT_SYMBOL_GPL(ata_noop_dev_select);
  5792. EXPORT_SYMBOL_GPL(ata_std_dev_select);
  5793. EXPORT_SYMBOL_GPL(sata_print_link_status);
  5794. EXPORT_SYMBOL_GPL(ata_tf_to_fis);
  5795. EXPORT_SYMBOL_GPL(ata_tf_from_fis);
  5796. EXPORT_SYMBOL_GPL(ata_check_status);
  5797. EXPORT_SYMBOL_GPL(ata_altstatus);
  5798. EXPORT_SYMBOL_GPL(ata_exec_command);
  5799. EXPORT_SYMBOL_GPL(ata_port_start);
  5800. EXPORT_SYMBOL_GPL(ata_interrupt);
  5801. EXPORT_SYMBOL_GPL(ata_do_set_mode);
  5802. EXPORT_SYMBOL_GPL(ata_data_xfer);
  5803. EXPORT_SYMBOL_GPL(ata_data_xfer_noirq);
  5804. EXPORT_SYMBOL_GPL(ata_qc_prep);
  5805. EXPORT_SYMBOL_GPL(ata_noop_qc_prep);
  5806. EXPORT_SYMBOL_GPL(ata_bmdma_setup);
  5807. EXPORT_SYMBOL_GPL(ata_bmdma_start);
  5808. EXPORT_SYMBOL_GPL(ata_bmdma_irq_clear);
  5809. EXPORT_SYMBOL_GPL(ata_bmdma_status);
  5810. EXPORT_SYMBOL_GPL(ata_bmdma_stop);
  5811. EXPORT_SYMBOL_GPL(ata_bmdma_freeze);
  5812. EXPORT_SYMBOL_GPL(ata_bmdma_thaw);
  5813. EXPORT_SYMBOL_GPL(ata_bmdma_drive_eh);
  5814. EXPORT_SYMBOL_GPL(ata_bmdma_error_handler);
  5815. EXPORT_SYMBOL_GPL(ata_bmdma_post_internal_cmd);
  5816. EXPORT_SYMBOL_GPL(ata_port_probe);
  5817. EXPORT_SYMBOL_GPL(ata_dev_disable);
  5818. EXPORT_SYMBOL_GPL(sata_set_spd);
  5819. EXPORT_SYMBOL_GPL(sata_phy_debounce);
  5820. EXPORT_SYMBOL_GPL(sata_phy_resume);
  5821. EXPORT_SYMBOL_GPL(sata_phy_reset);
  5822. EXPORT_SYMBOL_GPL(__sata_phy_reset);
  5823. EXPORT_SYMBOL_GPL(ata_bus_reset);
  5824. EXPORT_SYMBOL_GPL(ata_std_prereset);
  5825. EXPORT_SYMBOL_GPL(ata_std_softreset);
  5826. EXPORT_SYMBOL_GPL(sata_port_hardreset);
  5827. EXPORT_SYMBOL_GPL(sata_std_hardreset);
  5828. EXPORT_SYMBOL_GPL(ata_std_postreset);
  5829. EXPORT_SYMBOL_GPL(ata_dev_classify);
  5830. EXPORT_SYMBOL_GPL(ata_dev_pair);
  5831. EXPORT_SYMBOL_GPL(ata_port_disable);
  5832. EXPORT_SYMBOL_GPL(ata_ratelimit);
  5833. EXPORT_SYMBOL_GPL(ata_wait_register);
  5834. EXPORT_SYMBOL_GPL(ata_busy_sleep);
  5835. EXPORT_SYMBOL_GPL(ata_wait_ready);
  5836. EXPORT_SYMBOL_GPL(ata_port_queue_task);
  5837. EXPORT_SYMBOL_GPL(ata_scsi_ioctl);
  5838. EXPORT_SYMBOL_GPL(ata_scsi_queuecmd);
  5839. EXPORT_SYMBOL_GPL(ata_scsi_slave_config);
  5840. EXPORT_SYMBOL_GPL(ata_scsi_slave_destroy);
  5841. EXPORT_SYMBOL_GPL(ata_scsi_change_queue_depth);
  5842. EXPORT_SYMBOL_GPL(ata_host_intr);
  5843. EXPORT_SYMBOL_GPL(sata_scr_valid);
  5844. EXPORT_SYMBOL_GPL(sata_scr_read);
  5845. EXPORT_SYMBOL_GPL(sata_scr_write);
  5846. EXPORT_SYMBOL_GPL(sata_scr_write_flush);
  5847. EXPORT_SYMBOL_GPL(ata_port_online);
  5848. EXPORT_SYMBOL_GPL(ata_port_offline);
  5849. #ifdef CONFIG_PM
  5850. EXPORT_SYMBOL_GPL(ata_host_suspend);
  5851. EXPORT_SYMBOL_GPL(ata_host_resume);
  5852. #endif /* CONFIG_PM */
  5853. EXPORT_SYMBOL_GPL(ata_id_string);
  5854. EXPORT_SYMBOL_GPL(ata_id_c_string);
  5855. EXPORT_SYMBOL_GPL(ata_id_to_dma_mode);
  5856. EXPORT_SYMBOL_GPL(ata_device_blacklisted);
  5857. EXPORT_SYMBOL_GPL(ata_scsi_simulate);
  5858. EXPORT_SYMBOL_GPL(ata_pio_need_iordy);
  5859. EXPORT_SYMBOL_GPL(ata_timing_compute);
  5860. EXPORT_SYMBOL_GPL(ata_timing_merge);
  5861. #ifdef CONFIG_PCI
  5862. EXPORT_SYMBOL_GPL(pci_test_config_bits);
  5863. EXPORT_SYMBOL_GPL(ata_pci_init_native_host);
  5864. EXPORT_SYMBOL_GPL(ata_pci_init_bmdma);
  5865. EXPORT_SYMBOL_GPL(ata_pci_prepare_native_host);
  5866. EXPORT_SYMBOL_GPL(ata_pci_init_one);
  5867. EXPORT_SYMBOL_GPL(ata_pci_remove_one);
  5868. #ifdef CONFIG_PM
  5869. EXPORT_SYMBOL_GPL(ata_pci_device_do_suspend);
  5870. EXPORT_SYMBOL_GPL(ata_pci_device_do_resume);
  5871. EXPORT_SYMBOL_GPL(ata_pci_device_suspend);
  5872. EXPORT_SYMBOL_GPL(ata_pci_device_resume);
  5873. #endif /* CONFIG_PM */
  5874. EXPORT_SYMBOL_GPL(ata_pci_default_filter);
  5875. EXPORT_SYMBOL_GPL(ata_pci_clear_simplex);
  5876. #endif /* CONFIG_PCI */
  5877. EXPORT_SYMBOL_GPL(ata_eng_timeout);
  5878. EXPORT_SYMBOL_GPL(ata_port_schedule_eh);
  5879. EXPORT_SYMBOL_GPL(ata_port_abort);
  5880. EXPORT_SYMBOL_GPL(ata_port_freeze);
  5881. EXPORT_SYMBOL_GPL(ata_eh_freeze_port);
  5882. EXPORT_SYMBOL_GPL(ata_eh_thaw_port);
  5883. EXPORT_SYMBOL_GPL(ata_eh_qc_complete);
  5884. EXPORT_SYMBOL_GPL(ata_eh_qc_retry);
  5885. EXPORT_SYMBOL_GPL(ata_do_eh);
  5886. EXPORT_SYMBOL_GPL(ata_irq_on);
  5887. EXPORT_SYMBOL_GPL(ata_dummy_irq_on);
  5888. EXPORT_SYMBOL_GPL(ata_irq_ack);
  5889. EXPORT_SYMBOL_GPL(ata_dummy_irq_ack);
  5890. EXPORT_SYMBOL_GPL(ata_dev_try_classify);
  5891. EXPORT_SYMBOL_GPL(ata_cable_40wire);
  5892. EXPORT_SYMBOL_GPL(ata_cable_80wire);
  5893. EXPORT_SYMBOL_GPL(ata_cable_unknown);
  5894. EXPORT_SYMBOL_GPL(ata_cable_sata);