rv770.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include "drmP.h"
  31. #include "radeon.h"
  32. #include "radeon_drm.h"
  33. #include "rv770d.h"
  34. #include "atom.h"
  35. #include "avivod.h"
  36. #define R700_PFP_UCODE_SIZE 848
  37. #define R700_PM4_UCODE_SIZE 1360
  38. static void rv770_gpu_init(struct radeon_device *rdev);
  39. void rv770_fini(struct radeon_device *rdev);
  40. /*
  41. * GART
  42. */
  43. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  44. {
  45. u32 tmp;
  46. int r, i;
  47. if (rdev->gart.table.vram.robj == NULL) {
  48. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  49. return -EINVAL;
  50. }
  51. r = radeon_gart_table_vram_pin(rdev);
  52. if (r)
  53. return r;
  54. /* Setup L2 cache */
  55. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  56. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  57. EFFECTIVE_L2_QUEUE_SIZE(7));
  58. WREG32(VM_L2_CNTL2, 0);
  59. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  60. /* Setup TLB control */
  61. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  62. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  63. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  64. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  65. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  66. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  67. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  68. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  69. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  70. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  71. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  72. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  73. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  74. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  75. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  76. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  77. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  78. (u32)(rdev->dummy_page.addr >> 12));
  79. for (i = 1; i < 7; i++)
  80. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  81. r600_pcie_gart_tlb_flush(rdev);
  82. rdev->gart.ready = true;
  83. return 0;
  84. }
  85. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  86. {
  87. u32 tmp;
  88. int i;
  89. /* Disable all tables */
  90. for (i = 0; i < 7; i++)
  91. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  92. /* Setup L2 cache */
  93. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  94. EFFECTIVE_L2_QUEUE_SIZE(7));
  95. WREG32(VM_L2_CNTL2, 0);
  96. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  97. /* Setup TLB control */
  98. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  99. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  100. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  101. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  102. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  103. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  104. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  105. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  106. if (rdev->gart.table.vram.robj) {
  107. radeon_object_kunmap(rdev->gart.table.vram.robj);
  108. radeon_object_unpin(rdev->gart.table.vram.robj);
  109. }
  110. }
  111. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  112. {
  113. rv770_pcie_gart_disable(rdev);
  114. radeon_gart_table_vram_free(rdev);
  115. radeon_gart_fini(rdev);
  116. }
  117. /*
  118. * MC
  119. */
  120. static void rv770_mc_resume(struct radeon_device *rdev)
  121. {
  122. u32 d1vga_control, d2vga_control;
  123. u32 vga_render_control, vga_hdp_control;
  124. u32 d1crtc_control, d2crtc_control;
  125. u32 new_d1grph_primary, new_d1grph_secondary;
  126. u32 new_d2grph_primary, new_d2grph_secondary;
  127. u64 old_vram_start;
  128. u32 tmp;
  129. int i, j;
  130. /* Initialize HDP */
  131. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  132. WREG32((0x2c14 + j), 0x00000000);
  133. WREG32((0x2c18 + j), 0x00000000);
  134. WREG32((0x2c1c + j), 0x00000000);
  135. WREG32((0x2c20 + j), 0x00000000);
  136. WREG32((0x2c24 + j), 0x00000000);
  137. }
  138. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  139. d1vga_control = RREG32(D1VGA_CONTROL);
  140. d2vga_control = RREG32(D2VGA_CONTROL);
  141. vga_render_control = RREG32(VGA_RENDER_CONTROL);
  142. vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  143. d1crtc_control = RREG32(D1CRTC_CONTROL);
  144. d2crtc_control = RREG32(D2CRTC_CONTROL);
  145. old_vram_start = (u64)(RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  146. new_d1grph_primary = RREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS);
  147. new_d1grph_secondary = RREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS);
  148. new_d1grph_primary += rdev->mc.vram_start - old_vram_start;
  149. new_d1grph_secondary += rdev->mc.vram_start - old_vram_start;
  150. new_d2grph_primary = RREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS);
  151. new_d2grph_secondary = RREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS);
  152. new_d2grph_primary += rdev->mc.vram_start - old_vram_start;
  153. new_d2grph_secondary += rdev->mc.vram_start - old_vram_start;
  154. /* Stop all video */
  155. WREG32(D1VGA_CONTROL, 0);
  156. WREG32(D2VGA_CONTROL, 0);
  157. WREG32(VGA_RENDER_CONTROL, 0);
  158. WREG32(D1CRTC_UPDATE_LOCK, 1);
  159. WREG32(D2CRTC_UPDATE_LOCK, 1);
  160. WREG32(D1CRTC_CONTROL, 0);
  161. WREG32(D2CRTC_CONTROL, 0);
  162. WREG32(D1CRTC_UPDATE_LOCK, 0);
  163. WREG32(D2CRTC_UPDATE_LOCK, 0);
  164. mdelay(1);
  165. if (r600_mc_wait_for_idle(rdev)) {
  166. printk(KERN_WARNING "[drm] MC not idle !\n");
  167. }
  168. /* Lockout access through VGA aperture*/
  169. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  170. /* Update configuration */
  171. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  172. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (rdev->mc.vram_end - 1) >> 12);
  173. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  174. tmp = (((rdev->mc.vram_end - 1) >> 24) & 0xFFFF) << 16;
  175. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  176. WREG32(MC_VM_FB_LOCATION, tmp);
  177. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  178. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  179. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  180. if (rdev->flags & RADEON_IS_AGP) {
  181. WREG32(MC_VM_AGP_TOP, (rdev->mc.gtt_end - 1) >> 16);
  182. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  183. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  184. } else {
  185. WREG32(MC_VM_AGP_BASE, 0);
  186. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  187. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  188. }
  189. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS, new_d1grph_primary);
  190. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS, new_d1grph_secondary);
  191. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS, new_d2grph_primary);
  192. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS, new_d2grph_secondary);
  193. WREG32(VGA_MEMORY_BASE_ADDRESS, rdev->mc.vram_start);
  194. /* Unlock host access */
  195. WREG32(VGA_HDP_CONTROL, vga_hdp_control);
  196. mdelay(1);
  197. if (r600_mc_wait_for_idle(rdev)) {
  198. printk(KERN_WARNING "[drm] MC not idle !\n");
  199. }
  200. /* Restore video state */
  201. WREG32(D1CRTC_UPDATE_LOCK, 1);
  202. WREG32(D2CRTC_UPDATE_LOCK, 1);
  203. WREG32(D1CRTC_CONTROL, d1crtc_control);
  204. WREG32(D2CRTC_CONTROL, d2crtc_control);
  205. WREG32(D1CRTC_UPDATE_LOCK, 0);
  206. WREG32(D2CRTC_UPDATE_LOCK, 0);
  207. WREG32(D1VGA_CONTROL, d1vga_control);
  208. WREG32(D2VGA_CONTROL, d2vga_control);
  209. WREG32(VGA_RENDER_CONTROL, vga_render_control);
  210. /* we need to own VRAM, so turn off the VGA renderer here
  211. * to stop it overwriting our objects */
  212. rv515_vga_render_disable(rdev);
  213. }
  214. /*
  215. * CP.
  216. */
  217. void r700_cp_stop(struct radeon_device *rdev)
  218. {
  219. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  220. }
  221. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  222. {
  223. const __be32 *fw_data;
  224. int i;
  225. if (!rdev->me_fw || !rdev->pfp_fw)
  226. return -EINVAL;
  227. r700_cp_stop(rdev);
  228. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  229. /* Reset cp */
  230. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  231. RREG32(GRBM_SOFT_RESET);
  232. mdelay(15);
  233. WREG32(GRBM_SOFT_RESET, 0);
  234. fw_data = (const __be32 *)rdev->pfp_fw->data;
  235. WREG32(CP_PFP_UCODE_ADDR, 0);
  236. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  237. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  238. WREG32(CP_PFP_UCODE_ADDR, 0);
  239. fw_data = (const __be32 *)rdev->me_fw->data;
  240. WREG32(CP_ME_RAM_WADDR, 0);
  241. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  242. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  243. WREG32(CP_PFP_UCODE_ADDR, 0);
  244. WREG32(CP_ME_RAM_WADDR, 0);
  245. WREG32(CP_ME_RAM_RADDR, 0);
  246. return 0;
  247. }
  248. /*
  249. * Core functions
  250. */
  251. static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  252. u32 num_backends,
  253. u32 backend_disable_mask)
  254. {
  255. u32 backend_map = 0;
  256. u32 enabled_backends_mask;
  257. u32 enabled_backends_count;
  258. u32 cur_pipe;
  259. u32 swizzle_pipe[R7XX_MAX_PIPES];
  260. u32 cur_backend;
  261. u32 i;
  262. if (num_tile_pipes > R7XX_MAX_PIPES)
  263. num_tile_pipes = R7XX_MAX_PIPES;
  264. if (num_tile_pipes < 1)
  265. num_tile_pipes = 1;
  266. if (num_backends > R7XX_MAX_BACKENDS)
  267. num_backends = R7XX_MAX_BACKENDS;
  268. if (num_backends < 1)
  269. num_backends = 1;
  270. enabled_backends_mask = 0;
  271. enabled_backends_count = 0;
  272. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  273. if (((backend_disable_mask >> i) & 1) == 0) {
  274. enabled_backends_mask |= (1 << i);
  275. ++enabled_backends_count;
  276. }
  277. if (enabled_backends_count == num_backends)
  278. break;
  279. }
  280. if (enabled_backends_count == 0) {
  281. enabled_backends_mask = 1;
  282. enabled_backends_count = 1;
  283. }
  284. if (enabled_backends_count != num_backends)
  285. num_backends = enabled_backends_count;
  286. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  287. switch (num_tile_pipes) {
  288. case 1:
  289. swizzle_pipe[0] = 0;
  290. break;
  291. case 2:
  292. swizzle_pipe[0] = 0;
  293. swizzle_pipe[1] = 1;
  294. break;
  295. case 3:
  296. swizzle_pipe[0] = 0;
  297. swizzle_pipe[1] = 2;
  298. swizzle_pipe[2] = 1;
  299. break;
  300. case 4:
  301. swizzle_pipe[0] = 0;
  302. swizzle_pipe[1] = 2;
  303. swizzle_pipe[2] = 3;
  304. swizzle_pipe[3] = 1;
  305. break;
  306. case 5:
  307. swizzle_pipe[0] = 0;
  308. swizzle_pipe[1] = 2;
  309. swizzle_pipe[2] = 4;
  310. swizzle_pipe[3] = 1;
  311. swizzle_pipe[4] = 3;
  312. break;
  313. case 6:
  314. swizzle_pipe[0] = 0;
  315. swizzle_pipe[1] = 2;
  316. swizzle_pipe[2] = 4;
  317. swizzle_pipe[3] = 5;
  318. swizzle_pipe[4] = 3;
  319. swizzle_pipe[5] = 1;
  320. break;
  321. case 7:
  322. swizzle_pipe[0] = 0;
  323. swizzle_pipe[1] = 2;
  324. swizzle_pipe[2] = 4;
  325. swizzle_pipe[3] = 6;
  326. swizzle_pipe[4] = 3;
  327. swizzle_pipe[5] = 1;
  328. swizzle_pipe[6] = 5;
  329. break;
  330. case 8:
  331. swizzle_pipe[0] = 0;
  332. swizzle_pipe[1] = 2;
  333. swizzle_pipe[2] = 4;
  334. swizzle_pipe[3] = 6;
  335. swizzle_pipe[4] = 3;
  336. swizzle_pipe[5] = 1;
  337. swizzle_pipe[6] = 7;
  338. swizzle_pipe[7] = 5;
  339. break;
  340. }
  341. cur_backend = 0;
  342. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  343. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  344. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  345. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  346. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  347. }
  348. return backend_map;
  349. }
  350. static void rv770_gpu_init(struct radeon_device *rdev)
  351. {
  352. int i, j, num_qd_pipes;
  353. u32 sx_debug_1;
  354. u32 smx_dc_ctl0;
  355. u32 num_gs_verts_per_thread;
  356. u32 vgt_gs_per_es;
  357. u32 gs_prim_buffer_depth = 0;
  358. u32 sq_ms_fifo_sizes;
  359. u32 sq_config;
  360. u32 sq_thread_resource_mgmt;
  361. u32 hdp_host_path_cntl;
  362. u32 sq_dyn_gpr_size_simd_ab_0;
  363. u32 backend_map;
  364. u32 gb_tiling_config = 0;
  365. u32 cc_rb_backend_disable = 0;
  366. u32 cc_gc_shader_pipe_config = 0;
  367. u32 mc_arb_ramcfg;
  368. u32 db_debug4;
  369. /* setup chip specs */
  370. switch (rdev->family) {
  371. case CHIP_RV770:
  372. rdev->config.rv770.max_pipes = 4;
  373. rdev->config.rv770.max_tile_pipes = 8;
  374. rdev->config.rv770.max_simds = 10;
  375. rdev->config.rv770.max_backends = 4;
  376. rdev->config.rv770.max_gprs = 256;
  377. rdev->config.rv770.max_threads = 248;
  378. rdev->config.rv770.max_stack_entries = 512;
  379. rdev->config.rv770.max_hw_contexts = 8;
  380. rdev->config.rv770.max_gs_threads = 16 * 2;
  381. rdev->config.rv770.sx_max_export_size = 128;
  382. rdev->config.rv770.sx_max_export_pos_size = 16;
  383. rdev->config.rv770.sx_max_export_smx_size = 112;
  384. rdev->config.rv770.sq_num_cf_insts = 2;
  385. rdev->config.rv770.sx_num_of_sets = 7;
  386. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  387. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  388. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  389. break;
  390. case CHIP_RV730:
  391. rdev->config.rv770.max_pipes = 2;
  392. rdev->config.rv770.max_tile_pipes = 4;
  393. rdev->config.rv770.max_simds = 8;
  394. rdev->config.rv770.max_backends = 2;
  395. rdev->config.rv770.max_gprs = 128;
  396. rdev->config.rv770.max_threads = 248;
  397. rdev->config.rv770.max_stack_entries = 256;
  398. rdev->config.rv770.max_hw_contexts = 8;
  399. rdev->config.rv770.max_gs_threads = 16 * 2;
  400. rdev->config.rv770.sx_max_export_size = 256;
  401. rdev->config.rv770.sx_max_export_pos_size = 32;
  402. rdev->config.rv770.sx_max_export_smx_size = 224;
  403. rdev->config.rv770.sq_num_cf_insts = 2;
  404. rdev->config.rv770.sx_num_of_sets = 7;
  405. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  406. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  407. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  408. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  409. rdev->config.rv770.sx_max_export_pos_size -= 16;
  410. rdev->config.rv770.sx_max_export_smx_size += 16;
  411. }
  412. break;
  413. case CHIP_RV710:
  414. rdev->config.rv770.max_pipes = 2;
  415. rdev->config.rv770.max_tile_pipes = 2;
  416. rdev->config.rv770.max_simds = 2;
  417. rdev->config.rv770.max_backends = 1;
  418. rdev->config.rv770.max_gprs = 256;
  419. rdev->config.rv770.max_threads = 192;
  420. rdev->config.rv770.max_stack_entries = 256;
  421. rdev->config.rv770.max_hw_contexts = 4;
  422. rdev->config.rv770.max_gs_threads = 8 * 2;
  423. rdev->config.rv770.sx_max_export_size = 128;
  424. rdev->config.rv770.sx_max_export_pos_size = 16;
  425. rdev->config.rv770.sx_max_export_smx_size = 112;
  426. rdev->config.rv770.sq_num_cf_insts = 1;
  427. rdev->config.rv770.sx_num_of_sets = 7;
  428. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  429. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  430. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  431. break;
  432. case CHIP_RV740:
  433. rdev->config.rv770.max_pipes = 4;
  434. rdev->config.rv770.max_tile_pipes = 4;
  435. rdev->config.rv770.max_simds = 8;
  436. rdev->config.rv770.max_backends = 4;
  437. rdev->config.rv770.max_gprs = 256;
  438. rdev->config.rv770.max_threads = 248;
  439. rdev->config.rv770.max_stack_entries = 512;
  440. rdev->config.rv770.max_hw_contexts = 8;
  441. rdev->config.rv770.max_gs_threads = 16 * 2;
  442. rdev->config.rv770.sx_max_export_size = 256;
  443. rdev->config.rv770.sx_max_export_pos_size = 32;
  444. rdev->config.rv770.sx_max_export_smx_size = 224;
  445. rdev->config.rv770.sq_num_cf_insts = 2;
  446. rdev->config.rv770.sx_num_of_sets = 7;
  447. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  448. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  449. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  450. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  451. rdev->config.rv770.sx_max_export_pos_size -= 16;
  452. rdev->config.rv770.sx_max_export_smx_size += 16;
  453. }
  454. break;
  455. default:
  456. break;
  457. }
  458. /* Initialize HDP */
  459. j = 0;
  460. for (i = 0; i < 32; i++) {
  461. WREG32((0x2c14 + j), 0x00000000);
  462. WREG32((0x2c18 + j), 0x00000000);
  463. WREG32((0x2c1c + j), 0x00000000);
  464. WREG32((0x2c20 + j), 0x00000000);
  465. WREG32((0x2c24 + j), 0x00000000);
  466. j += 0x18;
  467. }
  468. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  469. /* setup tiling, simd, pipe config */
  470. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  471. switch (rdev->config.rv770.max_tile_pipes) {
  472. case 1:
  473. gb_tiling_config |= PIPE_TILING(0);
  474. break;
  475. case 2:
  476. gb_tiling_config |= PIPE_TILING(1);
  477. break;
  478. case 4:
  479. gb_tiling_config |= PIPE_TILING(2);
  480. break;
  481. case 8:
  482. gb_tiling_config |= PIPE_TILING(3);
  483. break;
  484. default:
  485. break;
  486. }
  487. if (rdev->family == CHIP_RV770)
  488. gb_tiling_config |= BANK_TILING(1);
  489. else
  490. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_SHIFT) >> NOOFBANK_MASK);
  491. gb_tiling_config |= GROUP_SIZE(0);
  492. if (((mc_arb_ramcfg & NOOFROWS_MASK) & NOOFROWS_SHIFT) > 3) {
  493. gb_tiling_config |= ROW_TILING(3);
  494. gb_tiling_config |= SAMPLE_SPLIT(3);
  495. } else {
  496. gb_tiling_config |=
  497. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  498. gb_tiling_config |=
  499. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  500. }
  501. gb_tiling_config |= BANK_SWAPS(1);
  502. backend_map = r700_get_tile_pipe_to_backend_map(rdev->config.rv770.max_tile_pipes,
  503. rdev->config.rv770.max_backends,
  504. (0xff << rdev->config.rv770.max_backends) & 0xff);
  505. gb_tiling_config |= BACKEND_MAP(backend_map);
  506. cc_gc_shader_pipe_config =
  507. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  508. cc_gc_shader_pipe_config |=
  509. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  510. cc_rb_backend_disable =
  511. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  512. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  513. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  514. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  515. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  516. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  517. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  518. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  519. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  520. WREG32(CGTS_TCC_DISABLE, 0);
  521. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  522. WREG32(CGTS_USER_TCC_DISABLE, 0);
  523. num_qd_pipes =
  524. R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK);
  525. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  526. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  527. /* set HW defaults for 3D engine */
  528. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  529. ROQ_IB2_START(0x2b)));
  530. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  531. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  532. SYNC_GRADIENT |
  533. SYNC_WALKER |
  534. SYNC_ALIGNER));
  535. sx_debug_1 = RREG32(SX_DEBUG_1);
  536. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  537. WREG32(SX_DEBUG_1, sx_debug_1);
  538. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  539. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  540. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  541. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  542. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  543. GS_FLUSH_CTL(4) |
  544. ACK_FLUSH_CTL(3) |
  545. SYNC_FLUSH_CTL));
  546. if (rdev->family == CHIP_RV770)
  547. WREG32(DB_DEBUG3, DB_CLK_OFF_DELAY(0x1f));
  548. else {
  549. db_debug4 = RREG32(DB_DEBUG4);
  550. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  551. WREG32(DB_DEBUG4, db_debug4);
  552. }
  553. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  554. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  555. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  556. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  557. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  558. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  559. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  560. WREG32(VGT_NUM_INSTANCES, 1);
  561. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  562. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  563. WREG32(CP_PERFMON_CNTL, 0);
  564. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  565. DONE_FIFO_HIWATER(0xe0) |
  566. ALU_UPDATE_FIFO_HIWATER(0x8));
  567. switch (rdev->family) {
  568. case CHIP_RV770:
  569. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  570. break;
  571. case CHIP_RV730:
  572. case CHIP_RV710:
  573. case CHIP_RV740:
  574. default:
  575. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  576. break;
  577. }
  578. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  579. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  580. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  581. */
  582. sq_config = RREG32(SQ_CONFIG);
  583. sq_config &= ~(PS_PRIO(3) |
  584. VS_PRIO(3) |
  585. GS_PRIO(3) |
  586. ES_PRIO(3));
  587. sq_config |= (DX9_CONSTS |
  588. VC_ENABLE |
  589. EXPORT_SRC_C |
  590. PS_PRIO(0) |
  591. VS_PRIO(1) |
  592. GS_PRIO(2) |
  593. ES_PRIO(3));
  594. if (rdev->family == CHIP_RV710)
  595. /* no vertex cache */
  596. sq_config &= ~VC_ENABLE;
  597. WREG32(SQ_CONFIG, sq_config);
  598. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  599. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  600. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  601. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  602. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  603. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  604. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  605. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  606. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  607. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  608. else
  609. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  610. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  611. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  612. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  613. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  614. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  615. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  616. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  617. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  618. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  619. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  620. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  621. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  622. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  623. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  624. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  625. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  626. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  627. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  628. FORCE_EOV_MAX_REZ_CNT(255)));
  629. if (rdev->family == CHIP_RV710)
  630. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  631. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  632. else
  633. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  634. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  635. switch (rdev->family) {
  636. case CHIP_RV770:
  637. case CHIP_RV730:
  638. case CHIP_RV740:
  639. gs_prim_buffer_depth = 384;
  640. break;
  641. case CHIP_RV710:
  642. gs_prim_buffer_depth = 128;
  643. break;
  644. default:
  645. break;
  646. }
  647. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  648. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  649. /* Max value for this is 256 */
  650. if (vgt_gs_per_es > 256)
  651. vgt_gs_per_es = 256;
  652. WREG32(VGT_ES_PER_GS, 128);
  653. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  654. WREG32(VGT_GS_PER_VS, 2);
  655. /* more default values. 2D/3D driver should adjust as needed */
  656. WREG32(VGT_GS_VERTEX_REUSE, 16);
  657. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  658. WREG32(VGT_STRMOUT_EN, 0);
  659. WREG32(SX_MISC, 0);
  660. WREG32(PA_SC_MODE_CNTL, 0);
  661. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  662. WREG32(PA_SC_AA_CONFIG, 0);
  663. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  664. WREG32(PA_SC_LINE_STIPPLE, 0);
  665. WREG32(SPI_INPUT_Z, 0);
  666. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  667. WREG32(CB_COLOR7_FRAG, 0);
  668. /* clear render buffer base addresses */
  669. WREG32(CB_COLOR0_BASE, 0);
  670. WREG32(CB_COLOR1_BASE, 0);
  671. WREG32(CB_COLOR2_BASE, 0);
  672. WREG32(CB_COLOR3_BASE, 0);
  673. WREG32(CB_COLOR4_BASE, 0);
  674. WREG32(CB_COLOR5_BASE, 0);
  675. WREG32(CB_COLOR6_BASE, 0);
  676. WREG32(CB_COLOR7_BASE, 0);
  677. WREG32(TCP_CNTL, 0);
  678. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  679. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  680. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  681. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  682. NUM_CLIP_SEQ(3)));
  683. }
  684. int rv770_mc_init(struct radeon_device *rdev)
  685. {
  686. fixed20_12 a;
  687. u32 tmp;
  688. int r;
  689. /* Get VRAM informations */
  690. /* FIXME: Don't know how to determine vram width, need to check
  691. * vram_width usage
  692. */
  693. rdev->mc.vram_width = 128;
  694. rdev->mc.vram_is_ddr = true;
  695. /* Could aper size report 0 ? */
  696. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  697. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  698. /* Setup GPU memory space */
  699. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  700. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  701. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  702. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  703. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  704. rdev->mc.real_vram_size = rdev->mc.aper_size;
  705. if (rdev->flags & RADEON_IS_AGP) {
  706. r = radeon_agp_init(rdev);
  707. if (r)
  708. return r;
  709. /* gtt_size is setup by radeon_agp_init */
  710. rdev->mc.gtt_location = rdev->mc.agp_base;
  711. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  712. /* Try to put vram before or after AGP because we
  713. * we want SYSTEM_APERTURE to cover both VRAM and
  714. * AGP so that GPU can catch out of VRAM/AGP access
  715. */
  716. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  717. /* Enought place before */
  718. rdev->mc.vram_location = rdev->mc.gtt_location -
  719. rdev->mc.mc_vram_size;
  720. } else if (tmp > rdev->mc.mc_vram_size) {
  721. /* Enought place after */
  722. rdev->mc.vram_location = rdev->mc.gtt_location +
  723. rdev->mc.gtt_size;
  724. } else {
  725. /* Try to setup VRAM then AGP might not
  726. * not work on some card
  727. */
  728. rdev->mc.vram_location = 0x00000000UL;
  729. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  730. }
  731. } else {
  732. rdev->mc.vram_location = 0x00000000UL;
  733. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  734. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  735. }
  736. rdev->mc.vram_start = rdev->mc.vram_location;
  737. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  738. rdev->mc.gtt_start = rdev->mc.gtt_location;
  739. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size;
  740. /* FIXME: we should enforce default clock in case GPU is not in
  741. * default setup
  742. */
  743. a.full = rfixed_const(100);
  744. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  745. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  746. return 0;
  747. }
  748. int rv770_gpu_reset(struct radeon_device *rdev)
  749. {
  750. /* FIXME: implement any rv770 specific bits */
  751. return r600_gpu_reset(rdev);
  752. }
  753. static int rv770_startup(struct radeon_device *rdev)
  754. {
  755. int r;
  756. radeon_gpu_reset(rdev);
  757. rv770_mc_resume(rdev);
  758. r = rv770_pcie_gart_enable(rdev);
  759. if (r)
  760. return r;
  761. rv770_gpu_init(rdev);
  762. r = radeon_object_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  763. &rdev->r600_blit.shader_gpu_addr);
  764. if (r) {
  765. DRM_ERROR("failed to pin blit object %d\n", r);
  766. return r;
  767. }
  768. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  769. if (r)
  770. return r;
  771. r = rv770_cp_load_microcode(rdev);
  772. if (r)
  773. return r;
  774. r = r600_cp_resume(rdev);
  775. if (r)
  776. return r;
  777. r = r600_wb_init(rdev);
  778. if (r)
  779. return r;
  780. return 0;
  781. }
  782. int rv770_resume(struct radeon_device *rdev)
  783. {
  784. int r;
  785. if (radeon_gpu_reset(rdev)) {
  786. /* FIXME: what do we want to do here ? */
  787. }
  788. /* post card */
  789. if (rdev->is_atom_bios) {
  790. atom_asic_init(rdev->mode_info.atom_context);
  791. } else {
  792. radeon_combios_asic_init(rdev->ddev);
  793. }
  794. /* Initialize clocks */
  795. r = radeon_clocks_init(rdev);
  796. if (r) {
  797. return r;
  798. }
  799. r = rv770_startup(rdev);
  800. if (r) {
  801. DRM_ERROR("r600 startup failed on resume\n");
  802. return r;
  803. }
  804. r = radeon_ib_test(rdev);
  805. if (r) {
  806. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  807. return r;
  808. }
  809. return r;
  810. }
  811. int rv770_suspend(struct radeon_device *rdev)
  812. {
  813. /* FIXME: we should wait for ring to be empty */
  814. r700_cp_stop(rdev);
  815. rdev->cp.ready = false;
  816. rv770_pcie_gart_disable(rdev);
  817. /* unpin shaders bo */
  818. radeon_object_unpin(rdev->r600_blit.shader_obj);
  819. return 0;
  820. }
  821. /* Plan is to move initialization in that function and use
  822. * helper function so that radeon_device_init pretty much
  823. * do nothing more than calling asic specific function. This
  824. * should also allow to remove a bunch of callback function
  825. * like vram_info.
  826. */
  827. int rv770_init(struct radeon_device *rdev)
  828. {
  829. int r;
  830. rdev->new_init_path = true;
  831. r = radeon_dummy_page_init(rdev);
  832. if (r)
  833. return r;
  834. /* This don't do much */
  835. r = radeon_gem_init(rdev);
  836. if (r)
  837. return r;
  838. /* Read BIOS */
  839. if (!radeon_get_bios(rdev)) {
  840. if (ASIC_IS_AVIVO(rdev))
  841. return -EINVAL;
  842. }
  843. /* Must be an ATOMBIOS */
  844. if (!rdev->is_atom_bios)
  845. return -EINVAL;
  846. r = radeon_atombios_init(rdev);
  847. if (r)
  848. return r;
  849. /* Post card if necessary */
  850. if (!r600_card_posted(rdev) && rdev->bios) {
  851. DRM_INFO("GPU not posted. posting now...\n");
  852. atom_asic_init(rdev->mode_info.atom_context);
  853. }
  854. /* Initialize scratch registers */
  855. r600_scratch_init(rdev);
  856. /* Initialize surface registers */
  857. radeon_surface_init(rdev);
  858. radeon_get_clock_info(rdev->ddev);
  859. r = radeon_clocks_init(rdev);
  860. if (r)
  861. return r;
  862. /* Fence driver */
  863. r = radeon_fence_driver_init(rdev);
  864. if (r)
  865. return r;
  866. r = rv770_mc_init(rdev);
  867. if (r) {
  868. if (rdev->flags & RADEON_IS_AGP) {
  869. /* Retry with disabling AGP */
  870. rv770_fini(rdev);
  871. rdev->flags &= ~RADEON_IS_AGP;
  872. return rv770_init(rdev);
  873. }
  874. return r;
  875. }
  876. /* Memory manager */
  877. r = radeon_object_init(rdev);
  878. if (r)
  879. return r;
  880. rdev->cp.ring_obj = NULL;
  881. r600_ring_init(rdev, 1024 * 1024);
  882. if (!rdev->me_fw || !rdev->pfp_fw) {
  883. r = r600_cp_init_microcode(rdev);
  884. if (r) {
  885. DRM_ERROR("Failed to load firmware!\n");
  886. return r;
  887. }
  888. }
  889. r = r600_pcie_gart_init(rdev);
  890. if (r)
  891. return r;
  892. rdev->accel_working = true;
  893. r = r600_blit_init(rdev);
  894. if (r) {
  895. DRM_ERROR("radeon: failled blitter (%d).\n", r);
  896. rdev->accel_working = false;
  897. }
  898. r = rv770_startup(rdev);
  899. if (r) {
  900. if (rdev->flags & RADEON_IS_AGP) {
  901. /* Retry with disabling AGP */
  902. rv770_fini(rdev);
  903. rdev->flags &= ~RADEON_IS_AGP;
  904. return rv770_init(rdev);
  905. }
  906. rdev->accel_working = false;
  907. }
  908. if (rdev->accel_working) {
  909. r = radeon_ib_pool_init(rdev);
  910. if (r) {
  911. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  912. rdev->accel_working = false;
  913. }
  914. r = radeon_ib_test(rdev);
  915. if (r) {
  916. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  917. rdev->accel_working = false;
  918. }
  919. }
  920. return 0;
  921. }
  922. void rv770_fini(struct radeon_device *rdev)
  923. {
  924. rv770_suspend(rdev);
  925. r600_blit_fini(rdev);
  926. radeon_ring_fini(rdev);
  927. rv770_pcie_gart_fini(rdev);
  928. radeon_gem_fini(rdev);
  929. radeon_fence_driver_fini(rdev);
  930. radeon_clocks_fini(rdev);
  931. #if __OS_HAS_AGP
  932. if (rdev->flags & RADEON_IS_AGP)
  933. radeon_agp_fini(rdev);
  934. #endif
  935. radeon_object_fini(rdev);
  936. if (rdev->is_atom_bios) {
  937. radeon_atombios_fini(rdev);
  938. } else {
  939. radeon_combios_fini(rdev);
  940. }
  941. kfree(rdev->bios);
  942. rdev->bios = NULL;
  943. radeon_dummy_page_fini(rdev);
  944. }