r520.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. /* r520,rv530,rv560,rv570,r580 depends on : */
  32. void r100_hdp_reset(struct radeon_device *rdev);
  33. void r420_pipes_init(struct radeon_device *rdev);
  34. void rs600_mc_disable_clients(struct radeon_device *rdev);
  35. int rv515_debugfs_pipes_info_init(struct radeon_device *rdev);
  36. int rv515_debugfs_ga_info_init(struct radeon_device *rdev);
  37. /* This files gather functions specifics to:
  38. * r520,rv530,rv560,rv570,r580
  39. *
  40. * Some of these functions might be used by newer ASICs.
  41. */
  42. void r520_gpu_init(struct radeon_device *rdev);
  43. int r520_mc_wait_for_idle(struct radeon_device *rdev);
  44. /*
  45. * MC
  46. */
  47. int r520_mc_init(struct radeon_device *rdev)
  48. {
  49. uint32_t tmp;
  50. int r;
  51. if (r100_debugfs_rbbm_init(rdev)) {
  52. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  53. }
  54. if (rv515_debugfs_pipes_info_init(rdev)) {
  55. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  56. }
  57. if (rv515_debugfs_ga_info_init(rdev)) {
  58. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  59. }
  60. r520_gpu_init(rdev);
  61. rv370_pcie_gart_disable(rdev);
  62. /* Setup GPU memory space */
  63. rdev->mc.vram_location = 0xFFFFFFFFUL;
  64. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  65. if (rdev->flags & RADEON_IS_AGP) {
  66. r = radeon_agp_init(rdev);
  67. if (r) {
  68. printk(KERN_WARNING "[drm] Disabling AGP\n");
  69. rdev->flags &= ~RADEON_IS_AGP;
  70. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  71. } else {
  72. rdev->mc.gtt_location = rdev->mc.agp_base;
  73. }
  74. }
  75. r = radeon_mc_setup(rdev);
  76. if (r) {
  77. return r;
  78. }
  79. /* Program GPU memory space */
  80. rs600_mc_disable_clients(rdev);
  81. if (r520_mc_wait_for_idle(rdev)) {
  82. printk(KERN_WARNING "Failed to wait MC idle while "
  83. "programming pipes. Bad things might happen.\n");
  84. }
  85. /* Write VRAM size in case we are limiting it */
  86. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  87. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  88. tmp = REG_SET(R520_MC_FB_TOP, tmp >> 16);
  89. tmp |= REG_SET(R520_MC_FB_START, rdev->mc.vram_location >> 16);
  90. WREG32_MC(R520_MC_FB_LOCATION, tmp);
  91. WREG32(RS690_HDP_FB_LOCATION, rdev->mc.vram_location >> 16);
  92. WREG32(0x310, rdev->mc.vram_location);
  93. if (rdev->flags & RADEON_IS_AGP) {
  94. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  95. tmp = REG_SET(R520_MC_AGP_TOP, tmp >> 16);
  96. tmp |= REG_SET(R520_MC_AGP_START, rdev->mc.gtt_location >> 16);
  97. WREG32_MC(R520_MC_AGP_LOCATION, tmp);
  98. WREG32_MC(R520_MC_AGP_BASE, rdev->mc.agp_base);
  99. WREG32_MC(R520_MC_AGP_BASE_2, 0);
  100. } else {
  101. WREG32_MC(R520_MC_AGP_LOCATION, 0x0FFFFFFF);
  102. WREG32_MC(R520_MC_AGP_BASE, 0);
  103. WREG32_MC(R520_MC_AGP_BASE_2, 0);
  104. }
  105. return 0;
  106. }
  107. void r520_mc_fini(struct radeon_device *rdev)
  108. {
  109. }
  110. /*
  111. * Global GPU functions
  112. */
  113. void r520_errata(struct radeon_device *rdev)
  114. {
  115. rdev->pll_errata = 0;
  116. }
  117. int r520_mc_wait_for_idle(struct radeon_device *rdev)
  118. {
  119. unsigned i;
  120. uint32_t tmp;
  121. for (i = 0; i < rdev->usec_timeout; i++) {
  122. /* read MC_STATUS */
  123. tmp = RREG32_MC(R520_MC_STATUS);
  124. if (tmp & R520_MC_STATUS_IDLE) {
  125. return 0;
  126. }
  127. DRM_UDELAY(1);
  128. }
  129. return -1;
  130. }
  131. void r520_gpu_init(struct radeon_device *rdev)
  132. {
  133. unsigned pipe_select_current, gb_pipe_select, tmp;
  134. r100_hdp_reset(rdev);
  135. rv515_vga_render_disable(rdev);
  136. /*
  137. * DST_PIPE_CONFIG 0x170C
  138. * GB_TILE_CONFIG 0x4018
  139. * GB_FIFO_SIZE 0x4024
  140. * GB_PIPE_SELECT 0x402C
  141. * GB_PIPE_SELECT2 0x4124
  142. * Z_PIPE_SHIFT 0
  143. * Z_PIPE_MASK 0x000000003
  144. * GB_FIFO_SIZE2 0x4128
  145. * SC_SFIFO_SIZE_SHIFT 0
  146. * SC_SFIFO_SIZE_MASK 0x000000003
  147. * SC_MFIFO_SIZE_SHIFT 2
  148. * SC_MFIFO_SIZE_MASK 0x00000000C
  149. * FG_SFIFO_SIZE_SHIFT 4
  150. * FG_SFIFO_SIZE_MASK 0x000000030
  151. * ZB_MFIFO_SIZE_SHIFT 6
  152. * ZB_MFIFO_SIZE_MASK 0x0000000C0
  153. * GA_ENHANCE 0x4274
  154. * SU_REG_DEST 0x42C8
  155. */
  156. /* workaround for RV530 */
  157. if (rdev->family == CHIP_RV530) {
  158. WREG32(0x4128, 0xFF);
  159. }
  160. r420_pipes_init(rdev);
  161. gb_pipe_select = RREG32(0x402C);
  162. tmp = RREG32(0x170C);
  163. pipe_select_current = (tmp >> 2) & 3;
  164. tmp = (1 << pipe_select_current) |
  165. (((gb_pipe_select >> 8) & 0xF) << 4);
  166. WREG32_PLL(0x000D, tmp);
  167. if (r520_mc_wait_for_idle(rdev)) {
  168. printk(KERN_WARNING "Failed to wait MC idle while "
  169. "programming pipes. Bad things might happen.\n");
  170. }
  171. }
  172. /*
  173. * VRAM info
  174. */
  175. static void r520_vram_get_type(struct radeon_device *rdev)
  176. {
  177. uint32_t tmp;
  178. rdev->mc.vram_width = 128;
  179. rdev->mc.vram_is_ddr = true;
  180. tmp = RREG32_MC(R520_MC_CNTL0);
  181. switch ((tmp & R520_MEM_NUM_CHANNELS_MASK) >> R520_MEM_NUM_CHANNELS_SHIFT) {
  182. case 0:
  183. rdev->mc.vram_width = 32;
  184. break;
  185. case 1:
  186. rdev->mc.vram_width = 64;
  187. break;
  188. case 2:
  189. rdev->mc.vram_width = 128;
  190. break;
  191. case 3:
  192. rdev->mc.vram_width = 256;
  193. break;
  194. default:
  195. rdev->mc.vram_width = 128;
  196. break;
  197. }
  198. if (tmp & R520_MC_CHANNEL_SIZE)
  199. rdev->mc.vram_width *= 2;
  200. }
  201. void r520_vram_info(struct radeon_device *rdev)
  202. {
  203. fixed20_12 a;
  204. r520_vram_get_type(rdev);
  205. r100_vram_init_sizes(rdev);
  206. /* FIXME: we should enforce default clock in case GPU is not in
  207. * default setup
  208. */
  209. a.full = rfixed_const(100);
  210. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  211. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  212. }
  213. void r520_bandwidth_update(struct radeon_device *rdev)
  214. {
  215. rv515_bandwidth_avivo_update(rdev);
  216. }
  217. int r520_init(struct radeon_device *rdev)
  218. {
  219. rv515_set_safe_registers(rdev);
  220. return 0;
  221. }