pci.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include <linux/export.h>
  30. #include "core.h"
  31. #include "wifi.h"
  32. #include "pci.h"
  33. #include "base.h"
  34. #include "ps.h"
  35. #include "efuse.h"
  36. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  37. PCI_VENDOR_ID_INTEL,
  38. PCI_VENDOR_ID_ATI,
  39. PCI_VENDOR_ID_AMD,
  40. PCI_VENDOR_ID_SI
  41. };
  42. static const u8 ac_to_hwq[] = {
  43. VO_QUEUE,
  44. VI_QUEUE,
  45. BE_QUEUE,
  46. BK_QUEUE
  47. };
  48. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  49. struct sk_buff *skb)
  50. {
  51. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  52. __le16 fc = rtl_get_fc(skb);
  53. u8 queue_index = skb_get_queue_mapping(skb);
  54. if (unlikely(ieee80211_is_beacon(fc)))
  55. return BEACON_QUEUE;
  56. if (ieee80211_is_mgmt(fc))
  57. return MGNT_QUEUE;
  58. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  59. if (ieee80211_is_nullfunc(fc))
  60. return HIGH_QUEUE;
  61. return ac_to_hwq[queue_index];
  62. }
  63. /* Update PCI dependent default settings*/
  64. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  65. {
  66. struct rtl_priv *rtlpriv = rtl_priv(hw);
  67. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  68. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  69. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  70. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  71. u8 init_aspm;
  72. ppsc->reg_rfps_level = 0;
  73. ppsc->support_aspm = 0;
  74. /*Update PCI ASPM setting */
  75. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  76. switch (rtlpci->const_pci_aspm) {
  77. case 0:
  78. /*No ASPM */
  79. break;
  80. case 1:
  81. /*ASPM dynamically enabled/disable. */
  82. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  83. break;
  84. case 2:
  85. /*ASPM with Clock Req dynamically enabled/disable. */
  86. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  87. RT_RF_OFF_LEVL_CLK_REQ);
  88. break;
  89. case 3:
  90. /*
  91. * Always enable ASPM and Clock Req
  92. * from initialization to halt.
  93. * */
  94. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  95. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  96. RT_RF_OFF_LEVL_CLK_REQ);
  97. break;
  98. case 4:
  99. /*
  100. * Always enable ASPM without Clock Req
  101. * from initialization to halt.
  102. * */
  103. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  104. RT_RF_OFF_LEVL_CLK_REQ);
  105. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  106. break;
  107. }
  108. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  109. /*Update Radio OFF setting */
  110. switch (rtlpci->const_hwsw_rfoff_d3) {
  111. case 1:
  112. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  113. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  114. break;
  115. case 2:
  116. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  117. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  118. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  119. break;
  120. case 3:
  121. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  122. break;
  123. }
  124. /*Set HW definition to determine if it supports ASPM. */
  125. switch (rtlpci->const_support_pciaspm) {
  126. case 0:{
  127. /*Not support ASPM. */
  128. bool support_aspm = false;
  129. ppsc->support_aspm = support_aspm;
  130. break;
  131. }
  132. case 1:{
  133. /*Support ASPM. */
  134. bool support_aspm = true;
  135. bool support_backdoor = true;
  136. ppsc->support_aspm = support_aspm;
  137. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  138. !priv->ndis_adapter.amd_l1_patch)
  139. support_backdoor = false; */
  140. ppsc->support_backdoor = support_backdoor;
  141. break;
  142. }
  143. case 2:
  144. /*ASPM value set by chipset. */
  145. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  146. bool support_aspm = true;
  147. ppsc->support_aspm = support_aspm;
  148. }
  149. break;
  150. default:
  151. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  152. ("switch case not process\n"));
  153. break;
  154. }
  155. /* toshiba aspm issue, toshiba will set aspm selfly
  156. * so we should not set aspm in driver */
  157. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  158. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  159. init_aspm == 0x43)
  160. ppsc->support_aspm = false;
  161. }
  162. static bool _rtl_pci_platform_switch_device_pci_aspm(
  163. struct ieee80211_hw *hw,
  164. u8 value)
  165. {
  166. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  167. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  168. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  169. value |= 0x40;
  170. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  171. return false;
  172. }
  173. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  174. static bool _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  175. {
  176. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  177. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  178. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  179. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  180. udelay(100);
  181. return true;
  182. }
  183. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  184. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  185. {
  186. struct rtl_priv *rtlpriv = rtl_priv(hw);
  187. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  188. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  189. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  190. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  191. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  192. /*Retrieve original configuration settings. */
  193. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  194. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  195. pcibridge_linkctrlreg;
  196. u16 aspmlevel = 0;
  197. u8 tmp_u1b = 0;
  198. if (!ppsc->support_aspm)
  199. return;
  200. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  201. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  202. ("PCI(Bridge) UNKNOWN.\n"));
  203. return;
  204. }
  205. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  206. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  207. _rtl_pci_switch_clk_req(hw, 0x0);
  208. }
  209. /*for promising device will in L0 state after an I/O. */
  210. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  211. /*Set corresponding value. */
  212. aspmlevel |= BIT(0) | BIT(1);
  213. linkctrl_reg &= ~aspmlevel;
  214. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  215. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  216. udelay(50);
  217. /*4 Disable Pci Bridge ASPM */
  218. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  219. pcibridge_linkctrlreg);
  220. udelay(50);
  221. }
  222. /*
  223. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  224. *power saving We should follow the sequence to enable
  225. *RTL8192SE first then enable Pci Bridge ASPM
  226. *or the system will show bluescreen.
  227. */
  228. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  229. {
  230. struct rtl_priv *rtlpriv = rtl_priv(hw);
  231. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  232. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  233. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  234. u8 pcibridge_busnum = pcipriv->ndis_adapter.pcibridge_busnum;
  235. u8 pcibridge_devnum = pcipriv->ndis_adapter.pcibridge_devnum;
  236. u8 pcibridge_funcnum = pcipriv->ndis_adapter.pcibridge_funcnum;
  237. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  238. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  239. u16 aspmlevel;
  240. u8 u_pcibridge_aspmsetting;
  241. u8 u_device_aspmsetting;
  242. if (!ppsc->support_aspm)
  243. return;
  244. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  245. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  246. ("PCI(Bridge) UNKNOWN.\n"));
  247. return;
  248. }
  249. /*4 Enable Pci Bridge ASPM */
  250. u_pcibridge_aspmsetting =
  251. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  252. rtlpci->const_hostpci_aspm_setting;
  253. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  254. u_pcibridge_aspmsetting &= ~BIT(0);
  255. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  256. u_pcibridge_aspmsetting);
  257. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  258. ("PlatformEnableASPM():PciBridge busnumber[%x], "
  259. "DevNumbe[%x], funcnumber[%x], Write reg[%x] = %x\n",
  260. pcibridge_busnum, pcibridge_devnum, pcibridge_funcnum,
  261. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  262. u_pcibridge_aspmsetting));
  263. udelay(50);
  264. /*Get ASPM level (with/without Clock Req) */
  265. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  266. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  267. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  268. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  269. u_device_aspmsetting |= aspmlevel;
  270. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  271. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  272. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  273. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  274. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  275. }
  276. udelay(100);
  277. }
  278. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  279. {
  280. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  281. bool status = false;
  282. u8 offset_e0;
  283. unsigned offset_e4;
  284. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  285. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  286. if (offset_e0 == 0xA0) {
  287. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  288. if (offset_e4 & BIT(23))
  289. status = true;
  290. }
  291. return status;
  292. }
  293. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  294. {
  295. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  296. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  297. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  298. u8 linkctrl_reg;
  299. u8 num4bbytes;
  300. num4bbytes = (capabilityoffset + 0x10) / 4;
  301. /*Read Link Control Register */
  302. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  303. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  304. }
  305. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  306. struct ieee80211_hw *hw)
  307. {
  308. struct rtl_priv *rtlpriv = rtl_priv(hw);
  309. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  310. u8 tmp;
  311. int pos;
  312. u8 linkctrl_reg;
  313. /*Link Control Register */
  314. pos = pci_pcie_cap(pdev);
  315. pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &linkctrl_reg);
  316. pcipriv->ndis_adapter.linkctrl_reg = linkctrl_reg;
  317. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  318. ("Link Control Register =%x\n",
  319. pcipriv->ndis_adapter.linkctrl_reg));
  320. pci_read_config_byte(pdev, 0x98, &tmp);
  321. tmp |= BIT(4);
  322. pci_write_config_byte(pdev, 0x98, tmp);
  323. tmp = 0x17;
  324. pci_write_config_byte(pdev, 0x70f, tmp);
  325. }
  326. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  327. {
  328. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  329. _rtl_pci_update_default_setting(hw);
  330. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  331. /*Always enable ASPM & Clock Req. */
  332. rtl_pci_enable_aspm(hw);
  333. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  334. }
  335. }
  336. static void _rtl_pci_io_handler_init(struct device *dev,
  337. struct ieee80211_hw *hw)
  338. {
  339. struct rtl_priv *rtlpriv = rtl_priv(hw);
  340. rtlpriv->io.dev = dev;
  341. rtlpriv->io.write8_async = pci_write8_async;
  342. rtlpriv->io.write16_async = pci_write16_async;
  343. rtlpriv->io.write32_async = pci_write32_async;
  344. rtlpriv->io.read8_sync = pci_read8_sync;
  345. rtlpriv->io.read16_sync = pci_read16_sync;
  346. rtlpriv->io.read32_sync = pci_read32_sync;
  347. }
  348. static void _rtl_pci_io_handler_release(struct ieee80211_hw *hw)
  349. {
  350. }
  351. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  352. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  353. {
  354. struct rtl_priv *rtlpriv = rtl_priv(hw);
  355. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  356. u8 additionlen = FCS_LEN;
  357. struct sk_buff *next_skb;
  358. /* here open is 4, wep/tkip is 8, aes is 12*/
  359. if (info->control.hw_key)
  360. additionlen += info->control.hw_key->icv_len;
  361. /* The most skb num is 6 */
  362. tcb_desc->empkt_num = 0;
  363. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  364. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  365. struct ieee80211_tx_info *next_info;
  366. next_info = IEEE80211_SKB_CB(next_skb);
  367. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  368. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  369. next_skb->len + additionlen;
  370. tcb_desc->empkt_num++;
  371. } else {
  372. break;
  373. }
  374. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  375. next_skb))
  376. break;
  377. if (tcb_desc->empkt_num >= 5)
  378. break;
  379. }
  380. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  381. return true;
  382. }
  383. /* just for early mode now */
  384. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  385. {
  386. struct rtl_priv *rtlpriv = rtl_priv(hw);
  387. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  388. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  389. struct sk_buff *skb = NULL;
  390. struct ieee80211_tx_info *info = NULL;
  391. int tid;
  392. if (!rtlpriv->rtlhal.earlymode_enable)
  393. return;
  394. /* we juse use em for BE/BK/VI/VO */
  395. for (tid = 7; tid >= 0; tid--) {
  396. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(hw, tid)];
  397. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  398. while (!mac->act_scanning &&
  399. rtlpriv->psc.rfpwr_state == ERFON) {
  400. struct rtl_tcb_desc tcb_desc;
  401. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  402. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  403. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  404. (ring->entries - skb_queue_len(&ring->queue) > 5)) {
  405. skb = skb_dequeue(&mac->skb_waitq[tid]);
  406. } else {
  407. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  408. break;
  409. }
  410. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  411. /* Some macaddr can't do early mode. like
  412. * multicast/broadcast/no_qos data */
  413. info = IEEE80211_SKB_CB(skb);
  414. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  415. _rtl_update_earlymode_info(hw, skb,
  416. &tcb_desc, tid);
  417. rtlpriv->intf_ops->adapter_tx(hw, skb, &tcb_desc);
  418. }
  419. }
  420. }
  421. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  422. {
  423. struct rtl_priv *rtlpriv = rtl_priv(hw);
  424. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  425. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  426. while (skb_queue_len(&ring->queue)) {
  427. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  428. struct sk_buff *skb;
  429. struct ieee80211_tx_info *info;
  430. __le16 fc;
  431. u8 tid;
  432. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  433. HW_DESC_OWN);
  434. /*
  435. *beacon packet will only use the first
  436. *descriptor defautly,and the own may not
  437. *be cleared by the hardware
  438. */
  439. if (own)
  440. return;
  441. ring->idx = (ring->idx + 1) % ring->entries;
  442. skb = __skb_dequeue(&ring->queue);
  443. pci_unmap_single(rtlpci->pdev,
  444. rtlpriv->cfg->ops->
  445. get_desc((u8 *) entry, true,
  446. HW_DESC_TXBUFF_ADDR),
  447. skb->len, PCI_DMA_TODEVICE);
  448. /* remove early mode header */
  449. if (rtlpriv->rtlhal.earlymode_enable)
  450. skb_pull(skb, EM_HDR_LEN);
  451. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  452. ("new ring->idx:%d, "
  453. "free: skb_queue_len:%d, free: seq:%x\n",
  454. ring->idx,
  455. skb_queue_len(&ring->queue),
  456. *(u16 *) (skb->data + 22)));
  457. if (prio == TXCMD_QUEUE) {
  458. dev_kfree_skb(skb);
  459. goto tx_status_ok;
  460. }
  461. /* for sw LPS, just after NULL skb send out, we can
  462. * sure AP kown we are sleeped, our we should not let
  463. * rf to sleep*/
  464. fc = rtl_get_fc(skb);
  465. if (ieee80211_is_nullfunc(fc)) {
  466. if (ieee80211_has_pm(fc)) {
  467. rtlpriv->mac80211.offchan_delay = true;
  468. rtlpriv->psc.state_inap = 1;
  469. } else {
  470. rtlpriv->psc.state_inap = 0;
  471. }
  472. }
  473. /* update tid tx pkt num */
  474. tid = rtl_get_tid(skb);
  475. if (tid <= 7)
  476. rtlpriv->link_info.tidtx_inperiod[tid]++;
  477. info = IEEE80211_SKB_CB(skb);
  478. ieee80211_tx_info_clear_status(info);
  479. info->flags |= IEEE80211_TX_STAT_ACK;
  480. /*info->status.rates[0].count = 1; */
  481. ieee80211_tx_status_irqsafe(hw, skb);
  482. if ((ring->entries - skb_queue_len(&ring->queue))
  483. == 2) {
  484. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  485. ("more desc left, wake"
  486. "skb_queue@%d,ring->idx = %d,"
  487. "skb_queue_len = 0x%d\n",
  488. prio, ring->idx,
  489. skb_queue_len(&ring->queue)));
  490. ieee80211_wake_queue(hw,
  491. skb_get_queue_mapping
  492. (skb));
  493. }
  494. tx_status_ok:
  495. skb = NULL;
  496. }
  497. if (((rtlpriv->link_info.num_rx_inperiod +
  498. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  499. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  500. tasklet_schedule(&rtlpriv->works.ips_leave_tasklet);
  501. }
  502. }
  503. static void _rtl_receive_one(struct ieee80211_hw *hw, struct sk_buff *skb,
  504. struct ieee80211_rx_status rx_status)
  505. {
  506. struct rtl_priv *rtlpriv = rtl_priv(hw);
  507. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  508. __le16 fc = rtl_get_fc(skb);
  509. bool unicast = false;
  510. struct sk_buff *uskb = NULL;
  511. u8 *pdata;
  512. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  513. if (is_broadcast_ether_addr(hdr->addr1)) {
  514. ;/*TODO*/
  515. } else if (is_multicast_ether_addr(hdr->addr1)) {
  516. ;/*TODO*/
  517. } else {
  518. unicast = true;
  519. rtlpriv->stats.rxbytesunicast += skb->len;
  520. }
  521. rtl_is_special_data(hw, skb, false);
  522. if (ieee80211_is_data(fc)) {
  523. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  524. if (unicast)
  525. rtlpriv->link_info.num_rx_inperiod++;
  526. }
  527. /* for sw lps */
  528. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  529. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  530. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  531. (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
  532. (ieee80211_is_beacon(fc) || ieee80211_is_probe_resp(fc)))
  533. return;
  534. if (unlikely(!rtl_action_proc(hw, skb, false)))
  535. return;
  536. uskb = dev_alloc_skb(skb->len + 128);
  537. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status, sizeof(rx_status));
  538. pdata = (u8 *)skb_put(uskb, skb->len);
  539. memcpy(pdata, skb->data, skb->len);
  540. ieee80211_rx_irqsafe(hw, uskb);
  541. }
  542. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  543. {
  544. struct rtl_priv *rtlpriv = rtl_priv(hw);
  545. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  546. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  547. struct ieee80211_rx_status rx_status = { 0 };
  548. unsigned int count = rtlpci->rxringcount;
  549. u8 own;
  550. u8 tmp_one;
  551. u32 bufferaddress;
  552. struct rtl_stats stats = {
  553. .signal = 0,
  554. .noise = -98,
  555. .rate = 0,
  556. };
  557. int index = rtlpci->rx_ring[rx_queue_idx].idx;
  558. /*RX NORMAL PKT */
  559. while (count--) {
  560. /*rx descriptor */
  561. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  562. index];
  563. /*rx pkt */
  564. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  565. index];
  566. struct sk_buff *new_skb = NULL;
  567. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  568. false, HW_DESC_OWN);
  569. /*wait data to be filled by hardware */
  570. if (own)
  571. break;
  572. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  573. &rx_status,
  574. (u8 *) pdesc, skb);
  575. if (stats.crc || stats.hwerror)
  576. goto done;
  577. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  578. if (unlikely(!new_skb)) {
  579. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV),
  580. DBG_DMESG,
  581. ("can't alloc skb for rx\n"));
  582. goto done;
  583. }
  584. pci_unmap_single(rtlpci->pdev,
  585. *((dma_addr_t *) skb->cb),
  586. rtlpci->rxbuffersize,
  587. PCI_DMA_FROMDEVICE);
  588. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
  589. HW_DESC_RXPKT_LEN));
  590. skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
  591. /*
  592. * NOTICE This can not be use for mac80211,
  593. * this is done in mac80211 code,
  594. * if you done here sec DHCP will fail
  595. * skb_trim(skb, skb->len - 4);
  596. */
  597. _rtl_receive_one(hw, skb, rx_status);
  598. if (((rtlpriv->link_info.num_rx_inperiod +
  599. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  600. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  601. tasklet_schedule(&rtlpriv->works.ips_leave_tasklet);
  602. }
  603. dev_kfree_skb_any(skb);
  604. skb = new_skb;
  605. rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
  606. *((dma_addr_t *) skb->cb) =
  607. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  608. rtlpci->rxbuffersize,
  609. PCI_DMA_FROMDEVICE);
  610. done:
  611. bufferaddress = (*((dma_addr_t *)skb->cb));
  612. tmp_one = 1;
  613. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  614. HW_DESC_RXBUFF_ADDR,
  615. (u8 *)&bufferaddress);
  616. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  617. HW_DESC_RXPKT_LEN,
  618. (u8 *)&rtlpci->rxbuffersize);
  619. if (index == rtlpci->rxringcount - 1)
  620. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  621. HW_DESC_RXERO,
  622. (u8 *)&tmp_one);
  623. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  624. (u8 *)&tmp_one);
  625. index = (index + 1) % rtlpci->rxringcount;
  626. }
  627. rtlpci->rx_ring[rx_queue_idx].idx = index;
  628. }
  629. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  630. {
  631. struct ieee80211_hw *hw = dev_id;
  632. struct rtl_priv *rtlpriv = rtl_priv(hw);
  633. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  634. unsigned long flags;
  635. u32 inta = 0;
  636. u32 intb = 0;
  637. irqreturn_t ret = IRQ_HANDLED;
  638. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  639. /*read ISR: 4/8bytes */
  640. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  641. /*Shared IRQ or HW disappared */
  642. if (!inta || inta == 0xffff) {
  643. ret = IRQ_NONE;
  644. goto done;
  645. }
  646. /*<1> beacon related */
  647. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  648. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  649. ("beacon ok interrupt!\n"));
  650. }
  651. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  652. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  653. ("beacon err interrupt!\n"));
  654. }
  655. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  656. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  657. ("beacon interrupt!\n"));
  658. }
  659. if (inta & rtlpriv->cfg->maps[RTL_IMR_BcnInt]) {
  660. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  661. ("prepare beacon for interrupt!\n"));
  662. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  663. }
  664. /*<3> Tx related */
  665. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  666. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("IMR_TXFOVW!\n"));
  667. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  668. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  669. ("Manage ok interrupt!\n"));
  670. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  671. }
  672. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  673. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  674. ("HIGH_QUEUE ok interrupt!\n"));
  675. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  676. }
  677. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  678. rtlpriv->link_info.num_tx_inperiod++;
  679. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  680. ("BK Tx OK interrupt!\n"));
  681. _rtl_pci_tx_isr(hw, BK_QUEUE);
  682. }
  683. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  684. rtlpriv->link_info.num_tx_inperiod++;
  685. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  686. ("BE TX OK interrupt!\n"));
  687. _rtl_pci_tx_isr(hw, BE_QUEUE);
  688. }
  689. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  690. rtlpriv->link_info.num_tx_inperiod++;
  691. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  692. ("VI TX OK interrupt!\n"));
  693. _rtl_pci_tx_isr(hw, VI_QUEUE);
  694. }
  695. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  696. rtlpriv->link_info.num_tx_inperiod++;
  697. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  698. ("Vo TX OK interrupt!\n"));
  699. _rtl_pci_tx_isr(hw, VO_QUEUE);
  700. }
  701. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  702. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  703. rtlpriv->link_info.num_tx_inperiod++;
  704. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  705. ("CMD TX OK interrupt!\n"));
  706. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  707. }
  708. }
  709. /*<2> Rx related */
  710. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  711. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, ("Rx ok interrupt!\n"));
  712. _rtl_pci_rx_interrupt(hw);
  713. }
  714. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  715. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  716. ("rx descriptor unavailable!\n"));
  717. _rtl_pci_rx_interrupt(hw);
  718. }
  719. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  720. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("rx overflow !\n"));
  721. _rtl_pci_rx_interrupt(hw);
  722. }
  723. if (rtlpriv->rtlhal.earlymode_enable)
  724. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  725. done:
  726. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  727. return ret;
  728. }
  729. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  730. {
  731. _rtl_pci_tx_chk_waitq(hw);
  732. }
  733. static void _rtl_pci_ips_leave_tasklet(struct ieee80211_hw *hw)
  734. {
  735. rtl_lps_leave(hw);
  736. }
  737. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  738. {
  739. struct rtl_priv *rtlpriv = rtl_priv(hw);
  740. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  741. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  742. struct rtl8192_tx_ring *ring = NULL;
  743. struct ieee80211_hdr *hdr = NULL;
  744. struct ieee80211_tx_info *info = NULL;
  745. struct sk_buff *pskb = NULL;
  746. struct rtl_tx_desc *pdesc = NULL;
  747. struct rtl_tcb_desc tcb_desc;
  748. u8 temp_one = 1;
  749. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  750. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  751. pskb = __skb_dequeue(&ring->queue);
  752. if (pskb)
  753. kfree_skb(pskb);
  754. /*NB: the beacon data buffer must be 32-bit aligned. */
  755. pskb = ieee80211_beacon_get(hw, mac->vif);
  756. if (pskb == NULL)
  757. return;
  758. hdr = rtl_get_hdr(pskb);
  759. info = IEEE80211_SKB_CB(pskb);
  760. pdesc = &ring->desc[0];
  761. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  762. info, pskb, BEACON_QUEUE, &tcb_desc);
  763. __skb_queue_tail(&ring->queue, pskb);
  764. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  765. (u8 *)&temp_one);
  766. return;
  767. }
  768. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  769. {
  770. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  771. u8 i;
  772. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  773. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  774. /*
  775. *we just alloc 2 desc for beacon queue,
  776. *because we just need first desc in hw beacon.
  777. */
  778. rtlpci->txringcount[BEACON_QUEUE] = 2;
  779. /*
  780. *BE queue need more descriptor for performance
  781. *consideration or, No more tx desc will happen,
  782. *and may cause mac80211 mem leakage.
  783. */
  784. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  785. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  786. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  787. }
  788. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  789. struct pci_dev *pdev)
  790. {
  791. struct rtl_priv *rtlpriv = rtl_priv(hw);
  792. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  793. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  794. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  795. rtlpci->up_first_time = true;
  796. rtlpci->being_init_adapter = false;
  797. rtlhal->hw = hw;
  798. rtlpci->pdev = pdev;
  799. /*Tx/Rx related var */
  800. _rtl_pci_init_trx_var(hw);
  801. /*IBSS*/ mac->beacon_interval = 100;
  802. /*AMPDU*/
  803. mac->min_space_cfg = 0;
  804. mac->max_mss_density = 0;
  805. /*set sane AMPDU defaults */
  806. mac->current_ampdu_density = 7;
  807. mac->current_ampdu_factor = 3;
  808. /*QOS*/
  809. rtlpci->acm_method = eAcmWay2_SW;
  810. /*task */
  811. tasklet_init(&rtlpriv->works.irq_tasklet,
  812. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  813. (unsigned long)hw);
  814. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  815. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  816. (unsigned long)hw);
  817. tasklet_init(&rtlpriv->works.ips_leave_tasklet,
  818. (void (*)(unsigned long))_rtl_pci_ips_leave_tasklet,
  819. (unsigned long)hw);
  820. }
  821. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  822. unsigned int prio, unsigned int entries)
  823. {
  824. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  825. struct rtl_priv *rtlpriv = rtl_priv(hw);
  826. struct rtl_tx_desc *ring;
  827. dma_addr_t dma;
  828. u32 nextdescaddress;
  829. int i;
  830. ring = pci_alloc_consistent(rtlpci->pdev,
  831. sizeof(*ring) * entries, &dma);
  832. if (!ring || (unsigned long)ring & 0xFF) {
  833. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  834. ("Cannot allocate TX ring (prio = %d)\n", prio));
  835. return -ENOMEM;
  836. }
  837. memset(ring, 0, sizeof(*ring) * entries);
  838. rtlpci->tx_ring[prio].desc = ring;
  839. rtlpci->tx_ring[prio].dma = dma;
  840. rtlpci->tx_ring[prio].idx = 0;
  841. rtlpci->tx_ring[prio].entries = entries;
  842. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  843. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  844. ("queue:%d, ring_addr:%p\n", prio, ring));
  845. for (i = 0; i < entries; i++) {
  846. nextdescaddress = (u32) dma +
  847. ((i + 1) % entries) *
  848. sizeof(*ring);
  849. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  850. true, HW_DESC_TX_NEXTDESC_ADDR,
  851. (u8 *)&nextdescaddress);
  852. }
  853. return 0;
  854. }
  855. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  856. {
  857. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  858. struct rtl_priv *rtlpriv = rtl_priv(hw);
  859. struct rtl_rx_desc *entry = NULL;
  860. int i, rx_queue_idx;
  861. u8 tmp_one = 1;
  862. /*
  863. *rx_queue_idx 0:RX_MPDU_QUEUE
  864. *rx_queue_idx 1:RX_CMD_QUEUE
  865. */
  866. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  867. rx_queue_idx++) {
  868. rtlpci->rx_ring[rx_queue_idx].desc =
  869. pci_alloc_consistent(rtlpci->pdev,
  870. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  871. desc) * rtlpci->rxringcount,
  872. &rtlpci->rx_ring[rx_queue_idx].dma);
  873. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  874. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  875. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  876. ("Cannot allocate RX ring\n"));
  877. return -ENOMEM;
  878. }
  879. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  880. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  881. rtlpci->rxringcount);
  882. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  883. /* If amsdu_8k is disabled, set buffersize to 4096. This
  884. * change will reduce memory fragmentation.
  885. */
  886. if (rtlpci->rxbuffersize > 4096 &&
  887. rtlpriv->rtlhal.disable_amsdu_8k)
  888. rtlpci->rxbuffersize = 4096;
  889. for (i = 0; i < rtlpci->rxringcount; i++) {
  890. struct sk_buff *skb =
  891. dev_alloc_skb(rtlpci->rxbuffersize);
  892. u32 bufferaddress;
  893. if (!skb)
  894. return 0;
  895. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  896. /*skb->dev = dev; */
  897. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  898. /*
  899. *just set skb->cb to mapping addr
  900. *for pci_unmap_single use
  901. */
  902. *((dma_addr_t *) skb->cb) =
  903. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  904. rtlpci->rxbuffersize,
  905. PCI_DMA_FROMDEVICE);
  906. bufferaddress = (*((dma_addr_t *)skb->cb));
  907. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  908. HW_DESC_RXBUFF_ADDR,
  909. (u8 *)&bufferaddress);
  910. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  911. HW_DESC_RXPKT_LEN,
  912. (u8 *)&rtlpci->
  913. rxbuffersize);
  914. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  915. HW_DESC_RXOWN,
  916. (u8 *)&tmp_one);
  917. }
  918. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  919. HW_DESC_RXERO, (u8 *)&tmp_one);
  920. }
  921. return 0;
  922. }
  923. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  924. unsigned int prio)
  925. {
  926. struct rtl_priv *rtlpriv = rtl_priv(hw);
  927. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  928. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  929. while (skb_queue_len(&ring->queue)) {
  930. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  931. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  932. pci_unmap_single(rtlpci->pdev,
  933. rtlpriv->cfg->
  934. ops->get_desc((u8 *) entry, true,
  935. HW_DESC_TXBUFF_ADDR),
  936. skb->len, PCI_DMA_TODEVICE);
  937. kfree_skb(skb);
  938. ring->idx = (ring->idx + 1) % ring->entries;
  939. }
  940. pci_free_consistent(rtlpci->pdev,
  941. sizeof(*ring->desc) * ring->entries,
  942. ring->desc, ring->dma);
  943. ring->desc = NULL;
  944. }
  945. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  946. {
  947. int i, rx_queue_idx;
  948. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  949. /*rx_queue_idx 1:RX_CMD_QUEUE */
  950. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  951. rx_queue_idx++) {
  952. for (i = 0; i < rtlpci->rxringcount; i++) {
  953. struct sk_buff *skb =
  954. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  955. if (!skb)
  956. continue;
  957. pci_unmap_single(rtlpci->pdev,
  958. *((dma_addr_t *) skb->cb),
  959. rtlpci->rxbuffersize,
  960. PCI_DMA_FROMDEVICE);
  961. kfree_skb(skb);
  962. }
  963. pci_free_consistent(rtlpci->pdev,
  964. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  965. desc) * rtlpci->rxringcount,
  966. rtlpci->rx_ring[rx_queue_idx].desc,
  967. rtlpci->rx_ring[rx_queue_idx].dma);
  968. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  969. }
  970. }
  971. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  972. {
  973. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  974. int ret;
  975. int i;
  976. ret = _rtl_pci_init_rx_ring(hw);
  977. if (ret)
  978. return ret;
  979. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  980. ret = _rtl_pci_init_tx_ring(hw, i,
  981. rtlpci->txringcount[i]);
  982. if (ret)
  983. goto err_free_rings;
  984. }
  985. return 0;
  986. err_free_rings:
  987. _rtl_pci_free_rx_ring(rtlpci);
  988. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  989. if (rtlpci->tx_ring[i].desc)
  990. _rtl_pci_free_tx_ring(hw, i);
  991. return 1;
  992. }
  993. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  994. {
  995. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  996. u32 i;
  997. /*free rx rings */
  998. _rtl_pci_free_rx_ring(rtlpci);
  999. /*free tx rings */
  1000. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1001. _rtl_pci_free_tx_ring(hw, i);
  1002. return 0;
  1003. }
  1004. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1005. {
  1006. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1007. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1008. int i, rx_queue_idx;
  1009. unsigned long flags;
  1010. u8 tmp_one = 1;
  1011. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1012. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1013. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1014. rx_queue_idx++) {
  1015. /*
  1016. *force the rx_ring[RX_MPDU_QUEUE/
  1017. *RX_CMD_QUEUE].idx to the first one
  1018. */
  1019. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1020. struct rtl_rx_desc *entry = NULL;
  1021. for (i = 0; i < rtlpci->rxringcount; i++) {
  1022. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1023. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  1024. false,
  1025. HW_DESC_RXOWN,
  1026. (u8 *)&tmp_one);
  1027. }
  1028. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1029. }
  1030. }
  1031. /*
  1032. *after reset, release previous pending packet,
  1033. *and force the tx idx to the first one
  1034. */
  1035. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1036. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1037. if (rtlpci->tx_ring[i].desc) {
  1038. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1039. while (skb_queue_len(&ring->queue)) {
  1040. struct rtl_tx_desc *entry =
  1041. &ring->desc[ring->idx];
  1042. struct sk_buff *skb =
  1043. __skb_dequeue(&ring->queue);
  1044. pci_unmap_single(rtlpci->pdev,
  1045. rtlpriv->cfg->ops->
  1046. get_desc((u8 *)
  1047. entry,
  1048. true,
  1049. HW_DESC_TXBUFF_ADDR),
  1050. skb->len, PCI_DMA_TODEVICE);
  1051. kfree_skb(skb);
  1052. ring->idx = (ring->idx + 1) % ring->entries;
  1053. }
  1054. ring->idx = 0;
  1055. }
  1056. }
  1057. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1058. return 0;
  1059. }
  1060. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1061. struct sk_buff *skb)
  1062. {
  1063. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1064. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1065. struct ieee80211_sta *sta = info->control.sta;
  1066. struct rtl_sta_info *sta_entry = NULL;
  1067. u8 tid = rtl_get_tid(skb);
  1068. if (!sta)
  1069. return false;
  1070. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1071. if (!rtlpriv->rtlhal.earlymode_enable)
  1072. return false;
  1073. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1074. return false;
  1075. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1076. return false;
  1077. if (tid > 7)
  1078. return false;
  1079. /* maybe every tid should be checked */
  1080. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1081. return false;
  1082. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1083. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1084. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1085. return true;
  1086. }
  1087. static int rtl_pci_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  1088. struct rtl_tcb_desc *ptcb_desc)
  1089. {
  1090. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1091. struct rtl_sta_info *sta_entry = NULL;
  1092. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1093. struct ieee80211_sta *sta = info->control.sta;
  1094. struct rtl8192_tx_ring *ring;
  1095. struct rtl_tx_desc *pdesc;
  1096. u8 idx;
  1097. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1098. unsigned long flags;
  1099. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1100. __le16 fc = rtl_get_fc(skb);
  1101. u8 *pda_addr = hdr->addr1;
  1102. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1103. /*ssn */
  1104. u8 tid = 0;
  1105. u16 seq_number = 0;
  1106. u8 own;
  1107. u8 temp_one = 1;
  1108. if (ieee80211_is_auth(fc)) {
  1109. RT_TRACE(rtlpriv, COMP_SEND, DBG_DMESG, ("MAC80211_LINKING\n"));
  1110. rtl_ips_nic_on(hw);
  1111. }
  1112. if (rtlpriv->psc.sw_ps_enabled) {
  1113. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1114. !ieee80211_has_pm(fc))
  1115. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1116. }
  1117. rtl_action_proc(hw, skb, true);
  1118. if (is_multicast_ether_addr(pda_addr))
  1119. rtlpriv->stats.txbytesmulticast += skb->len;
  1120. else if (is_broadcast_ether_addr(pda_addr))
  1121. rtlpriv->stats.txbytesbroadcast += skb->len;
  1122. else
  1123. rtlpriv->stats.txbytesunicast += skb->len;
  1124. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1125. ring = &rtlpci->tx_ring[hw_queue];
  1126. if (hw_queue != BEACON_QUEUE)
  1127. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1128. ring->entries;
  1129. else
  1130. idx = 0;
  1131. pdesc = &ring->desc[idx];
  1132. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1133. true, HW_DESC_OWN);
  1134. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1135. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1136. ("No more TX desc@%d, ring->idx = %d,"
  1137. "idx = %d, skb_queue_len = 0x%d\n",
  1138. hw_queue, ring->idx, idx,
  1139. skb_queue_len(&ring->queue)));
  1140. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1141. return skb->len;
  1142. }
  1143. if (ieee80211_is_data_qos(fc)) {
  1144. tid = rtl_get_tid(skb);
  1145. if (sta) {
  1146. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1147. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1148. IEEE80211_SCTL_SEQ) >> 4;
  1149. seq_number += 1;
  1150. if (!ieee80211_has_morefrags(hdr->frame_control))
  1151. sta_entry->tids[tid].seq_number = seq_number;
  1152. }
  1153. }
  1154. if (ieee80211_is_data(fc))
  1155. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1156. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1157. info, skb, hw_queue, ptcb_desc);
  1158. __skb_queue_tail(&ring->queue, skb);
  1159. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
  1160. HW_DESC_OWN, (u8 *)&temp_one);
  1161. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1162. hw_queue != BEACON_QUEUE) {
  1163. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1164. ("less desc left, stop skb_queue@%d, "
  1165. "ring->idx = %d,"
  1166. "idx = %d, skb_queue_len = 0x%d\n",
  1167. hw_queue, ring->idx, idx,
  1168. skb_queue_len(&ring->queue)));
  1169. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1170. }
  1171. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1172. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1173. return 0;
  1174. }
  1175. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1176. {
  1177. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1178. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1179. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1180. u16 i = 0;
  1181. int queue_id;
  1182. struct rtl8192_tx_ring *ring;
  1183. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1184. u32 queue_len;
  1185. ring = &pcipriv->dev.tx_ring[queue_id];
  1186. queue_len = skb_queue_len(&ring->queue);
  1187. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1188. queue_id == TXCMD_QUEUE) {
  1189. queue_id--;
  1190. continue;
  1191. } else {
  1192. msleep(20);
  1193. i++;
  1194. }
  1195. /* we just wait 1s for all queues */
  1196. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1197. is_hal_stop(rtlhal) || i >= 200)
  1198. return;
  1199. }
  1200. }
  1201. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1202. {
  1203. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1204. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1205. _rtl_pci_deinit_trx_ring(hw);
  1206. synchronize_irq(rtlpci->pdev->irq);
  1207. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1208. tasklet_kill(&rtlpriv->works.ips_leave_tasklet);
  1209. flush_workqueue(rtlpriv->works.rtl_wq);
  1210. destroy_workqueue(rtlpriv->works.rtl_wq);
  1211. }
  1212. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1213. {
  1214. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1215. int err;
  1216. _rtl_pci_init_struct(hw, pdev);
  1217. err = _rtl_pci_init_trx_ring(hw);
  1218. if (err) {
  1219. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1220. ("tx ring initialization failed"));
  1221. return err;
  1222. }
  1223. return 1;
  1224. }
  1225. static int rtl_pci_start(struct ieee80211_hw *hw)
  1226. {
  1227. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1228. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1229. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1230. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1231. int err;
  1232. rtl_pci_reset_trx_ring(hw);
  1233. rtlpci->driver_is_goingto_unload = false;
  1234. err = rtlpriv->cfg->ops->hw_init(hw);
  1235. if (err) {
  1236. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1237. ("Failed to config hardware!\n"));
  1238. return err;
  1239. }
  1240. rtlpriv->cfg->ops->enable_interrupt(hw);
  1241. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("enable_interrupt OK\n"));
  1242. rtl_init_rx_config(hw);
  1243. /*should be after adapter start and interrupt enable. */
  1244. set_hal_start(rtlhal);
  1245. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1246. rtlpci->up_first_time = false;
  1247. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("OK\n"));
  1248. return 0;
  1249. }
  1250. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1251. {
  1252. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1253. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1254. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1255. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1256. unsigned long flags;
  1257. u8 RFInProgressTimeOut = 0;
  1258. /*
  1259. *should be before disable interrupt&adapter
  1260. *and will do it immediately.
  1261. */
  1262. set_hal_stop(rtlhal);
  1263. rtlpriv->cfg->ops->disable_interrupt(hw);
  1264. tasklet_kill(&rtlpriv->works.ips_leave_tasklet);
  1265. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1266. while (ppsc->rfchange_inprogress) {
  1267. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1268. if (RFInProgressTimeOut > 100) {
  1269. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1270. break;
  1271. }
  1272. mdelay(1);
  1273. RFInProgressTimeOut++;
  1274. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1275. }
  1276. ppsc->rfchange_inprogress = true;
  1277. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1278. rtlpci->driver_is_goingto_unload = true;
  1279. rtlpriv->cfg->ops->hw_disable(hw);
  1280. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1281. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1282. ppsc->rfchange_inprogress = false;
  1283. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1284. rtl_pci_enable_aspm(hw);
  1285. }
  1286. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1287. struct ieee80211_hw *hw)
  1288. {
  1289. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1290. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1291. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1292. struct pci_dev *bridge_pdev = pdev->bus->self;
  1293. u16 venderid;
  1294. u16 deviceid;
  1295. u8 revisionid;
  1296. u16 irqline;
  1297. u8 tmp;
  1298. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1299. venderid = pdev->vendor;
  1300. deviceid = pdev->device;
  1301. pci_read_config_byte(pdev, 0x8, &revisionid);
  1302. pci_read_config_word(pdev, 0x3C, &irqline);
  1303. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1304. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1305. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1306. * the correct driver is r8192e_pci, thus this routine should
  1307. * return false.
  1308. */
  1309. if (deviceid == RTL_PCI_8192SE_DID &&
  1310. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1311. return false;
  1312. if (deviceid == RTL_PCI_8192_DID ||
  1313. deviceid == RTL_PCI_0044_DID ||
  1314. deviceid == RTL_PCI_0047_DID ||
  1315. deviceid == RTL_PCI_8192SE_DID ||
  1316. deviceid == RTL_PCI_8174_DID ||
  1317. deviceid == RTL_PCI_8173_DID ||
  1318. deviceid == RTL_PCI_8172_DID ||
  1319. deviceid == RTL_PCI_8171_DID) {
  1320. switch (revisionid) {
  1321. case RTL_PCI_REVISION_ID_8192PCIE:
  1322. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1323. ("8192 PCI-E is found - "
  1324. "vid/did=%x/%x\n", venderid, deviceid));
  1325. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1326. break;
  1327. case RTL_PCI_REVISION_ID_8192SE:
  1328. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1329. ("8192SE is found - "
  1330. "vid/did=%x/%x\n", venderid, deviceid));
  1331. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1332. break;
  1333. default:
  1334. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1335. ("Err: Unknown device - "
  1336. "vid/did=%x/%x\n", venderid, deviceid));
  1337. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1338. break;
  1339. }
  1340. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1341. deviceid == RTL_PCI_8192CE_DID ||
  1342. deviceid == RTL_PCI_8191CE_DID ||
  1343. deviceid == RTL_PCI_8188CE_DID) {
  1344. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1345. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1346. ("8192C PCI-E is found - "
  1347. "vid/did=%x/%x\n", venderid, deviceid));
  1348. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1349. deviceid == RTL_PCI_8192DE_DID2) {
  1350. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1351. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1352. ("8192D PCI-E is found - "
  1353. "vid/did=%x/%x\n", venderid, deviceid));
  1354. } else {
  1355. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1356. ("Err: Unknown device -"
  1357. " vid/did=%x/%x\n", venderid, deviceid));
  1358. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1359. }
  1360. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1361. if (revisionid == 0 || revisionid == 1) {
  1362. if (revisionid == 0) {
  1363. RT_TRACE(rtlpriv, COMP_INIT,
  1364. DBG_LOUD, ("Find 92DE MAC0.\n"));
  1365. rtlhal->interfaceindex = 0;
  1366. } else if (revisionid == 1) {
  1367. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1368. ("Find 92DE MAC1.\n"));
  1369. rtlhal->interfaceindex = 1;
  1370. }
  1371. } else {
  1372. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1373. ("Unknown device - "
  1374. "VendorID/DeviceID=%x/%x, Revision=%x\n",
  1375. venderid, deviceid, revisionid));
  1376. rtlhal->interfaceindex = 0;
  1377. }
  1378. }
  1379. /*find bus info */
  1380. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1381. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1382. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1383. if (bridge_pdev) {
  1384. /*find bridge info if available */
  1385. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1386. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1387. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1388. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1389. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1390. ("Pci Bridge Vendor is found index:"
  1391. " %d\n", tmp));
  1392. break;
  1393. }
  1394. }
  1395. }
  1396. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1397. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1398. pcipriv->ndis_adapter.pcibridge_busnum =
  1399. bridge_pdev->bus->number;
  1400. pcipriv->ndis_adapter.pcibridge_devnum =
  1401. PCI_SLOT(bridge_pdev->devfn);
  1402. pcipriv->ndis_adapter.pcibridge_funcnum =
  1403. PCI_FUNC(bridge_pdev->devfn);
  1404. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1405. pci_pcie_cap(bridge_pdev);
  1406. pcipriv->ndis_adapter.num4bytes =
  1407. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1408. rtl_pci_get_linkcontrol_field(hw);
  1409. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1410. PCI_BRIDGE_VENDOR_AMD) {
  1411. pcipriv->ndis_adapter.amd_l1_patch =
  1412. rtl_pci_get_amd_l1_patch(hw);
  1413. }
  1414. }
  1415. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1416. ("pcidev busnumber:devnumber:funcnumber:"
  1417. "vendor:link_ctl %d:%d:%d:%x:%x\n",
  1418. pcipriv->ndis_adapter.busnumber,
  1419. pcipriv->ndis_adapter.devnumber,
  1420. pcipriv->ndis_adapter.funcnumber,
  1421. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg));
  1422. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1423. ("pci_bridge busnumber:devnumber:funcnumber:vendor:"
  1424. "pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1425. pcipriv->ndis_adapter.pcibridge_busnum,
  1426. pcipriv->ndis_adapter.pcibridge_devnum,
  1427. pcipriv->ndis_adapter.pcibridge_funcnum,
  1428. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1429. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1430. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1431. pcipriv->ndis_adapter.amd_l1_patch));
  1432. rtl_pci_parse_configuration(pdev, hw);
  1433. return true;
  1434. }
  1435. int __devinit rtl_pci_probe(struct pci_dev *pdev,
  1436. const struct pci_device_id *id)
  1437. {
  1438. struct ieee80211_hw *hw = NULL;
  1439. struct rtl_priv *rtlpriv = NULL;
  1440. struct rtl_pci_priv *pcipriv = NULL;
  1441. struct rtl_pci *rtlpci;
  1442. unsigned long pmem_start, pmem_len, pmem_flags;
  1443. int err;
  1444. err = pci_enable_device(pdev);
  1445. if (err) {
  1446. RT_ASSERT(false,
  1447. ("%s : Cannot enable new PCI device\n",
  1448. pci_name(pdev)));
  1449. return err;
  1450. }
  1451. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1452. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1453. RT_ASSERT(false, ("Unable to obtain 32bit DMA "
  1454. "for consistent allocations\n"));
  1455. pci_disable_device(pdev);
  1456. return -ENOMEM;
  1457. }
  1458. }
  1459. pci_set_master(pdev);
  1460. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1461. sizeof(struct rtl_priv), &rtl_ops);
  1462. if (!hw) {
  1463. RT_ASSERT(false,
  1464. ("%s : ieee80211 alloc failed\n", pci_name(pdev)));
  1465. err = -ENOMEM;
  1466. goto fail1;
  1467. }
  1468. SET_IEEE80211_DEV(hw, &pdev->dev);
  1469. pci_set_drvdata(pdev, hw);
  1470. rtlpriv = hw->priv;
  1471. pcipriv = (void *)rtlpriv->priv;
  1472. pcipriv->dev.pdev = pdev;
  1473. /* init cfg & intf_ops */
  1474. rtlpriv->rtlhal.interface = INTF_PCI;
  1475. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1476. rtlpriv->intf_ops = &rtl_pci_ops;
  1477. /*
  1478. *init dbgp flags before all
  1479. *other functions, because we will
  1480. *use it in other funtions like
  1481. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1482. *you can not use these macro
  1483. *before this
  1484. */
  1485. rtl_dbgp_flag_init(hw);
  1486. /* MEM map */
  1487. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1488. if (err) {
  1489. RT_ASSERT(false, ("Can't obtain PCI resources\n"));
  1490. return err;
  1491. }
  1492. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1493. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1494. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1495. /*shared mem start */
  1496. rtlpriv->io.pci_mem_start =
  1497. (unsigned long)pci_iomap(pdev,
  1498. rtlpriv->cfg->bar_id, pmem_len);
  1499. if (rtlpriv->io.pci_mem_start == 0) {
  1500. RT_ASSERT(false, ("Can't map PCI mem\n"));
  1501. goto fail2;
  1502. }
  1503. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1504. ("mem mapped space: start: 0x%08lx len:%08lx "
  1505. "flags:%08lx, after map:0x%08lx\n",
  1506. pmem_start, pmem_len, pmem_flags,
  1507. rtlpriv->io.pci_mem_start));
  1508. /* Disable Clk Request */
  1509. pci_write_config_byte(pdev, 0x81, 0);
  1510. /* leave D3 mode */
  1511. pci_write_config_byte(pdev, 0x44, 0);
  1512. pci_write_config_byte(pdev, 0x04, 0x06);
  1513. pci_write_config_byte(pdev, 0x04, 0x07);
  1514. /* find adapter */
  1515. if (!_rtl_pci_find_adapter(pdev, hw))
  1516. goto fail3;
  1517. /* Init IO handler */
  1518. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1519. /*like read eeprom and so on */
  1520. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1521. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1522. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1523. ("Can't init_sw_vars.\n"));
  1524. goto fail3;
  1525. }
  1526. rtlpriv->cfg->ops->init_sw_leds(hw);
  1527. /*aspm */
  1528. rtl_pci_init_aspm(hw);
  1529. /* Init mac80211 sw */
  1530. err = rtl_init_core(hw);
  1531. if (err) {
  1532. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1533. ("Can't allocate sw for mac80211.\n"));
  1534. goto fail3;
  1535. }
  1536. /* Init PCI sw */
  1537. err = !rtl_pci_init(hw, pdev);
  1538. if (err) {
  1539. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1540. ("Failed to init PCI.\n"));
  1541. goto fail3;
  1542. }
  1543. err = ieee80211_register_hw(hw);
  1544. if (err) {
  1545. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1546. ("Can't register mac80211 hw.\n"));
  1547. goto fail3;
  1548. } else {
  1549. rtlpriv->mac80211.mac80211_registered = 1;
  1550. }
  1551. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1552. if (err) {
  1553. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1554. ("failed to create sysfs device attributes\n"));
  1555. goto fail3;
  1556. }
  1557. /*init rfkill */
  1558. rtl_init_rfkill(hw);
  1559. rtlpci = rtl_pcidev(pcipriv);
  1560. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1561. IRQF_SHARED, KBUILD_MODNAME, hw);
  1562. if (err) {
  1563. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1564. ("%s: failed to register IRQ handler\n",
  1565. wiphy_name(hw->wiphy)));
  1566. goto fail3;
  1567. } else {
  1568. rtlpci->irq_alloc = 1;
  1569. }
  1570. set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1571. return 0;
  1572. fail3:
  1573. pci_set_drvdata(pdev, NULL);
  1574. rtl_deinit_core(hw);
  1575. _rtl_pci_io_handler_release(hw);
  1576. ieee80211_free_hw(hw);
  1577. if (rtlpriv->io.pci_mem_start != 0)
  1578. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1579. fail2:
  1580. pci_release_regions(pdev);
  1581. fail1:
  1582. pci_disable_device(pdev);
  1583. return -ENODEV;
  1584. }
  1585. EXPORT_SYMBOL(rtl_pci_probe);
  1586. void rtl_pci_disconnect(struct pci_dev *pdev)
  1587. {
  1588. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1589. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1590. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1591. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1592. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1593. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1594. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1595. /*ieee80211_unregister_hw will call ops_stop */
  1596. if (rtlmac->mac80211_registered == 1) {
  1597. ieee80211_unregister_hw(hw);
  1598. rtlmac->mac80211_registered = 0;
  1599. } else {
  1600. rtl_deinit_deferred_work(hw);
  1601. rtlpriv->intf_ops->adapter_stop(hw);
  1602. }
  1603. /*deinit rfkill */
  1604. rtl_deinit_rfkill(hw);
  1605. rtl_pci_deinit(hw);
  1606. rtl_deinit_core(hw);
  1607. _rtl_pci_io_handler_release(hw);
  1608. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1609. if (rtlpci->irq_alloc) {
  1610. free_irq(rtlpci->pdev->irq, hw);
  1611. rtlpci->irq_alloc = 0;
  1612. }
  1613. if (rtlpriv->io.pci_mem_start != 0) {
  1614. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1615. pci_release_regions(pdev);
  1616. }
  1617. pci_disable_device(pdev);
  1618. rtl_pci_disable_aspm(hw);
  1619. pci_set_drvdata(pdev, NULL);
  1620. ieee80211_free_hw(hw);
  1621. }
  1622. EXPORT_SYMBOL(rtl_pci_disconnect);
  1623. /***************************************
  1624. kernel pci power state define:
  1625. PCI_D0 ((pci_power_t __force) 0)
  1626. PCI_D1 ((pci_power_t __force) 1)
  1627. PCI_D2 ((pci_power_t __force) 2)
  1628. PCI_D3hot ((pci_power_t __force) 3)
  1629. PCI_D3cold ((pci_power_t __force) 4)
  1630. PCI_UNKNOWN ((pci_power_t __force) 5)
  1631. This function is called when system
  1632. goes into suspend state mac80211 will
  1633. call rtl_mac_stop() from the mac80211
  1634. suspend function first, So there is
  1635. no need to call hw_disable here.
  1636. ****************************************/
  1637. int rtl_pci_suspend(struct device *dev)
  1638. {
  1639. struct pci_dev *pdev = to_pci_dev(dev);
  1640. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1641. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1642. rtlpriv->cfg->ops->hw_suspend(hw);
  1643. rtl_deinit_rfkill(hw);
  1644. return 0;
  1645. }
  1646. EXPORT_SYMBOL(rtl_pci_suspend);
  1647. int rtl_pci_resume(struct device *dev)
  1648. {
  1649. struct pci_dev *pdev = to_pci_dev(dev);
  1650. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1651. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1652. rtlpriv->cfg->ops->hw_resume(hw);
  1653. rtl_init_rfkill(hw);
  1654. return 0;
  1655. }
  1656. EXPORT_SYMBOL(rtl_pci_resume);
  1657. struct rtl_intf_ops rtl_pci_ops = {
  1658. .read_efuse_byte = read_efuse_byte,
  1659. .adapter_start = rtl_pci_start,
  1660. .adapter_stop = rtl_pci_stop,
  1661. .adapter_tx = rtl_pci_tx,
  1662. .flush = rtl_pci_flush,
  1663. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1664. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1665. .disable_aspm = rtl_pci_disable_aspm,
  1666. .enable_aspm = rtl_pci_enable_aspm,
  1667. };