Kconfig 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. menuconfig CRYPTO_HW
  2. bool "Hardware crypto devices"
  3. default y
  4. ---help---
  5. Say Y here to get to see options for hardware crypto devices and
  6. processors. This option alone does not add any kernel code.
  7. If you say N, all options in this submenu will be skipped and disabled.
  8. if CRYPTO_HW
  9. config CRYPTO_DEV_PADLOCK
  10. tristate "Support for VIA PadLock ACE"
  11. depends on X86 && !UML
  12. help
  13. Some VIA processors come with an integrated crypto engine
  14. (so called VIA PadLock ACE, Advanced Cryptography Engine)
  15. that provides instructions for very fast cryptographic
  16. operations with supported algorithms.
  17. The instructions are used only when the CPU supports them.
  18. Otherwise software encryption is used.
  19. config CRYPTO_DEV_PADLOCK_AES
  20. tristate "PadLock driver for AES algorithm"
  21. depends on CRYPTO_DEV_PADLOCK
  22. select CRYPTO_BLKCIPHER
  23. select CRYPTO_AES
  24. help
  25. Use VIA PadLock for AES algorithm.
  26. Available in VIA C3 and newer CPUs.
  27. If unsure say M. The compiled module will be
  28. called padlock-aes.
  29. config CRYPTO_DEV_PADLOCK_SHA
  30. tristate "PadLock driver for SHA1 and SHA256 algorithms"
  31. depends on CRYPTO_DEV_PADLOCK
  32. select CRYPTO_HASH
  33. select CRYPTO_SHA1
  34. select CRYPTO_SHA256
  35. help
  36. Use VIA PadLock for SHA1/SHA256 algorithms.
  37. Available in VIA C7 and newer processors.
  38. If unsure say M. The compiled module will be
  39. called padlock-sha.
  40. config CRYPTO_DEV_GEODE
  41. tristate "Support for the Geode LX AES engine"
  42. depends on X86_32 && PCI
  43. select CRYPTO_ALGAPI
  44. select CRYPTO_BLKCIPHER
  45. help
  46. Say 'Y' here to use the AMD Geode LX processor on-board AES
  47. engine for the CryptoAPI AES algorithm.
  48. To compile this driver as a module, choose M here: the module
  49. will be called geode-aes.
  50. config ZCRYPT
  51. tristate "Support for PCI-attached cryptographic adapters"
  52. depends on S390
  53. select ZCRYPT_MONOLITHIC if ZCRYPT="y"
  54. select HW_RANDOM
  55. help
  56. Select this option if you want to use a PCI-attached cryptographic
  57. adapter like:
  58. + PCI Cryptographic Accelerator (PCICA)
  59. + PCI Cryptographic Coprocessor (PCICC)
  60. + PCI-X Cryptographic Coprocessor (PCIXCC)
  61. + Crypto Express2 Coprocessor (CEX2C)
  62. + Crypto Express2 Accelerator (CEX2A)
  63. config ZCRYPT_MONOLITHIC
  64. bool "Monolithic zcrypt module"
  65. depends on ZCRYPT
  66. help
  67. Select this option if you want to have a single module z90crypt,
  68. that contains all parts of the crypto device driver (ap bus,
  69. request router and all the card drivers).
  70. config CRYPTO_SHA1_S390
  71. tristate "SHA1 digest algorithm"
  72. depends on S390
  73. select CRYPTO_HASH
  74. help
  75. This is the s390 hardware accelerated implementation of the
  76. SHA-1 secure hash standard (FIPS 180-1/DFIPS 180-2).
  77. It is available as of z990.
  78. config CRYPTO_SHA256_S390
  79. tristate "SHA256 digest algorithm"
  80. depends on S390
  81. select CRYPTO_HASH
  82. help
  83. This is the s390 hardware accelerated implementation of the
  84. SHA256 secure hash standard (DFIPS 180-2).
  85. It is available as of z9.
  86. config CRYPTO_SHA512_S390
  87. tristate "SHA384 and SHA512 digest algorithm"
  88. depends on S390
  89. select CRYPTO_HASH
  90. help
  91. This is the s390 hardware accelerated implementation of the
  92. SHA512 secure hash standard.
  93. It is available as of z10.
  94. config CRYPTO_DES_S390
  95. tristate "DES and Triple DES cipher algorithms"
  96. depends on S390
  97. select CRYPTO_ALGAPI
  98. select CRYPTO_BLKCIPHER
  99. help
  100. This us the s390 hardware accelerated implementation of the
  101. DES cipher algorithm (FIPS 46-2), and Triple DES EDE (FIPS 46-3).
  102. config CRYPTO_AES_S390
  103. tristate "AES cipher algorithms"
  104. depends on S390
  105. select CRYPTO_ALGAPI
  106. select CRYPTO_BLKCIPHER
  107. help
  108. This is the s390 hardware accelerated implementation of the
  109. AES cipher algorithms (FIPS-197).
  110. As of z9 the ECB and CBC modes are hardware accelerated
  111. for 128 bit keys.
  112. As of z10 the ECB and CBC modes are hardware accelerated
  113. for all AES key sizes.
  114. As of z196 the XTS mode is hardware accelerated for 256 and
  115. 512 bit keys.
  116. config S390_PRNG
  117. tristate "Pseudo random number generator device driver"
  118. depends on S390
  119. default "m"
  120. help
  121. Select this option if you want to use the s390 pseudo random number
  122. generator. The PRNG is part of the cryptographic processor functions
  123. and uses triple-DES to generate secure random numbers like the
  124. ANSI X9.17 standard. User-space programs access the
  125. pseudo-random-number device through the char device /dev/prandom.
  126. It is available as of z9.
  127. config CRYPTO_GHASH_S390
  128. tristate "GHASH digest algorithm"
  129. depends on S390
  130. select CRYPTO_HASH
  131. help
  132. This is the s390 hardware accelerated implementation of the
  133. GHASH message digest algorithm for GCM (Galois/Counter Mode).
  134. It is available as of z196.
  135. config CRYPTO_DEV_MV_CESA
  136. tristate "Marvell's Cryptographic Engine"
  137. depends on PLAT_ORION
  138. select CRYPTO_ALGAPI
  139. select CRYPTO_AES
  140. select CRYPTO_BLKCIPHER2
  141. help
  142. This driver allows you to utilize the Cryptographic Engines and
  143. Security Accelerator (CESA) which can be found on the Marvell Orion
  144. and Kirkwood SoCs, such as QNAP's TS-209.
  145. Currently the driver supports AES in ECB and CBC mode without DMA.
  146. config CRYPTO_DEV_NIAGARA2
  147. tristate "Niagara2 Stream Processing Unit driver"
  148. select CRYPTO_DES
  149. select CRYPTO_ALGAPI
  150. depends on SPARC64
  151. help
  152. Each core of a Niagara2 processor contains a Stream
  153. Processing Unit, which itself contains several cryptographic
  154. sub-units. One set provides the Modular Arithmetic Unit,
  155. used for SSL offload. The other set provides the Cipher
  156. Group, which can perform encryption, decryption, hashing,
  157. checksumming, and raw copies.
  158. config CRYPTO_DEV_HIFN_795X
  159. tristate "Driver HIFN 795x crypto accelerator chips"
  160. select CRYPTO_DES
  161. select CRYPTO_ALGAPI
  162. select CRYPTO_BLKCIPHER
  163. select HW_RANDOM if CRYPTO_DEV_HIFN_795X_RNG
  164. depends on PCI
  165. help
  166. This option allows you to have support for HIFN 795x crypto adapters.
  167. config CRYPTO_DEV_HIFN_795X_RNG
  168. bool "HIFN 795x random number generator"
  169. depends on CRYPTO_DEV_HIFN_795X
  170. help
  171. Select this option if you want to enable the random number generator
  172. on the HIFN 795x crypto adapters.
  173. source drivers/crypto/caam/Kconfig
  174. config CRYPTO_DEV_TALITOS
  175. tristate "Talitos Freescale Security Engine (SEC)"
  176. select CRYPTO_ALGAPI
  177. select CRYPTO_AUTHENC
  178. select HW_RANDOM
  179. depends on FSL_SOC
  180. help
  181. Say 'Y' here to use the Freescale Security Engine (SEC)
  182. to offload cryptographic algorithm computation.
  183. The Freescale SEC is present on PowerQUICC 'E' processors, such
  184. as the MPC8349E and MPC8548E.
  185. To compile this driver as a module, choose M here: the module
  186. will be called talitos.
  187. config CRYPTO_DEV_IXP4XX
  188. tristate "Driver for IXP4xx crypto hardware acceleration"
  189. depends on ARCH_IXP4XX
  190. select CRYPTO_DES
  191. select CRYPTO_ALGAPI
  192. select CRYPTO_AUTHENC
  193. select CRYPTO_BLKCIPHER
  194. help
  195. Driver for the IXP4xx NPE crypto engine.
  196. config CRYPTO_DEV_PPC4XX
  197. tristate "Driver AMCC PPC4xx crypto accelerator"
  198. depends on PPC && 4xx
  199. select CRYPTO_HASH
  200. select CRYPTO_ALGAPI
  201. select CRYPTO_BLKCIPHER
  202. help
  203. This option allows you to have support for AMCC crypto acceleration.
  204. config CRYPTO_DEV_OMAP_SHAM
  205. tristate "Support for OMAP SHA1/MD5 hw accelerator"
  206. depends on ARCH_OMAP2 || ARCH_OMAP3
  207. select CRYPTO_SHA1
  208. select CRYPTO_MD5
  209. help
  210. OMAP processors have SHA1/MD5 hw accelerator. Select this if you
  211. want to use the OMAP module for SHA1/MD5 algorithms.
  212. config CRYPTO_DEV_OMAP_AES
  213. tristate "Support for OMAP AES hw engine"
  214. depends on ARCH_OMAP2 || ARCH_OMAP3
  215. select CRYPTO_AES
  216. help
  217. OMAP processors have AES module accelerator. Select this if you
  218. want to use the OMAP module for AES algorithms.
  219. config CRYPTO_DEV_PICOXCELL
  220. tristate "Support for picoXcell IPSEC and Layer2 crypto engines"
  221. depends on ARCH_PICOXCELL
  222. select CRYPTO_AES
  223. select CRYPTO_AUTHENC
  224. select CRYPTO_ALGAPI
  225. select CRYPTO_DES
  226. select CRYPTO_CBC
  227. select CRYPTO_ECB
  228. select CRYPTO_SEQIV
  229. help
  230. This option enables support for the hardware offload engines in the
  231. Picochip picoXcell SoC devices. Select this for IPSEC ESP offload
  232. and for 3gpp Layer 2 ciphering support.
  233. Saying m here will build a module named pipcoxcell_crypto.
  234. config CRYPTO_DEV_S5P
  235. tristate "Support for Samsung S5PV210 crypto accelerator"
  236. depends on ARCH_S5PV210
  237. select CRYPTO_AES
  238. select CRYPTO_ALGAPI
  239. select CRYPTO_BLKCIPHER
  240. help
  241. This option allows you to have support for S5P crypto acceleration.
  242. Select this to offload Samsung S5PV210 or S5PC110 from AES
  243. algorithms execution.
  244. endif # CRYPTO_HW