gpio-omap.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/pm_runtime.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <asm/gpio.h>
  27. #include <asm/mach/irq.h>
  28. static LIST_HEAD(omap_gpio_list);
  29. struct gpio_regs {
  30. u32 irqenable1;
  31. u32 irqenable2;
  32. u32 wake_en;
  33. u32 ctrl;
  34. u32 oe;
  35. u32 leveldetect0;
  36. u32 leveldetect1;
  37. u32 risingdetect;
  38. u32 fallingdetect;
  39. u32 dataout;
  40. };
  41. struct gpio_bank {
  42. struct list_head node;
  43. unsigned long pbase;
  44. void __iomem *base;
  45. u16 irq;
  46. u16 virtual_irq_start;
  47. int method;
  48. u32 suspend_wakeup;
  49. u32 saved_wakeup;
  50. u32 non_wakeup_gpios;
  51. u32 enabled_non_wakeup_gpios;
  52. struct gpio_regs context;
  53. u32 saved_datain;
  54. u32 saved_fallingdetect;
  55. u32 saved_risingdetect;
  56. u32 level_mask;
  57. u32 toggle_mask;
  58. spinlock_t lock;
  59. struct gpio_chip chip;
  60. struct clk *dbck;
  61. u32 mod_usage;
  62. u32 dbck_enable_mask;
  63. struct device *dev;
  64. bool dbck_flag;
  65. bool loses_context;
  66. int stride;
  67. u32 width;
  68. int context_loss_count;
  69. u16 id;
  70. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  71. int (*get_context_loss_count)(struct device *dev);
  72. struct omap_gpio_reg_offs *regs;
  73. };
  74. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  75. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  76. #define GPIO_MOD_CTRL_BIT BIT(0)
  77. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  78. {
  79. void __iomem *reg = bank->base;
  80. u32 l;
  81. reg += bank->regs->direction;
  82. l = __raw_readl(reg);
  83. if (is_input)
  84. l |= 1 << gpio;
  85. else
  86. l &= ~(1 << gpio);
  87. __raw_writel(l, reg);
  88. }
  89. /* set data out value using dedicate set/clear register */
  90. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  91. {
  92. void __iomem *reg = bank->base;
  93. u32 l = GPIO_BIT(bank, gpio);
  94. if (enable)
  95. reg += bank->regs->set_dataout;
  96. else
  97. reg += bank->regs->clr_dataout;
  98. __raw_writel(l, reg);
  99. }
  100. /* set data out value using mask register */
  101. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  102. {
  103. void __iomem *reg = bank->base + bank->regs->dataout;
  104. u32 gpio_bit = GPIO_BIT(bank, gpio);
  105. u32 l;
  106. l = __raw_readl(reg);
  107. if (enable)
  108. l |= gpio_bit;
  109. else
  110. l &= ~gpio_bit;
  111. __raw_writel(l, reg);
  112. }
  113. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  114. {
  115. void __iomem *reg = bank->base + bank->regs->datain;
  116. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  117. }
  118. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  119. {
  120. void __iomem *reg = bank->base + bank->regs->dataout;
  121. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  122. }
  123. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  124. {
  125. int l = __raw_readl(base + reg);
  126. if (set)
  127. l |= mask;
  128. else
  129. l &= ~mask;
  130. __raw_writel(l, base + reg);
  131. }
  132. /**
  133. * _set_gpio_debounce - low level gpio debounce time
  134. * @bank: the gpio bank we're acting upon
  135. * @gpio: the gpio number on this @gpio
  136. * @debounce: debounce time to use
  137. *
  138. * OMAP's debounce time is in 31us steps so we need
  139. * to convert and round up to the closest unit.
  140. */
  141. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  142. unsigned debounce)
  143. {
  144. void __iomem *reg;
  145. u32 val;
  146. u32 l;
  147. if (!bank->dbck_flag)
  148. return;
  149. if (debounce < 32)
  150. debounce = 0x01;
  151. else if (debounce > 7936)
  152. debounce = 0xff;
  153. else
  154. debounce = (debounce / 0x1f) - 1;
  155. l = GPIO_BIT(bank, gpio);
  156. reg = bank->base + bank->regs->debounce;
  157. __raw_writel(debounce, reg);
  158. reg = bank->base + bank->regs->debounce_en;
  159. val = __raw_readl(reg);
  160. if (debounce) {
  161. val |= l;
  162. clk_enable(bank->dbck);
  163. } else {
  164. val &= ~l;
  165. clk_disable(bank->dbck);
  166. }
  167. bank->dbck_enable_mask = val;
  168. __raw_writel(val, reg);
  169. }
  170. static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
  171. int trigger)
  172. {
  173. void __iomem *base = bank->base;
  174. u32 gpio_bit = 1 << gpio;
  175. _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  176. trigger & IRQ_TYPE_LEVEL_LOW);
  177. _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  178. trigger & IRQ_TYPE_LEVEL_HIGH);
  179. _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  180. trigger & IRQ_TYPE_EDGE_RISING);
  181. _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  182. trigger & IRQ_TYPE_EDGE_FALLING);
  183. if (likely(!(bank->non_wakeup_gpios & gpio_bit)))
  184. _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  185. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  186. if (!bank->regs->irqctrl) {
  187. /* On omap24xx proceed only when valid GPIO bit is set */
  188. if (bank->non_wakeup_gpios) {
  189. if (!(bank->non_wakeup_gpios & gpio_bit))
  190. goto exit;
  191. }
  192. /*
  193. * Log the edge gpio and manually trigger the IRQ
  194. * after resume if the input level changes
  195. * to avoid irq lost during PER RET/OFF mode
  196. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  197. */
  198. if (trigger & IRQ_TYPE_EDGE_BOTH)
  199. bank->enabled_non_wakeup_gpios |= gpio_bit;
  200. else
  201. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  202. }
  203. exit:
  204. bank->level_mask =
  205. __raw_readl(bank->base + bank->regs->leveldetect0) |
  206. __raw_readl(bank->base + bank->regs->leveldetect1);
  207. }
  208. #ifdef CONFIG_ARCH_OMAP1
  209. /*
  210. * This only applies to chips that can't do both rising and falling edge
  211. * detection at once. For all other chips, this function is a noop.
  212. */
  213. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  214. {
  215. void __iomem *reg = bank->base;
  216. u32 l = 0;
  217. if (!bank->regs->irqctrl)
  218. return;
  219. reg += bank->regs->irqctrl;
  220. l = __raw_readl(reg);
  221. if ((l >> gpio) & 1)
  222. l &= ~(1 << gpio);
  223. else
  224. l |= 1 << gpio;
  225. __raw_writel(l, reg);
  226. }
  227. #else
  228. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  229. #endif
  230. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  231. {
  232. void __iomem *reg = bank->base;
  233. void __iomem *base = bank->base;
  234. u32 l = 0;
  235. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  236. set_gpio_trigger(bank, gpio, trigger);
  237. } else if (bank->regs->irqctrl) {
  238. reg += bank->regs->irqctrl;
  239. l = __raw_readl(reg);
  240. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  241. bank->toggle_mask |= 1 << gpio;
  242. if (trigger & IRQ_TYPE_EDGE_RISING)
  243. l |= 1 << gpio;
  244. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  245. l &= ~(1 << gpio);
  246. else
  247. return -EINVAL;
  248. __raw_writel(l, reg);
  249. } else if (bank->regs->edgectrl1) {
  250. if (gpio & 0x08)
  251. reg += bank->regs->edgectrl2;
  252. else
  253. reg += bank->regs->edgectrl1;
  254. gpio &= 0x07;
  255. l = __raw_readl(reg);
  256. l &= ~(3 << (gpio << 1));
  257. if (trigger & IRQ_TYPE_EDGE_RISING)
  258. l |= 2 << (gpio << 1);
  259. if (trigger & IRQ_TYPE_EDGE_FALLING)
  260. l |= 1 << (gpio << 1);
  261. /* Enable wake-up during idle for dynamic tick */
  262. _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
  263. __raw_writel(l, reg);
  264. }
  265. return 0;
  266. }
  267. static int gpio_irq_type(struct irq_data *d, unsigned type)
  268. {
  269. struct gpio_bank *bank;
  270. unsigned gpio;
  271. int retval;
  272. unsigned long flags;
  273. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  274. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  275. else
  276. gpio = d->irq - IH_GPIO_BASE;
  277. if (type & ~IRQ_TYPE_SENSE_MASK)
  278. return -EINVAL;
  279. bank = irq_data_get_irq_chip_data(d);
  280. if (!bank->regs->leveldetect0 &&
  281. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  282. return -EINVAL;
  283. spin_lock_irqsave(&bank->lock, flags);
  284. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  285. spin_unlock_irqrestore(&bank->lock, flags);
  286. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  287. __irq_set_handler_locked(d->irq, handle_level_irq);
  288. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  289. __irq_set_handler_locked(d->irq, handle_edge_irq);
  290. return retval;
  291. }
  292. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  293. {
  294. void __iomem *reg = bank->base;
  295. reg += bank->regs->irqstatus;
  296. __raw_writel(gpio_mask, reg);
  297. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  298. if (bank->regs->irqstatus2) {
  299. reg = bank->base + bank->regs->irqstatus2;
  300. __raw_writel(gpio_mask, reg);
  301. }
  302. /* Flush posted write for the irq status to avoid spurious interrupts */
  303. __raw_readl(reg);
  304. }
  305. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  306. {
  307. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  308. }
  309. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  310. {
  311. void __iomem *reg = bank->base;
  312. u32 l;
  313. u32 mask = (1 << bank->width) - 1;
  314. reg += bank->regs->irqenable;
  315. l = __raw_readl(reg);
  316. if (bank->regs->irqenable_inv)
  317. l = ~l;
  318. l &= mask;
  319. return l;
  320. }
  321. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  322. {
  323. void __iomem *reg = bank->base;
  324. u32 l;
  325. if (bank->regs->set_irqenable) {
  326. reg += bank->regs->set_irqenable;
  327. l = gpio_mask;
  328. } else {
  329. reg += bank->regs->irqenable;
  330. l = __raw_readl(reg);
  331. if (bank->regs->irqenable_inv)
  332. l &= ~gpio_mask;
  333. else
  334. l |= gpio_mask;
  335. }
  336. __raw_writel(l, reg);
  337. }
  338. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  339. {
  340. void __iomem *reg = bank->base;
  341. u32 l;
  342. if (bank->regs->clr_irqenable) {
  343. reg += bank->regs->clr_irqenable;
  344. l = gpio_mask;
  345. } else {
  346. reg += bank->regs->irqenable;
  347. l = __raw_readl(reg);
  348. if (bank->regs->irqenable_inv)
  349. l |= gpio_mask;
  350. else
  351. l &= ~gpio_mask;
  352. }
  353. __raw_writel(l, reg);
  354. }
  355. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  356. {
  357. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  358. }
  359. /*
  360. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  361. * 1510 does not seem to have a wake-up register. If JTAG is connected
  362. * to the target, system will wake up always on GPIO events. While
  363. * system is running all registered GPIO interrupts need to have wake-up
  364. * enabled. When system is suspended, only selected GPIO interrupts need
  365. * to have wake-up enabled.
  366. */
  367. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  368. {
  369. u32 gpio_bit = GPIO_BIT(bank, gpio);
  370. unsigned long flags;
  371. if (bank->non_wakeup_gpios & gpio_bit) {
  372. dev_err(bank->dev,
  373. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  374. return -EINVAL;
  375. }
  376. spin_lock_irqsave(&bank->lock, flags);
  377. if (enable)
  378. bank->suspend_wakeup |= gpio_bit;
  379. else
  380. bank->suspend_wakeup &= ~gpio_bit;
  381. spin_unlock_irqrestore(&bank->lock, flags);
  382. return 0;
  383. }
  384. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  385. {
  386. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  387. _set_gpio_irqenable(bank, gpio, 0);
  388. _clear_gpio_irqstatus(bank, gpio);
  389. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  390. }
  391. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  392. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  393. {
  394. unsigned int gpio = d->irq - IH_GPIO_BASE;
  395. struct gpio_bank *bank;
  396. int retval;
  397. bank = irq_data_get_irq_chip_data(d);
  398. retval = _set_gpio_wakeup(bank, gpio, enable);
  399. return retval;
  400. }
  401. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  402. {
  403. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  404. unsigned long flags;
  405. spin_lock_irqsave(&bank->lock, flags);
  406. /* Set trigger to none. You need to enable the desired trigger with
  407. * request_irq() or set_irq_type().
  408. */
  409. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  410. if (bank->regs->pinctrl) {
  411. void __iomem *reg = bank->base + bank->regs->pinctrl;
  412. /* Claim the pin for MPU */
  413. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  414. }
  415. if (bank->regs->ctrl && !bank->mod_usage) {
  416. void __iomem *reg = bank->base + bank->regs->ctrl;
  417. u32 ctrl;
  418. ctrl = __raw_readl(reg);
  419. /* Module is enabled, clocks are not gated */
  420. ctrl &= ~GPIO_MOD_CTRL_BIT;
  421. __raw_writel(ctrl, reg);
  422. }
  423. bank->mod_usage |= 1 << offset;
  424. spin_unlock_irqrestore(&bank->lock, flags);
  425. return 0;
  426. }
  427. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  428. {
  429. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  430. void __iomem *base = bank->base;
  431. unsigned long flags;
  432. spin_lock_irqsave(&bank->lock, flags);
  433. if (bank->regs->wkup_en)
  434. /* Disable wake-up during idle for dynamic tick */
  435. _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
  436. bank->mod_usage &= ~(1 << offset);
  437. if (bank->regs->ctrl && !bank->mod_usage) {
  438. void __iomem *reg = bank->base + bank->regs->ctrl;
  439. u32 ctrl;
  440. ctrl = __raw_readl(reg);
  441. /* Module is disabled, clocks are gated */
  442. ctrl |= GPIO_MOD_CTRL_BIT;
  443. __raw_writel(ctrl, reg);
  444. }
  445. _reset_gpio(bank, bank->chip.base + offset);
  446. spin_unlock_irqrestore(&bank->lock, flags);
  447. }
  448. /*
  449. * We need to unmask the GPIO bank interrupt as soon as possible to
  450. * avoid missing GPIO interrupts for other lines in the bank.
  451. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  452. * in the bank to avoid missing nested interrupts for a GPIO line.
  453. * If we wait to unmask individual GPIO lines in the bank after the
  454. * line's interrupt handler has been run, we may miss some nested
  455. * interrupts.
  456. */
  457. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  458. {
  459. void __iomem *isr_reg = NULL;
  460. u32 isr;
  461. unsigned int gpio_irq, gpio_index;
  462. struct gpio_bank *bank;
  463. u32 retrigger = 0;
  464. int unmasked = 0;
  465. struct irq_chip *chip = irq_desc_get_chip(desc);
  466. chained_irq_enter(chip, desc);
  467. bank = irq_get_handler_data(irq);
  468. isr_reg = bank->base + bank->regs->irqstatus;
  469. if (WARN_ON(!isr_reg))
  470. goto exit;
  471. while(1) {
  472. u32 isr_saved, level_mask = 0;
  473. u32 enabled;
  474. enabled = _get_gpio_irqbank_mask(bank);
  475. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  476. if (bank->level_mask)
  477. level_mask = bank->level_mask & enabled;
  478. /* clear edge sensitive interrupts before handler(s) are
  479. called so that we don't miss any interrupt occurred while
  480. executing them */
  481. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  482. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  483. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  484. /* if there is only edge sensitive GPIO pin interrupts
  485. configured, we could unmask GPIO bank interrupt immediately */
  486. if (!level_mask && !unmasked) {
  487. unmasked = 1;
  488. chained_irq_exit(chip, desc);
  489. }
  490. isr |= retrigger;
  491. retrigger = 0;
  492. if (!isr)
  493. break;
  494. gpio_irq = bank->virtual_irq_start;
  495. for (; isr != 0; isr >>= 1, gpio_irq++) {
  496. gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
  497. if (!(isr & 1))
  498. continue;
  499. /*
  500. * Some chips can't respond to both rising and falling
  501. * at the same time. If this irq was requested with
  502. * both flags, we need to flip the ICR data for the IRQ
  503. * to respond to the IRQ for the opposite direction.
  504. * This will be indicated in the bank toggle_mask.
  505. */
  506. if (bank->toggle_mask & (1 << gpio_index))
  507. _toggle_gpio_edge_triggering(bank, gpio_index);
  508. generic_handle_irq(gpio_irq);
  509. }
  510. }
  511. /* if bank has any level sensitive GPIO pin interrupt
  512. configured, we must unmask the bank interrupt only after
  513. handler(s) are executed in order to avoid spurious bank
  514. interrupt */
  515. exit:
  516. if (!unmasked)
  517. chained_irq_exit(chip, desc);
  518. }
  519. static void gpio_irq_shutdown(struct irq_data *d)
  520. {
  521. unsigned int gpio = d->irq - IH_GPIO_BASE;
  522. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  523. unsigned long flags;
  524. spin_lock_irqsave(&bank->lock, flags);
  525. _reset_gpio(bank, gpio);
  526. spin_unlock_irqrestore(&bank->lock, flags);
  527. }
  528. static void gpio_ack_irq(struct irq_data *d)
  529. {
  530. unsigned int gpio = d->irq - IH_GPIO_BASE;
  531. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  532. _clear_gpio_irqstatus(bank, gpio);
  533. }
  534. static void gpio_mask_irq(struct irq_data *d)
  535. {
  536. unsigned int gpio = d->irq - IH_GPIO_BASE;
  537. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  538. unsigned long flags;
  539. spin_lock_irqsave(&bank->lock, flags);
  540. _set_gpio_irqenable(bank, gpio, 0);
  541. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  542. spin_unlock_irqrestore(&bank->lock, flags);
  543. }
  544. static void gpio_unmask_irq(struct irq_data *d)
  545. {
  546. unsigned int gpio = d->irq - IH_GPIO_BASE;
  547. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  548. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  549. u32 trigger = irqd_get_trigger_type(d);
  550. unsigned long flags;
  551. spin_lock_irqsave(&bank->lock, flags);
  552. if (trigger)
  553. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  554. /* For level-triggered GPIOs, the clearing must be done after
  555. * the HW source is cleared, thus after the handler has run */
  556. if (bank->level_mask & irq_mask) {
  557. _set_gpio_irqenable(bank, gpio, 0);
  558. _clear_gpio_irqstatus(bank, gpio);
  559. }
  560. _set_gpio_irqenable(bank, gpio, 1);
  561. spin_unlock_irqrestore(&bank->lock, flags);
  562. }
  563. static struct irq_chip gpio_irq_chip = {
  564. .name = "GPIO",
  565. .irq_shutdown = gpio_irq_shutdown,
  566. .irq_ack = gpio_ack_irq,
  567. .irq_mask = gpio_mask_irq,
  568. .irq_unmask = gpio_unmask_irq,
  569. .irq_set_type = gpio_irq_type,
  570. .irq_set_wake = gpio_wake_enable,
  571. };
  572. /*---------------------------------------------------------------------*/
  573. #ifdef CONFIG_ARCH_OMAP1
  574. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  575. #ifdef CONFIG_ARCH_OMAP16XX
  576. #include <linux/platform_device.h>
  577. static int omap_mpuio_suspend_noirq(struct device *dev)
  578. {
  579. struct platform_device *pdev = to_platform_device(dev);
  580. struct gpio_bank *bank = platform_get_drvdata(pdev);
  581. void __iomem *mask_reg = bank->base +
  582. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  583. unsigned long flags;
  584. spin_lock_irqsave(&bank->lock, flags);
  585. bank->saved_wakeup = __raw_readl(mask_reg);
  586. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  587. spin_unlock_irqrestore(&bank->lock, flags);
  588. return 0;
  589. }
  590. static int omap_mpuio_resume_noirq(struct device *dev)
  591. {
  592. struct platform_device *pdev = to_platform_device(dev);
  593. struct gpio_bank *bank = platform_get_drvdata(pdev);
  594. void __iomem *mask_reg = bank->base +
  595. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  596. unsigned long flags;
  597. spin_lock_irqsave(&bank->lock, flags);
  598. __raw_writel(bank->saved_wakeup, mask_reg);
  599. spin_unlock_irqrestore(&bank->lock, flags);
  600. return 0;
  601. }
  602. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  603. .suspend_noirq = omap_mpuio_suspend_noirq,
  604. .resume_noirq = omap_mpuio_resume_noirq,
  605. };
  606. /* use platform_driver for this. */
  607. static struct platform_driver omap_mpuio_driver = {
  608. .driver = {
  609. .name = "mpuio",
  610. .pm = &omap_mpuio_dev_pm_ops,
  611. },
  612. };
  613. static struct platform_device omap_mpuio_device = {
  614. .name = "mpuio",
  615. .id = -1,
  616. .dev = {
  617. .driver = &omap_mpuio_driver.driver,
  618. }
  619. /* could list the /proc/iomem resources */
  620. };
  621. static inline void mpuio_init(struct gpio_bank *bank)
  622. {
  623. platform_set_drvdata(&omap_mpuio_device, bank);
  624. if (platform_driver_register(&omap_mpuio_driver) == 0)
  625. (void) platform_device_register(&omap_mpuio_device);
  626. }
  627. #else
  628. static inline void mpuio_init(struct gpio_bank *bank) {}
  629. #endif /* 16xx */
  630. #else
  631. #define bank_is_mpuio(bank) 0
  632. static inline void mpuio_init(struct gpio_bank *bank) {}
  633. #endif
  634. /*---------------------------------------------------------------------*/
  635. /* REVISIT these are stupid implementations! replace by ones that
  636. * don't switch on METHOD_* and which mostly avoid spinlocks
  637. */
  638. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  639. {
  640. struct gpio_bank *bank;
  641. unsigned long flags;
  642. bank = container_of(chip, struct gpio_bank, chip);
  643. spin_lock_irqsave(&bank->lock, flags);
  644. _set_gpio_direction(bank, offset, 1);
  645. spin_unlock_irqrestore(&bank->lock, flags);
  646. return 0;
  647. }
  648. static int gpio_is_input(struct gpio_bank *bank, int mask)
  649. {
  650. void __iomem *reg = bank->base + bank->regs->direction;
  651. return __raw_readl(reg) & mask;
  652. }
  653. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  654. {
  655. struct gpio_bank *bank;
  656. void __iomem *reg;
  657. int gpio;
  658. u32 mask;
  659. gpio = chip->base + offset;
  660. bank = container_of(chip, struct gpio_bank, chip);
  661. reg = bank->base;
  662. mask = GPIO_BIT(bank, gpio);
  663. if (gpio_is_input(bank, mask))
  664. return _get_gpio_datain(bank, gpio);
  665. else
  666. return _get_gpio_dataout(bank, gpio);
  667. }
  668. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  669. {
  670. struct gpio_bank *bank;
  671. unsigned long flags;
  672. bank = container_of(chip, struct gpio_bank, chip);
  673. spin_lock_irqsave(&bank->lock, flags);
  674. bank->set_dataout(bank, offset, value);
  675. _set_gpio_direction(bank, offset, 0);
  676. spin_unlock_irqrestore(&bank->lock, flags);
  677. return 0;
  678. }
  679. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  680. unsigned debounce)
  681. {
  682. struct gpio_bank *bank;
  683. unsigned long flags;
  684. bank = container_of(chip, struct gpio_bank, chip);
  685. if (!bank->dbck) {
  686. bank->dbck = clk_get(bank->dev, "dbclk");
  687. if (IS_ERR(bank->dbck))
  688. dev_err(bank->dev, "Could not get gpio dbck\n");
  689. }
  690. spin_lock_irqsave(&bank->lock, flags);
  691. _set_gpio_debounce(bank, offset, debounce);
  692. spin_unlock_irqrestore(&bank->lock, flags);
  693. return 0;
  694. }
  695. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  696. {
  697. struct gpio_bank *bank;
  698. unsigned long flags;
  699. bank = container_of(chip, struct gpio_bank, chip);
  700. spin_lock_irqsave(&bank->lock, flags);
  701. bank->set_dataout(bank, offset, value);
  702. spin_unlock_irqrestore(&bank->lock, flags);
  703. }
  704. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  705. {
  706. struct gpio_bank *bank;
  707. bank = container_of(chip, struct gpio_bank, chip);
  708. return bank->virtual_irq_start + offset;
  709. }
  710. /*---------------------------------------------------------------------*/
  711. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  712. {
  713. static bool called;
  714. u32 rev;
  715. if (called || bank->regs->revision == USHRT_MAX)
  716. return;
  717. rev = __raw_readw(bank->base + bank->regs->revision);
  718. pr_info("OMAP GPIO hardware version %d.%d\n",
  719. (rev >> 4) & 0x0f, rev & 0x0f);
  720. called = true;
  721. }
  722. /* This lock class tells lockdep that GPIO irqs are in a different
  723. * category than their parents, so it won't report false recursion.
  724. */
  725. static struct lock_class_key gpio_lock_class;
  726. static void omap_gpio_mod_init(struct gpio_bank *bank)
  727. {
  728. void __iomem *base = bank->base;
  729. u32 l = 0xffffffff;
  730. if (bank->width == 16)
  731. l = 0xffff;
  732. if (bank_is_mpuio(bank)) {
  733. __raw_writel(l, bank->base + bank->regs->irqenable);
  734. return;
  735. }
  736. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
  737. _gpio_rmw(base, bank->regs->irqstatus, l,
  738. bank->regs->irqenable_inv == false);
  739. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->debounce_en != 0);
  740. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->ctrl != 0);
  741. if (bank->regs->debounce_en)
  742. _gpio_rmw(base, bank->regs->debounce_en, 0, 1);
  743. /* Initialize interface clk ungated, module enabled */
  744. if (bank->regs->ctrl)
  745. _gpio_rmw(base, bank->regs->ctrl, 0, 1);
  746. }
  747. static __init void
  748. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  749. unsigned int num)
  750. {
  751. struct irq_chip_generic *gc;
  752. struct irq_chip_type *ct;
  753. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  754. handle_simple_irq);
  755. if (!gc) {
  756. dev_err(bank->dev, "Memory alloc failed for gc\n");
  757. return;
  758. }
  759. ct = gc->chip_types;
  760. /* NOTE: No ack required, reading IRQ status clears it. */
  761. ct->chip.irq_mask = irq_gc_mask_set_bit;
  762. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  763. ct->chip.irq_set_type = gpio_irq_type;
  764. if (bank->regs->wkup_en)
  765. ct->chip.irq_set_wake = gpio_wake_enable,
  766. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  767. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  768. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  769. }
  770. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  771. {
  772. int j;
  773. static int gpio;
  774. bank->mod_usage = 0;
  775. /*
  776. * REVISIT eventually switch from OMAP-specific gpio structs
  777. * over to the generic ones
  778. */
  779. bank->chip.request = omap_gpio_request;
  780. bank->chip.free = omap_gpio_free;
  781. bank->chip.direction_input = gpio_input;
  782. bank->chip.get = gpio_get;
  783. bank->chip.direction_output = gpio_output;
  784. bank->chip.set_debounce = gpio_debounce;
  785. bank->chip.set = gpio_set;
  786. bank->chip.to_irq = gpio_2irq;
  787. if (bank_is_mpuio(bank)) {
  788. bank->chip.label = "mpuio";
  789. #ifdef CONFIG_ARCH_OMAP16XX
  790. if (bank->regs->wkup_en)
  791. bank->chip.dev = &omap_mpuio_device.dev;
  792. #endif
  793. bank->chip.base = OMAP_MPUIO(0);
  794. } else {
  795. bank->chip.label = "gpio";
  796. bank->chip.base = gpio;
  797. gpio += bank->width;
  798. }
  799. bank->chip.ngpio = bank->width;
  800. gpiochip_add(&bank->chip);
  801. for (j = bank->virtual_irq_start;
  802. j < bank->virtual_irq_start + bank->width; j++) {
  803. irq_set_lockdep_class(j, &gpio_lock_class);
  804. irq_set_chip_data(j, bank);
  805. if (bank_is_mpuio(bank)) {
  806. omap_mpuio_alloc_gc(bank, j, bank->width);
  807. } else {
  808. irq_set_chip(j, &gpio_irq_chip);
  809. irq_set_handler(j, handle_simple_irq);
  810. set_irq_flags(j, IRQF_VALID);
  811. }
  812. }
  813. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  814. irq_set_handler_data(bank->irq, bank);
  815. }
  816. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  817. {
  818. struct omap_gpio_platform_data *pdata;
  819. struct resource *res;
  820. struct gpio_bank *bank;
  821. int ret = 0;
  822. if (!pdev->dev.platform_data) {
  823. ret = -EINVAL;
  824. goto err_exit;
  825. }
  826. bank = kzalloc(sizeof(struct gpio_bank), GFP_KERNEL);
  827. if (!bank) {
  828. dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
  829. ret = -ENOMEM;
  830. goto err_exit;
  831. }
  832. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  833. if (unlikely(!res)) {
  834. dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n",
  835. pdev->id);
  836. ret = -ENODEV;
  837. goto err_free;
  838. }
  839. bank->irq = res->start;
  840. bank->id = pdev->id;
  841. pdata = pdev->dev.platform_data;
  842. bank->virtual_irq_start = pdata->virtual_irq_start;
  843. bank->method = pdata->bank_type;
  844. bank->dev = &pdev->dev;
  845. bank->dbck_flag = pdata->dbck_flag;
  846. bank->stride = pdata->bank_stride;
  847. bank->width = pdata->bank_width;
  848. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  849. bank->loses_context = pdata->loses_context;
  850. bank->get_context_loss_count = pdata->get_context_loss_count;
  851. bank->regs = pdata->regs;
  852. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  853. bank->set_dataout = _set_gpio_dataout_reg;
  854. else
  855. bank->set_dataout = _set_gpio_dataout_mask;
  856. spin_lock_init(&bank->lock);
  857. /* Static mapping, never released */
  858. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  859. if (unlikely(!res)) {
  860. dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n",
  861. pdev->id);
  862. ret = -ENODEV;
  863. goto err_free;
  864. }
  865. bank->base = ioremap(res->start, resource_size(res));
  866. if (!bank->base) {
  867. dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n",
  868. pdev->id);
  869. ret = -ENOMEM;
  870. goto err_free;
  871. }
  872. pm_runtime_enable(bank->dev);
  873. pm_runtime_get_sync(bank->dev);
  874. if (bank_is_mpuio(bank))
  875. mpuio_init(bank);
  876. omap_gpio_mod_init(bank);
  877. omap_gpio_chip_init(bank);
  878. omap_gpio_show_rev(bank);
  879. list_add_tail(&bank->node, &omap_gpio_list);
  880. return ret;
  881. err_free:
  882. kfree(bank);
  883. err_exit:
  884. return ret;
  885. }
  886. static int omap_gpio_suspend(void)
  887. {
  888. struct gpio_bank *bank;
  889. list_for_each_entry(bank, &omap_gpio_list, node) {
  890. void __iomem *base = bank->base;
  891. void __iomem *wake_status;
  892. unsigned long flags;
  893. if (!bank->regs->wkup_en)
  894. return 0;
  895. wake_status = bank->base + bank->regs->wkup_en;
  896. spin_lock_irqsave(&bank->lock, flags);
  897. bank->saved_wakeup = __raw_readl(wake_status);
  898. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  899. _gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
  900. spin_unlock_irqrestore(&bank->lock, flags);
  901. }
  902. return 0;
  903. }
  904. static void omap_gpio_resume(void)
  905. {
  906. struct gpio_bank *bank;
  907. list_for_each_entry(bank, &omap_gpio_list, node) {
  908. void __iomem *base = bank->base;
  909. unsigned long flags;
  910. if (!bank->regs->wkup_en)
  911. return;
  912. spin_lock_irqsave(&bank->lock, flags);
  913. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  914. _gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
  915. spin_unlock_irqrestore(&bank->lock, flags);
  916. }
  917. }
  918. static struct syscore_ops omap_gpio_syscore_ops = {
  919. .suspend = omap_gpio_suspend,
  920. .resume = omap_gpio_resume,
  921. };
  922. #ifdef CONFIG_ARCH_OMAP2PLUS
  923. static void omap_gpio_save_context(struct gpio_bank *bank);
  924. static void omap_gpio_restore_context(struct gpio_bank *bank);
  925. void omap2_gpio_prepare_for_idle(int off_mode)
  926. {
  927. struct gpio_bank *bank;
  928. list_for_each_entry(bank, &omap_gpio_list, node) {
  929. u32 l1 = 0, l2 = 0;
  930. int j;
  931. if (!bank->loses_context)
  932. continue;
  933. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  934. clk_disable(bank->dbck);
  935. if (!off_mode)
  936. continue;
  937. /* If going to OFF, remove triggering for all
  938. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  939. * generated. See OMAP2420 Errata item 1.101. */
  940. if (!(bank->enabled_non_wakeup_gpios))
  941. goto save_gpio_context;
  942. bank->saved_datain = __raw_readl(bank->base +
  943. bank->regs->datain);
  944. l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
  945. l2 = __raw_readl(bank->base + bank->regs->risingdetect);
  946. bank->saved_fallingdetect = l1;
  947. bank->saved_risingdetect = l2;
  948. l1 &= ~bank->enabled_non_wakeup_gpios;
  949. l2 &= ~bank->enabled_non_wakeup_gpios;
  950. __raw_writel(l1, bank->base + bank->regs->fallingdetect);
  951. __raw_writel(l2, bank->base + bank->regs->risingdetect);
  952. save_gpio_context:
  953. if (bank->get_context_loss_count)
  954. bank->context_loss_count =
  955. bank->get_context_loss_count(bank->dev);
  956. omap_gpio_save_context(bank);
  957. }
  958. }
  959. void omap2_gpio_resume_after_idle(void)
  960. {
  961. struct gpio_bank *bank;
  962. list_for_each_entry(bank, &omap_gpio_list, node) {
  963. int context_lost_cnt_after;
  964. u32 l = 0, gen, gen0, gen1;
  965. int j;
  966. if (!bank->loses_context)
  967. continue;
  968. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  969. clk_enable(bank->dbck);
  970. if (bank->get_context_loss_count) {
  971. context_lost_cnt_after =
  972. bank->get_context_loss_count(bank->dev);
  973. if (context_lost_cnt_after != bank->context_loss_count
  974. || !context_lost_cnt_after)
  975. omap_gpio_restore_context(bank);
  976. }
  977. if (!(bank->enabled_non_wakeup_gpios))
  978. continue;
  979. __raw_writel(bank->saved_fallingdetect,
  980. bank->base + bank->regs->fallingdetect);
  981. __raw_writel(bank->saved_risingdetect,
  982. bank->base + bank->regs->risingdetect);
  983. l = __raw_readl(bank->base + bank->regs->datain);
  984. /* Check if any of the non-wakeup interrupt GPIOs have changed
  985. * state. If so, generate an IRQ by software. This is
  986. * horribly racy, but it's the best we can do to work around
  987. * this silicon bug. */
  988. l ^= bank->saved_datain;
  989. l &= bank->enabled_non_wakeup_gpios;
  990. /*
  991. * No need to generate IRQs for the rising edge for gpio IRQs
  992. * configured with falling edge only; and vice versa.
  993. */
  994. gen0 = l & bank->saved_fallingdetect;
  995. gen0 &= bank->saved_datain;
  996. gen1 = l & bank->saved_risingdetect;
  997. gen1 &= ~(bank->saved_datain);
  998. /* FIXME: Consider GPIO IRQs with level detections properly! */
  999. gen = l & (~(bank->saved_fallingdetect) &
  1000. ~(bank->saved_risingdetect));
  1001. /* Consider all GPIO IRQs needed to be updated */
  1002. gen |= gen0 | gen1;
  1003. if (gen) {
  1004. u32 old0, old1;
  1005. old0 = __raw_readl(bank->base +
  1006. bank->regs->leveldetect0);
  1007. old1 = __raw_readl(bank->base +
  1008. bank->regs->leveldetect1);
  1009. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1010. old0 |= gen;
  1011. old1 |= gen;
  1012. }
  1013. if (cpu_is_omap44xx()) {
  1014. old0 |= l;
  1015. old1 |= l;
  1016. }
  1017. __raw_writel(old0, bank->base +
  1018. bank->regs->leveldetect0);
  1019. __raw_writel(old1, bank->base +
  1020. bank->regs->leveldetect1);
  1021. }
  1022. }
  1023. }
  1024. static void omap_gpio_save_context(struct gpio_bank *bank)
  1025. {
  1026. bank->context.irqenable1 =
  1027. __raw_readl(bank->base + bank->regs->irqenable);
  1028. bank->context.irqenable2 =
  1029. __raw_readl(bank->base + bank->regs->irqenable2);
  1030. bank->context.wake_en =
  1031. __raw_readl(bank->base + bank->regs->wkup_en);
  1032. bank->context.ctrl = __raw_readl(bank->base + bank->regs->ctrl);
  1033. bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
  1034. bank->context.leveldetect0 =
  1035. __raw_readl(bank->base + bank->regs->leveldetect0);
  1036. bank->context.leveldetect1 =
  1037. __raw_readl(bank->base + bank->regs->leveldetect1);
  1038. bank->context.risingdetect =
  1039. __raw_readl(bank->base + bank->regs->risingdetect);
  1040. bank->context.fallingdetect =
  1041. __raw_readl(bank->base + bank->regs->fallingdetect);
  1042. bank->context.dataout = __raw_readl(bank->base + bank->regs->dataout);
  1043. }
  1044. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1045. {
  1046. __raw_writel(bank->context.irqenable1,
  1047. bank->base + bank->regs->irqenable);
  1048. __raw_writel(bank->context.irqenable2,
  1049. bank->base + bank->regs->irqenable2);
  1050. __raw_writel(bank->context.wake_en,
  1051. bank->base + bank->regs->wkup_en);
  1052. __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1053. __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
  1054. __raw_writel(bank->context.leveldetect0,
  1055. bank->base + bank->regs->leveldetect0);
  1056. __raw_writel(bank->context.leveldetect1,
  1057. bank->base + bank->regs->leveldetect1);
  1058. __raw_writel(bank->context.risingdetect,
  1059. bank->base + bank->regs->risingdetect);
  1060. __raw_writel(bank->context.fallingdetect,
  1061. bank->base + bank->regs->fallingdetect);
  1062. __raw_writel(bank->context.dataout, bank->base + bank->regs->dataout);
  1063. }
  1064. #endif
  1065. static struct platform_driver omap_gpio_driver = {
  1066. .probe = omap_gpio_probe,
  1067. .driver = {
  1068. .name = "omap_gpio",
  1069. },
  1070. };
  1071. /*
  1072. * gpio driver register needs to be done before
  1073. * machine_init functions access gpio APIs.
  1074. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1075. */
  1076. static int __init omap_gpio_drv_reg(void)
  1077. {
  1078. return platform_driver_register(&omap_gpio_driver);
  1079. }
  1080. postcore_initcall(omap_gpio_drv_reg);
  1081. static int __init omap_gpio_sysinit(void)
  1082. {
  1083. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1084. if (cpu_is_omap16xx() || cpu_class_is_omap2())
  1085. register_syscore_ops(&omap_gpio_syscore_ops);
  1086. #endif
  1087. return 0;
  1088. }
  1089. arch_initcall(omap_gpio_sysinit);