adma.c 132 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945
  1. /*
  2. * Copyright (C) 2006-2009 DENX Software Engineering.
  3. *
  4. * Author: Yuri Tikhonov <yur@emcraft.com>
  5. *
  6. * Further porting to arch/powerpc by
  7. * Anatolij Gustschin <agust@denx.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the Free
  11. * Software Foundation; either version 2 of the License, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program; if not, write to the Free Software Foundation, Inc., 59
  21. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. *
  23. * The full GNU General Public License is included in this distribution in the
  24. * file called COPYING.
  25. */
  26. /*
  27. * This driver supports the asynchrounous DMA copy and RAID engines available
  28. * on the AMCC PPC440SPe Processors.
  29. * Based on the Intel Xscale(R) family of I/O Processors (IOP 32x, 33x, 134x)
  30. * ADMA driver written by D.Williams.
  31. */
  32. #include <linux/init.h>
  33. #include <linux/module.h>
  34. #include <linux/async_tx.h>
  35. #include <linux/delay.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/slab.h>
  40. #include <linux/uaccess.h>
  41. #include <linux/proc_fs.h>
  42. #include <linux/of.h>
  43. #include <linux/of_platform.h>
  44. #include <asm/dcr.h>
  45. #include <asm/dcr-regs.h>
  46. #include "adma.h"
  47. #include "../dmaengine.h"
  48. enum ppc_adma_init_code {
  49. PPC_ADMA_INIT_OK = 0,
  50. PPC_ADMA_INIT_MEMRES,
  51. PPC_ADMA_INIT_MEMREG,
  52. PPC_ADMA_INIT_ALLOC,
  53. PPC_ADMA_INIT_COHERENT,
  54. PPC_ADMA_INIT_CHANNEL,
  55. PPC_ADMA_INIT_IRQ1,
  56. PPC_ADMA_INIT_IRQ2,
  57. PPC_ADMA_INIT_REGISTER
  58. };
  59. static char *ppc_adma_errors[] = {
  60. [PPC_ADMA_INIT_OK] = "ok",
  61. [PPC_ADMA_INIT_MEMRES] = "failed to get memory resource",
  62. [PPC_ADMA_INIT_MEMREG] = "failed to request memory region",
  63. [PPC_ADMA_INIT_ALLOC] = "failed to allocate memory for adev "
  64. "structure",
  65. [PPC_ADMA_INIT_COHERENT] = "failed to allocate coherent memory for "
  66. "hardware descriptors",
  67. [PPC_ADMA_INIT_CHANNEL] = "failed to allocate memory for channel",
  68. [PPC_ADMA_INIT_IRQ1] = "failed to request first irq",
  69. [PPC_ADMA_INIT_IRQ2] = "failed to request second irq",
  70. [PPC_ADMA_INIT_REGISTER] = "failed to register dma async device",
  71. };
  72. static enum ppc_adma_init_code
  73. ppc440spe_adma_devices[PPC440SPE_ADMA_ENGINES_NUM];
  74. struct ppc_dma_chan_ref {
  75. struct dma_chan *chan;
  76. struct list_head node;
  77. };
  78. /* The list of channels exported by ppc440spe ADMA */
  79. struct list_head
  80. ppc440spe_adma_chan_list = LIST_HEAD_INIT(ppc440spe_adma_chan_list);
  81. /* This flag is set when want to refetch the xor chain in the interrupt
  82. * handler
  83. */
  84. static u32 do_xor_refetch;
  85. /* Pointer to DMA0, DMA1 CP/CS FIFO */
  86. static void *ppc440spe_dma_fifo_buf;
  87. /* Pointers to last submitted to DMA0, DMA1 CDBs */
  88. static struct ppc440spe_adma_desc_slot *chan_last_sub[3];
  89. static struct ppc440spe_adma_desc_slot *chan_first_cdb[3];
  90. /* Pointer to last linked and submitted xor CB */
  91. static struct ppc440spe_adma_desc_slot *xor_last_linked;
  92. static struct ppc440spe_adma_desc_slot *xor_last_submit;
  93. /* This array is used in data-check operations for storing a pattern */
  94. static char ppc440spe_qword[16];
  95. static atomic_t ppc440spe_adma_err_irq_ref;
  96. static dcr_host_t ppc440spe_mq_dcr_host;
  97. static unsigned int ppc440spe_mq_dcr_len;
  98. /* Since RXOR operations use the common register (MQ0_CF2H) for setting-up
  99. * the block size in transactions, then we do not allow to activate more than
  100. * only one RXOR transactions simultaneously. So use this var to store
  101. * the information about is RXOR currently active (PPC440SPE_RXOR_RUN bit is
  102. * set) or not (PPC440SPE_RXOR_RUN is clear).
  103. */
  104. static unsigned long ppc440spe_rxor_state;
  105. /* These are used in enable & check routines
  106. */
  107. static u32 ppc440spe_r6_enabled;
  108. static struct ppc440spe_adma_chan *ppc440spe_r6_tchan;
  109. static struct completion ppc440spe_r6_test_comp;
  110. static int ppc440spe_adma_dma2rxor_prep_src(
  111. struct ppc440spe_adma_desc_slot *desc,
  112. struct ppc440spe_rxor *cursor, int index,
  113. int src_cnt, u32 addr);
  114. static void ppc440spe_adma_dma2rxor_set_src(
  115. struct ppc440spe_adma_desc_slot *desc,
  116. int index, dma_addr_t addr);
  117. static void ppc440spe_adma_dma2rxor_set_mult(
  118. struct ppc440spe_adma_desc_slot *desc,
  119. int index, u8 mult);
  120. #ifdef ADMA_LL_DEBUG
  121. #define ADMA_LL_DBG(x) ({ if (1) x; 0; })
  122. #else
  123. #define ADMA_LL_DBG(x) ({ if (0) x; 0; })
  124. #endif
  125. static void print_cb(struct ppc440spe_adma_chan *chan, void *block)
  126. {
  127. struct dma_cdb *cdb;
  128. struct xor_cb *cb;
  129. int i;
  130. switch (chan->device->id) {
  131. case 0:
  132. case 1:
  133. cdb = block;
  134. pr_debug("CDB at %p [%d]:\n"
  135. "\t attr 0x%02x opc 0x%02x cnt 0x%08x\n"
  136. "\t sg1u 0x%08x sg1l 0x%08x\n"
  137. "\t sg2u 0x%08x sg2l 0x%08x\n"
  138. "\t sg3u 0x%08x sg3l 0x%08x\n",
  139. cdb, chan->device->id,
  140. cdb->attr, cdb->opc, le32_to_cpu(cdb->cnt),
  141. le32_to_cpu(cdb->sg1u), le32_to_cpu(cdb->sg1l),
  142. le32_to_cpu(cdb->sg2u), le32_to_cpu(cdb->sg2l),
  143. le32_to_cpu(cdb->sg3u), le32_to_cpu(cdb->sg3l)
  144. );
  145. break;
  146. case 2:
  147. cb = block;
  148. pr_debug("CB at %p [%d]:\n"
  149. "\t cbc 0x%08x cbbc 0x%08x cbs 0x%08x\n"
  150. "\t cbtah 0x%08x cbtal 0x%08x\n"
  151. "\t cblah 0x%08x cblal 0x%08x\n",
  152. cb, chan->device->id,
  153. cb->cbc, cb->cbbc, cb->cbs,
  154. cb->cbtah, cb->cbtal,
  155. cb->cblah, cb->cblal);
  156. for (i = 0; i < 16; i++) {
  157. if (i && !cb->ops[i].h && !cb->ops[i].l)
  158. continue;
  159. pr_debug("\t ops[%2d]: h 0x%08x l 0x%08x\n",
  160. i, cb->ops[i].h, cb->ops[i].l);
  161. }
  162. break;
  163. }
  164. }
  165. static void print_cb_list(struct ppc440spe_adma_chan *chan,
  166. struct ppc440spe_adma_desc_slot *iter)
  167. {
  168. for (; iter; iter = iter->hw_next)
  169. print_cb(chan, iter->hw_desc);
  170. }
  171. static void prep_dma_xor_dbg(int id, dma_addr_t dst, dma_addr_t *src,
  172. unsigned int src_cnt)
  173. {
  174. int i;
  175. pr_debug("\n%s(%d):\nsrc: ", __func__, id);
  176. for (i = 0; i < src_cnt; i++)
  177. pr_debug("\t0x%016llx ", src[i]);
  178. pr_debug("dst:\n\t0x%016llx\n", dst);
  179. }
  180. static void prep_dma_pq_dbg(int id, dma_addr_t *dst, dma_addr_t *src,
  181. unsigned int src_cnt)
  182. {
  183. int i;
  184. pr_debug("\n%s(%d):\nsrc: ", __func__, id);
  185. for (i = 0; i < src_cnt; i++)
  186. pr_debug("\t0x%016llx ", src[i]);
  187. pr_debug("dst: ");
  188. for (i = 0; i < 2; i++)
  189. pr_debug("\t0x%016llx ", dst[i]);
  190. }
  191. static void prep_dma_pqzero_sum_dbg(int id, dma_addr_t *src,
  192. unsigned int src_cnt,
  193. const unsigned char *scf)
  194. {
  195. int i;
  196. pr_debug("\n%s(%d):\nsrc(coef): ", __func__, id);
  197. if (scf) {
  198. for (i = 0; i < src_cnt; i++)
  199. pr_debug("\t0x%016llx(0x%02x) ", src[i], scf[i]);
  200. } else {
  201. for (i = 0; i < src_cnt; i++)
  202. pr_debug("\t0x%016llx(no) ", src[i]);
  203. }
  204. pr_debug("dst: ");
  205. for (i = 0; i < 2; i++)
  206. pr_debug("\t0x%016llx ", src[src_cnt + i]);
  207. }
  208. /******************************************************************************
  209. * Command (Descriptor) Blocks low-level routines
  210. ******************************************************************************/
  211. /**
  212. * ppc440spe_desc_init_interrupt - initialize the descriptor for INTERRUPT
  213. * pseudo operation
  214. */
  215. static void ppc440spe_desc_init_interrupt(struct ppc440spe_adma_desc_slot *desc,
  216. struct ppc440spe_adma_chan *chan)
  217. {
  218. struct xor_cb *p;
  219. switch (chan->device->id) {
  220. case PPC440SPE_XOR_ID:
  221. p = desc->hw_desc;
  222. memset(desc->hw_desc, 0, sizeof(struct xor_cb));
  223. /* NOP with Command Block Complete Enable */
  224. p->cbc = XOR_CBCR_CBCE_BIT;
  225. break;
  226. case PPC440SPE_DMA0_ID:
  227. case PPC440SPE_DMA1_ID:
  228. memset(desc->hw_desc, 0, sizeof(struct dma_cdb));
  229. /* NOP with interrupt */
  230. set_bit(PPC440SPE_DESC_INT, &desc->flags);
  231. break;
  232. default:
  233. printk(KERN_ERR "Unsupported id %d in %s\n", chan->device->id,
  234. __func__);
  235. break;
  236. }
  237. }
  238. /**
  239. * ppc440spe_desc_init_null_xor - initialize the descriptor for NULL XOR
  240. * pseudo operation
  241. */
  242. static void ppc440spe_desc_init_null_xor(struct ppc440spe_adma_desc_slot *desc)
  243. {
  244. memset(desc->hw_desc, 0, sizeof(struct xor_cb));
  245. desc->hw_next = NULL;
  246. desc->src_cnt = 0;
  247. desc->dst_cnt = 1;
  248. }
  249. /**
  250. * ppc440spe_desc_init_xor - initialize the descriptor for XOR operation
  251. */
  252. static void ppc440spe_desc_init_xor(struct ppc440spe_adma_desc_slot *desc,
  253. int src_cnt, unsigned long flags)
  254. {
  255. struct xor_cb *hw_desc = desc->hw_desc;
  256. memset(desc->hw_desc, 0, sizeof(struct xor_cb));
  257. desc->hw_next = NULL;
  258. desc->src_cnt = src_cnt;
  259. desc->dst_cnt = 1;
  260. hw_desc->cbc = XOR_CBCR_TGT_BIT | src_cnt;
  261. if (flags & DMA_PREP_INTERRUPT)
  262. /* Enable interrupt on completion */
  263. hw_desc->cbc |= XOR_CBCR_CBCE_BIT;
  264. }
  265. /**
  266. * ppc440spe_desc_init_dma2pq - initialize the descriptor for PQ
  267. * operation in DMA2 controller
  268. */
  269. static void ppc440spe_desc_init_dma2pq(struct ppc440spe_adma_desc_slot *desc,
  270. int dst_cnt, int src_cnt, unsigned long flags)
  271. {
  272. struct xor_cb *hw_desc = desc->hw_desc;
  273. memset(desc->hw_desc, 0, sizeof(struct xor_cb));
  274. desc->hw_next = NULL;
  275. desc->src_cnt = src_cnt;
  276. desc->dst_cnt = dst_cnt;
  277. memset(desc->reverse_flags, 0, sizeof(desc->reverse_flags));
  278. desc->descs_per_op = 0;
  279. hw_desc->cbc = XOR_CBCR_TGT_BIT;
  280. if (flags & DMA_PREP_INTERRUPT)
  281. /* Enable interrupt on completion */
  282. hw_desc->cbc |= XOR_CBCR_CBCE_BIT;
  283. }
  284. #define DMA_CTRL_FLAGS_LAST DMA_PREP_FENCE
  285. #define DMA_PREP_ZERO_P (DMA_CTRL_FLAGS_LAST << 1)
  286. #define DMA_PREP_ZERO_Q (DMA_PREP_ZERO_P << 1)
  287. /**
  288. * ppc440spe_desc_init_dma01pq - initialize the descriptors for PQ operation
  289. * with DMA0/1
  290. */
  291. static void ppc440spe_desc_init_dma01pq(struct ppc440spe_adma_desc_slot *desc,
  292. int dst_cnt, int src_cnt, unsigned long flags,
  293. unsigned long op)
  294. {
  295. struct dma_cdb *hw_desc;
  296. struct ppc440spe_adma_desc_slot *iter;
  297. u8 dopc;
  298. /* Common initialization of a PQ descriptors chain */
  299. set_bits(op, &desc->flags);
  300. desc->src_cnt = src_cnt;
  301. desc->dst_cnt = dst_cnt;
  302. /* WXOR MULTICAST if both P and Q are being computed
  303. * MV_SG1_SG2 if Q only
  304. */
  305. dopc = (desc->dst_cnt == DMA_DEST_MAX_NUM) ?
  306. DMA_CDB_OPC_MULTICAST : DMA_CDB_OPC_MV_SG1_SG2;
  307. list_for_each_entry(iter, &desc->group_list, chain_node) {
  308. hw_desc = iter->hw_desc;
  309. memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
  310. if (likely(!list_is_last(&iter->chain_node,
  311. &desc->group_list))) {
  312. /* set 'next' pointer */
  313. iter->hw_next = list_entry(iter->chain_node.next,
  314. struct ppc440spe_adma_desc_slot, chain_node);
  315. clear_bit(PPC440SPE_DESC_INT, &iter->flags);
  316. } else {
  317. /* this is the last descriptor.
  318. * this slot will be pasted from ADMA level
  319. * each time it wants to configure parameters
  320. * of the transaction (src, dst, ...)
  321. */
  322. iter->hw_next = NULL;
  323. if (flags & DMA_PREP_INTERRUPT)
  324. set_bit(PPC440SPE_DESC_INT, &iter->flags);
  325. else
  326. clear_bit(PPC440SPE_DESC_INT, &iter->flags);
  327. }
  328. }
  329. /* Set OPS depending on WXOR/RXOR type of operation */
  330. if (!test_bit(PPC440SPE_DESC_RXOR, &desc->flags)) {
  331. /* This is a WXOR only chain:
  332. * - first descriptors are for zeroing destinations
  333. * if PPC440SPE_ZERO_P/Q set;
  334. * - descriptors remained are for GF-XOR operations.
  335. */
  336. iter = list_first_entry(&desc->group_list,
  337. struct ppc440spe_adma_desc_slot,
  338. chain_node);
  339. if (test_bit(PPC440SPE_ZERO_P, &desc->flags)) {
  340. hw_desc = iter->hw_desc;
  341. hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
  342. iter = list_first_entry(&iter->chain_node,
  343. struct ppc440spe_adma_desc_slot,
  344. chain_node);
  345. }
  346. if (test_bit(PPC440SPE_ZERO_Q, &desc->flags)) {
  347. hw_desc = iter->hw_desc;
  348. hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
  349. iter = list_first_entry(&iter->chain_node,
  350. struct ppc440spe_adma_desc_slot,
  351. chain_node);
  352. }
  353. list_for_each_entry_from(iter, &desc->group_list, chain_node) {
  354. hw_desc = iter->hw_desc;
  355. hw_desc->opc = dopc;
  356. }
  357. } else {
  358. /* This is either RXOR-only or mixed RXOR/WXOR */
  359. /* The first 1 or 2 slots in chain are always RXOR,
  360. * if need to calculate P & Q, then there are two
  361. * RXOR slots; if only P or only Q, then there is one
  362. */
  363. iter = list_first_entry(&desc->group_list,
  364. struct ppc440spe_adma_desc_slot,
  365. chain_node);
  366. hw_desc = iter->hw_desc;
  367. hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
  368. if (desc->dst_cnt == DMA_DEST_MAX_NUM) {
  369. iter = list_first_entry(&iter->chain_node,
  370. struct ppc440spe_adma_desc_slot,
  371. chain_node);
  372. hw_desc = iter->hw_desc;
  373. hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
  374. }
  375. /* The remaining descs (if any) are WXORs */
  376. if (test_bit(PPC440SPE_DESC_WXOR, &desc->flags)) {
  377. iter = list_first_entry(&iter->chain_node,
  378. struct ppc440spe_adma_desc_slot,
  379. chain_node);
  380. list_for_each_entry_from(iter, &desc->group_list,
  381. chain_node) {
  382. hw_desc = iter->hw_desc;
  383. hw_desc->opc = dopc;
  384. }
  385. }
  386. }
  387. }
  388. /**
  389. * ppc440spe_desc_init_dma01pqzero_sum - initialize the descriptor
  390. * for PQ_ZERO_SUM operation
  391. */
  392. static void ppc440spe_desc_init_dma01pqzero_sum(
  393. struct ppc440spe_adma_desc_slot *desc,
  394. int dst_cnt, int src_cnt)
  395. {
  396. struct dma_cdb *hw_desc;
  397. struct ppc440spe_adma_desc_slot *iter;
  398. int i = 0;
  399. u8 dopc = (dst_cnt == 2) ? DMA_CDB_OPC_MULTICAST :
  400. DMA_CDB_OPC_MV_SG1_SG2;
  401. /*
  402. * Initialize starting from 2nd or 3rd descriptor dependent
  403. * on dst_cnt. First one or two slots are for cloning P
  404. * and/or Q to chan->pdest and/or chan->qdest as we have
  405. * to preserve original P/Q.
  406. */
  407. iter = list_first_entry(&desc->group_list,
  408. struct ppc440spe_adma_desc_slot, chain_node);
  409. iter = list_entry(iter->chain_node.next,
  410. struct ppc440spe_adma_desc_slot, chain_node);
  411. if (dst_cnt > 1) {
  412. iter = list_entry(iter->chain_node.next,
  413. struct ppc440spe_adma_desc_slot, chain_node);
  414. }
  415. /* initialize each source descriptor in chain */
  416. list_for_each_entry_from(iter, &desc->group_list, chain_node) {
  417. hw_desc = iter->hw_desc;
  418. memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
  419. iter->src_cnt = 0;
  420. iter->dst_cnt = 0;
  421. /* This is a ZERO_SUM operation:
  422. * - <src_cnt> descriptors starting from 2nd or 3rd
  423. * descriptor are for GF-XOR operations;
  424. * - remaining <dst_cnt> descriptors are for checking the result
  425. */
  426. if (i++ < src_cnt)
  427. /* MV_SG1_SG2 if only Q is being verified
  428. * MULTICAST if both P and Q are being verified
  429. */
  430. hw_desc->opc = dopc;
  431. else
  432. /* DMA_CDB_OPC_DCHECK128 operation */
  433. hw_desc->opc = DMA_CDB_OPC_DCHECK128;
  434. if (likely(!list_is_last(&iter->chain_node,
  435. &desc->group_list))) {
  436. /* set 'next' pointer */
  437. iter->hw_next = list_entry(iter->chain_node.next,
  438. struct ppc440spe_adma_desc_slot,
  439. chain_node);
  440. } else {
  441. /* this is the last descriptor.
  442. * this slot will be pasted from ADMA level
  443. * each time it wants to configure parameters
  444. * of the transaction (src, dst, ...)
  445. */
  446. iter->hw_next = NULL;
  447. /* always enable interrupt generation since we get
  448. * the status of pqzero from the handler
  449. */
  450. set_bit(PPC440SPE_DESC_INT, &iter->flags);
  451. }
  452. }
  453. desc->src_cnt = src_cnt;
  454. desc->dst_cnt = dst_cnt;
  455. }
  456. /**
  457. * ppc440spe_desc_init_memcpy - initialize the descriptor for MEMCPY operation
  458. */
  459. static void ppc440spe_desc_init_memcpy(struct ppc440spe_adma_desc_slot *desc,
  460. unsigned long flags)
  461. {
  462. struct dma_cdb *hw_desc = desc->hw_desc;
  463. memset(desc->hw_desc, 0, sizeof(struct dma_cdb));
  464. desc->hw_next = NULL;
  465. desc->src_cnt = 1;
  466. desc->dst_cnt = 1;
  467. if (flags & DMA_PREP_INTERRUPT)
  468. set_bit(PPC440SPE_DESC_INT, &desc->flags);
  469. else
  470. clear_bit(PPC440SPE_DESC_INT, &desc->flags);
  471. hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
  472. }
  473. /**
  474. * ppc440spe_desc_init_memset - initialize the descriptor for MEMSET operation
  475. */
  476. static void ppc440spe_desc_init_memset(struct ppc440spe_adma_desc_slot *desc,
  477. int value, unsigned long flags)
  478. {
  479. struct dma_cdb *hw_desc = desc->hw_desc;
  480. memset(desc->hw_desc, 0, sizeof(struct dma_cdb));
  481. desc->hw_next = NULL;
  482. desc->src_cnt = 1;
  483. desc->dst_cnt = 1;
  484. if (flags & DMA_PREP_INTERRUPT)
  485. set_bit(PPC440SPE_DESC_INT, &desc->flags);
  486. else
  487. clear_bit(PPC440SPE_DESC_INT, &desc->flags);
  488. hw_desc->sg1u = hw_desc->sg1l = cpu_to_le32((u32)value);
  489. hw_desc->sg3u = hw_desc->sg3l = cpu_to_le32((u32)value);
  490. hw_desc->opc = DMA_CDB_OPC_DFILL128;
  491. }
  492. /**
  493. * ppc440spe_desc_set_src_addr - set source address into the descriptor
  494. */
  495. static void ppc440spe_desc_set_src_addr(struct ppc440spe_adma_desc_slot *desc,
  496. struct ppc440spe_adma_chan *chan,
  497. int src_idx, dma_addr_t addrh,
  498. dma_addr_t addrl)
  499. {
  500. struct dma_cdb *dma_hw_desc;
  501. struct xor_cb *xor_hw_desc;
  502. phys_addr_t addr64, tmplow, tmphi;
  503. switch (chan->device->id) {
  504. case PPC440SPE_DMA0_ID:
  505. case PPC440SPE_DMA1_ID:
  506. if (!addrh) {
  507. addr64 = addrl;
  508. tmphi = (addr64 >> 32);
  509. tmplow = (addr64 & 0xFFFFFFFF);
  510. } else {
  511. tmphi = addrh;
  512. tmplow = addrl;
  513. }
  514. dma_hw_desc = desc->hw_desc;
  515. dma_hw_desc->sg1l = cpu_to_le32((u32)tmplow);
  516. dma_hw_desc->sg1u |= cpu_to_le32((u32)tmphi);
  517. break;
  518. case PPC440SPE_XOR_ID:
  519. xor_hw_desc = desc->hw_desc;
  520. xor_hw_desc->ops[src_idx].l = addrl;
  521. xor_hw_desc->ops[src_idx].h |= addrh;
  522. break;
  523. }
  524. }
  525. /**
  526. * ppc440spe_desc_set_src_mult - set source address mult into the descriptor
  527. */
  528. static void ppc440spe_desc_set_src_mult(struct ppc440spe_adma_desc_slot *desc,
  529. struct ppc440spe_adma_chan *chan, u32 mult_index,
  530. int sg_index, unsigned char mult_value)
  531. {
  532. struct dma_cdb *dma_hw_desc;
  533. struct xor_cb *xor_hw_desc;
  534. u32 *psgu;
  535. switch (chan->device->id) {
  536. case PPC440SPE_DMA0_ID:
  537. case PPC440SPE_DMA1_ID:
  538. dma_hw_desc = desc->hw_desc;
  539. switch (sg_index) {
  540. /* for RXOR operations set multiplier
  541. * into source cued address
  542. */
  543. case DMA_CDB_SG_SRC:
  544. psgu = &dma_hw_desc->sg1u;
  545. break;
  546. /* for WXOR operations set multiplier
  547. * into destination cued address(es)
  548. */
  549. case DMA_CDB_SG_DST1:
  550. psgu = &dma_hw_desc->sg2u;
  551. break;
  552. case DMA_CDB_SG_DST2:
  553. psgu = &dma_hw_desc->sg3u;
  554. break;
  555. default:
  556. BUG();
  557. }
  558. *psgu |= cpu_to_le32(mult_value << mult_index);
  559. break;
  560. case PPC440SPE_XOR_ID:
  561. xor_hw_desc = desc->hw_desc;
  562. break;
  563. default:
  564. BUG();
  565. }
  566. }
  567. /**
  568. * ppc440spe_desc_set_dest_addr - set destination address into the descriptor
  569. */
  570. static void ppc440spe_desc_set_dest_addr(struct ppc440spe_adma_desc_slot *desc,
  571. struct ppc440spe_adma_chan *chan,
  572. dma_addr_t addrh, dma_addr_t addrl,
  573. u32 dst_idx)
  574. {
  575. struct dma_cdb *dma_hw_desc;
  576. struct xor_cb *xor_hw_desc;
  577. phys_addr_t addr64, tmphi, tmplow;
  578. u32 *psgu, *psgl;
  579. switch (chan->device->id) {
  580. case PPC440SPE_DMA0_ID:
  581. case PPC440SPE_DMA1_ID:
  582. if (!addrh) {
  583. addr64 = addrl;
  584. tmphi = (addr64 >> 32);
  585. tmplow = (addr64 & 0xFFFFFFFF);
  586. } else {
  587. tmphi = addrh;
  588. tmplow = addrl;
  589. }
  590. dma_hw_desc = desc->hw_desc;
  591. psgu = dst_idx ? &dma_hw_desc->sg3u : &dma_hw_desc->sg2u;
  592. psgl = dst_idx ? &dma_hw_desc->sg3l : &dma_hw_desc->sg2l;
  593. *psgl = cpu_to_le32((u32)tmplow);
  594. *psgu |= cpu_to_le32((u32)tmphi);
  595. break;
  596. case PPC440SPE_XOR_ID:
  597. xor_hw_desc = desc->hw_desc;
  598. xor_hw_desc->cbtal = addrl;
  599. xor_hw_desc->cbtah |= addrh;
  600. break;
  601. }
  602. }
  603. /**
  604. * ppc440spe_desc_set_byte_count - set number of data bytes involved
  605. * into the operation
  606. */
  607. static void ppc440spe_desc_set_byte_count(struct ppc440spe_adma_desc_slot *desc,
  608. struct ppc440spe_adma_chan *chan,
  609. u32 byte_count)
  610. {
  611. struct dma_cdb *dma_hw_desc;
  612. struct xor_cb *xor_hw_desc;
  613. switch (chan->device->id) {
  614. case PPC440SPE_DMA0_ID:
  615. case PPC440SPE_DMA1_ID:
  616. dma_hw_desc = desc->hw_desc;
  617. dma_hw_desc->cnt = cpu_to_le32(byte_count);
  618. break;
  619. case PPC440SPE_XOR_ID:
  620. xor_hw_desc = desc->hw_desc;
  621. xor_hw_desc->cbbc = byte_count;
  622. break;
  623. }
  624. }
  625. /**
  626. * ppc440spe_desc_set_rxor_block_size - set RXOR block size
  627. */
  628. static inline void ppc440spe_desc_set_rxor_block_size(u32 byte_count)
  629. {
  630. /* assume that byte_count is aligned on the 512-boundary;
  631. * thus write it directly to the register (bits 23:31 are
  632. * reserved there).
  633. */
  634. dcr_write(ppc440spe_mq_dcr_host, DCRN_MQ0_CF2H, byte_count);
  635. }
  636. /**
  637. * ppc440spe_desc_set_dcheck - set CHECK pattern
  638. */
  639. static void ppc440spe_desc_set_dcheck(struct ppc440spe_adma_desc_slot *desc,
  640. struct ppc440spe_adma_chan *chan, u8 *qword)
  641. {
  642. struct dma_cdb *dma_hw_desc;
  643. switch (chan->device->id) {
  644. case PPC440SPE_DMA0_ID:
  645. case PPC440SPE_DMA1_ID:
  646. dma_hw_desc = desc->hw_desc;
  647. iowrite32(qword[0], &dma_hw_desc->sg3l);
  648. iowrite32(qword[4], &dma_hw_desc->sg3u);
  649. iowrite32(qword[8], &dma_hw_desc->sg2l);
  650. iowrite32(qword[12], &dma_hw_desc->sg2u);
  651. break;
  652. default:
  653. BUG();
  654. }
  655. }
  656. /**
  657. * ppc440spe_xor_set_link - set link address in xor CB
  658. */
  659. static void ppc440spe_xor_set_link(struct ppc440spe_adma_desc_slot *prev_desc,
  660. struct ppc440spe_adma_desc_slot *next_desc)
  661. {
  662. struct xor_cb *xor_hw_desc = prev_desc->hw_desc;
  663. if (unlikely(!next_desc || !(next_desc->phys))) {
  664. printk(KERN_ERR "%s: next_desc=0x%p; next_desc->phys=0x%llx\n",
  665. __func__, next_desc,
  666. next_desc ? next_desc->phys : 0);
  667. BUG();
  668. }
  669. xor_hw_desc->cbs = 0;
  670. xor_hw_desc->cblal = next_desc->phys;
  671. xor_hw_desc->cblah = 0;
  672. xor_hw_desc->cbc |= XOR_CBCR_LNK_BIT;
  673. }
  674. /**
  675. * ppc440spe_desc_set_link - set the address of descriptor following this
  676. * descriptor in chain
  677. */
  678. static void ppc440spe_desc_set_link(struct ppc440spe_adma_chan *chan,
  679. struct ppc440spe_adma_desc_slot *prev_desc,
  680. struct ppc440spe_adma_desc_slot *next_desc)
  681. {
  682. unsigned long flags;
  683. struct ppc440spe_adma_desc_slot *tail = next_desc;
  684. if (unlikely(!prev_desc || !next_desc ||
  685. (prev_desc->hw_next && prev_desc->hw_next != next_desc))) {
  686. /* If previous next is overwritten something is wrong.
  687. * though we may refetch from append to initiate list
  688. * processing; in this case - it's ok.
  689. */
  690. printk(KERN_ERR "%s: prev_desc=0x%p; next_desc=0x%p; "
  691. "prev->hw_next=0x%p\n", __func__, prev_desc,
  692. next_desc, prev_desc ? prev_desc->hw_next : 0);
  693. BUG();
  694. }
  695. local_irq_save(flags);
  696. /* do s/w chaining both for DMA and XOR descriptors */
  697. prev_desc->hw_next = next_desc;
  698. switch (chan->device->id) {
  699. case PPC440SPE_DMA0_ID:
  700. case PPC440SPE_DMA1_ID:
  701. break;
  702. case PPC440SPE_XOR_ID:
  703. /* bind descriptor to the chain */
  704. while (tail->hw_next)
  705. tail = tail->hw_next;
  706. xor_last_linked = tail;
  707. if (prev_desc == xor_last_submit)
  708. /* do not link to the last submitted CB */
  709. break;
  710. ppc440spe_xor_set_link(prev_desc, next_desc);
  711. break;
  712. }
  713. local_irq_restore(flags);
  714. }
  715. /**
  716. * ppc440spe_desc_get_src_addr - extract the source address from the descriptor
  717. */
  718. static u32 ppc440spe_desc_get_src_addr(struct ppc440spe_adma_desc_slot *desc,
  719. struct ppc440spe_adma_chan *chan, int src_idx)
  720. {
  721. struct dma_cdb *dma_hw_desc;
  722. struct xor_cb *xor_hw_desc;
  723. switch (chan->device->id) {
  724. case PPC440SPE_DMA0_ID:
  725. case PPC440SPE_DMA1_ID:
  726. dma_hw_desc = desc->hw_desc;
  727. /* May have 0, 1, 2, or 3 sources */
  728. switch (dma_hw_desc->opc) {
  729. case DMA_CDB_OPC_NO_OP:
  730. case DMA_CDB_OPC_DFILL128:
  731. return 0;
  732. case DMA_CDB_OPC_DCHECK128:
  733. if (unlikely(src_idx)) {
  734. printk(KERN_ERR "%s: try to get %d source for"
  735. " DCHECK128\n", __func__, src_idx);
  736. BUG();
  737. }
  738. return le32_to_cpu(dma_hw_desc->sg1l);
  739. case DMA_CDB_OPC_MULTICAST:
  740. case DMA_CDB_OPC_MV_SG1_SG2:
  741. if (unlikely(src_idx > 2)) {
  742. printk(KERN_ERR "%s: try to get %d source from"
  743. " DMA descr\n", __func__, src_idx);
  744. BUG();
  745. }
  746. if (src_idx) {
  747. if (le32_to_cpu(dma_hw_desc->sg1u) &
  748. DMA_CUED_XOR_WIN_MSK) {
  749. u8 region;
  750. if (src_idx == 1)
  751. return le32_to_cpu(
  752. dma_hw_desc->sg1l) +
  753. desc->unmap_len;
  754. region = (le32_to_cpu(
  755. dma_hw_desc->sg1u)) >>
  756. DMA_CUED_REGION_OFF;
  757. region &= DMA_CUED_REGION_MSK;
  758. switch (region) {
  759. case DMA_RXOR123:
  760. return le32_to_cpu(
  761. dma_hw_desc->sg1l) +
  762. (desc->unmap_len << 1);
  763. case DMA_RXOR124:
  764. return le32_to_cpu(
  765. dma_hw_desc->sg1l) +
  766. (desc->unmap_len * 3);
  767. case DMA_RXOR125:
  768. return le32_to_cpu(
  769. dma_hw_desc->sg1l) +
  770. (desc->unmap_len << 2);
  771. default:
  772. printk(KERN_ERR
  773. "%s: try to"
  774. " get src3 for region %02x"
  775. "PPC440SPE_DESC_RXOR12?\n",
  776. __func__, region);
  777. BUG();
  778. }
  779. } else {
  780. printk(KERN_ERR
  781. "%s: try to get %d"
  782. " source for non-cued descr\n",
  783. __func__, src_idx);
  784. BUG();
  785. }
  786. }
  787. return le32_to_cpu(dma_hw_desc->sg1l);
  788. default:
  789. printk(KERN_ERR "%s: unknown OPC 0x%02x\n",
  790. __func__, dma_hw_desc->opc);
  791. BUG();
  792. }
  793. return le32_to_cpu(dma_hw_desc->sg1l);
  794. case PPC440SPE_XOR_ID:
  795. /* May have up to 16 sources */
  796. xor_hw_desc = desc->hw_desc;
  797. return xor_hw_desc->ops[src_idx].l;
  798. }
  799. return 0;
  800. }
  801. /**
  802. * ppc440spe_desc_get_dest_addr - extract the destination address from the
  803. * descriptor
  804. */
  805. static u32 ppc440spe_desc_get_dest_addr(struct ppc440spe_adma_desc_slot *desc,
  806. struct ppc440spe_adma_chan *chan, int idx)
  807. {
  808. struct dma_cdb *dma_hw_desc;
  809. struct xor_cb *xor_hw_desc;
  810. switch (chan->device->id) {
  811. case PPC440SPE_DMA0_ID:
  812. case PPC440SPE_DMA1_ID:
  813. dma_hw_desc = desc->hw_desc;
  814. if (likely(!idx))
  815. return le32_to_cpu(dma_hw_desc->sg2l);
  816. return le32_to_cpu(dma_hw_desc->sg3l);
  817. case PPC440SPE_XOR_ID:
  818. xor_hw_desc = desc->hw_desc;
  819. return xor_hw_desc->cbtal;
  820. }
  821. return 0;
  822. }
  823. /**
  824. * ppc440spe_desc_get_src_num - extract the number of source addresses from
  825. * the descriptor
  826. */
  827. static u32 ppc440spe_desc_get_src_num(struct ppc440spe_adma_desc_slot *desc,
  828. struct ppc440spe_adma_chan *chan)
  829. {
  830. struct dma_cdb *dma_hw_desc;
  831. struct xor_cb *xor_hw_desc;
  832. switch (chan->device->id) {
  833. case PPC440SPE_DMA0_ID:
  834. case PPC440SPE_DMA1_ID:
  835. dma_hw_desc = desc->hw_desc;
  836. switch (dma_hw_desc->opc) {
  837. case DMA_CDB_OPC_NO_OP:
  838. case DMA_CDB_OPC_DFILL128:
  839. return 0;
  840. case DMA_CDB_OPC_DCHECK128:
  841. return 1;
  842. case DMA_CDB_OPC_MV_SG1_SG2:
  843. case DMA_CDB_OPC_MULTICAST:
  844. /*
  845. * Only for RXOR operations we have more than
  846. * one source
  847. */
  848. if (le32_to_cpu(dma_hw_desc->sg1u) &
  849. DMA_CUED_XOR_WIN_MSK) {
  850. /* RXOR op, there are 2 or 3 sources */
  851. if (((le32_to_cpu(dma_hw_desc->sg1u) >>
  852. DMA_CUED_REGION_OFF) &
  853. DMA_CUED_REGION_MSK) == DMA_RXOR12) {
  854. /* RXOR 1-2 */
  855. return 2;
  856. } else {
  857. /* RXOR 1-2-3/1-2-4/1-2-5 */
  858. return 3;
  859. }
  860. }
  861. return 1;
  862. default:
  863. printk(KERN_ERR "%s: unknown OPC 0x%02x\n",
  864. __func__, dma_hw_desc->opc);
  865. BUG();
  866. }
  867. case PPC440SPE_XOR_ID:
  868. /* up to 16 sources */
  869. xor_hw_desc = desc->hw_desc;
  870. return xor_hw_desc->cbc & XOR_CDCR_OAC_MSK;
  871. default:
  872. BUG();
  873. }
  874. return 0;
  875. }
  876. /**
  877. * ppc440spe_desc_get_dst_num - get the number of destination addresses in
  878. * this descriptor
  879. */
  880. static u32 ppc440spe_desc_get_dst_num(struct ppc440spe_adma_desc_slot *desc,
  881. struct ppc440spe_adma_chan *chan)
  882. {
  883. struct dma_cdb *dma_hw_desc;
  884. switch (chan->device->id) {
  885. case PPC440SPE_DMA0_ID:
  886. case PPC440SPE_DMA1_ID:
  887. /* May be 1 or 2 destinations */
  888. dma_hw_desc = desc->hw_desc;
  889. switch (dma_hw_desc->opc) {
  890. case DMA_CDB_OPC_NO_OP:
  891. case DMA_CDB_OPC_DCHECK128:
  892. return 0;
  893. case DMA_CDB_OPC_MV_SG1_SG2:
  894. case DMA_CDB_OPC_DFILL128:
  895. return 1;
  896. case DMA_CDB_OPC_MULTICAST:
  897. if (desc->dst_cnt == 2)
  898. return 2;
  899. else
  900. return 1;
  901. default:
  902. printk(KERN_ERR "%s: unknown OPC 0x%02x\n",
  903. __func__, dma_hw_desc->opc);
  904. BUG();
  905. }
  906. case PPC440SPE_XOR_ID:
  907. /* Always only 1 destination */
  908. return 1;
  909. default:
  910. BUG();
  911. }
  912. return 0;
  913. }
  914. /**
  915. * ppc440spe_desc_get_link - get the address of the descriptor that
  916. * follows this one
  917. */
  918. static inline u32 ppc440spe_desc_get_link(struct ppc440spe_adma_desc_slot *desc,
  919. struct ppc440spe_adma_chan *chan)
  920. {
  921. if (!desc->hw_next)
  922. return 0;
  923. return desc->hw_next->phys;
  924. }
  925. /**
  926. * ppc440spe_desc_is_aligned - check alignment
  927. */
  928. static inline int ppc440spe_desc_is_aligned(
  929. struct ppc440spe_adma_desc_slot *desc, int num_slots)
  930. {
  931. return (desc->idx & (num_slots - 1)) ? 0 : 1;
  932. }
  933. /**
  934. * ppc440spe_chan_xor_slot_count - get the number of slots necessary for
  935. * XOR operation
  936. */
  937. static int ppc440spe_chan_xor_slot_count(size_t len, int src_cnt,
  938. int *slots_per_op)
  939. {
  940. int slot_cnt;
  941. /* each XOR descriptor provides up to 16 source operands */
  942. slot_cnt = *slots_per_op = (src_cnt + XOR_MAX_OPS - 1)/XOR_MAX_OPS;
  943. if (likely(len <= PPC440SPE_ADMA_XOR_MAX_BYTE_COUNT))
  944. return slot_cnt;
  945. printk(KERN_ERR "%s: len %d > max %d !!\n",
  946. __func__, len, PPC440SPE_ADMA_XOR_MAX_BYTE_COUNT);
  947. BUG();
  948. return slot_cnt;
  949. }
  950. /**
  951. * ppc440spe_dma2_pq_slot_count - get the number of slots necessary for
  952. * DMA2 PQ operation
  953. */
  954. static int ppc440spe_dma2_pq_slot_count(dma_addr_t *srcs,
  955. int src_cnt, size_t len)
  956. {
  957. signed long long order = 0;
  958. int state = 0;
  959. int addr_count = 0;
  960. int i;
  961. for (i = 1; i < src_cnt; i++) {
  962. dma_addr_t cur_addr = srcs[i];
  963. dma_addr_t old_addr = srcs[i-1];
  964. switch (state) {
  965. case 0:
  966. if (cur_addr == old_addr + len) {
  967. /* direct RXOR */
  968. order = 1;
  969. state = 1;
  970. if (i == src_cnt-1)
  971. addr_count++;
  972. } else if (old_addr == cur_addr + len) {
  973. /* reverse RXOR */
  974. order = -1;
  975. state = 1;
  976. if (i == src_cnt-1)
  977. addr_count++;
  978. } else {
  979. state = 3;
  980. }
  981. break;
  982. case 1:
  983. if (i == src_cnt-2 || (order == -1
  984. && cur_addr != old_addr - len)) {
  985. order = 0;
  986. state = 0;
  987. addr_count++;
  988. } else if (cur_addr == old_addr + len*order) {
  989. state = 2;
  990. if (i == src_cnt-1)
  991. addr_count++;
  992. } else if (cur_addr == old_addr + 2*len) {
  993. state = 2;
  994. if (i == src_cnt-1)
  995. addr_count++;
  996. } else if (cur_addr == old_addr + 3*len) {
  997. state = 2;
  998. if (i == src_cnt-1)
  999. addr_count++;
  1000. } else {
  1001. order = 0;
  1002. state = 0;
  1003. addr_count++;
  1004. }
  1005. break;
  1006. case 2:
  1007. order = 0;
  1008. state = 0;
  1009. addr_count++;
  1010. break;
  1011. }
  1012. if (state == 3)
  1013. break;
  1014. }
  1015. if (src_cnt <= 1 || (state != 1 && state != 2)) {
  1016. pr_err("%s: src_cnt=%d, state=%d, addr_count=%d, order=%lld\n",
  1017. __func__, src_cnt, state, addr_count, order);
  1018. for (i = 0; i < src_cnt; i++)
  1019. pr_err("\t[%d] 0x%llx \n", i, srcs[i]);
  1020. BUG();
  1021. }
  1022. return (addr_count + XOR_MAX_OPS - 1) / XOR_MAX_OPS;
  1023. }
  1024. /******************************************************************************
  1025. * ADMA channel low-level routines
  1026. ******************************************************************************/
  1027. static u32
  1028. ppc440spe_chan_get_current_descriptor(struct ppc440spe_adma_chan *chan);
  1029. static void ppc440spe_chan_append(struct ppc440spe_adma_chan *chan);
  1030. /**
  1031. * ppc440spe_adma_device_clear_eot_status - interrupt ack to XOR or DMA engine
  1032. */
  1033. static void ppc440spe_adma_device_clear_eot_status(
  1034. struct ppc440spe_adma_chan *chan)
  1035. {
  1036. struct dma_regs *dma_reg;
  1037. struct xor_regs *xor_reg;
  1038. u8 *p = chan->device->dma_desc_pool_virt;
  1039. struct dma_cdb *cdb;
  1040. u32 rv, i;
  1041. switch (chan->device->id) {
  1042. case PPC440SPE_DMA0_ID:
  1043. case PPC440SPE_DMA1_ID:
  1044. /* read FIFO to ack */
  1045. dma_reg = chan->device->dma_reg;
  1046. while ((rv = ioread32(&dma_reg->csfpl))) {
  1047. i = rv & DMA_CDB_ADDR_MSK;
  1048. cdb = (struct dma_cdb *)&p[i -
  1049. (u32)chan->device->dma_desc_pool];
  1050. /* Clear opcode to ack. This is necessary for
  1051. * ZeroSum operations only
  1052. */
  1053. cdb->opc = 0;
  1054. if (test_bit(PPC440SPE_RXOR_RUN,
  1055. &ppc440spe_rxor_state)) {
  1056. /* probably this is a completed RXOR op,
  1057. * get pointer to CDB using the fact that
  1058. * physical and virtual addresses of CDB
  1059. * in pools have the same offsets
  1060. */
  1061. if (le32_to_cpu(cdb->sg1u) &
  1062. DMA_CUED_XOR_BASE) {
  1063. /* this is a RXOR */
  1064. clear_bit(PPC440SPE_RXOR_RUN,
  1065. &ppc440spe_rxor_state);
  1066. }
  1067. }
  1068. if (rv & DMA_CDB_STATUS_MSK) {
  1069. /* ZeroSum check failed
  1070. */
  1071. struct ppc440spe_adma_desc_slot *iter;
  1072. dma_addr_t phys = rv & ~DMA_CDB_MSK;
  1073. /*
  1074. * Update the status of corresponding
  1075. * descriptor.
  1076. */
  1077. list_for_each_entry(iter, &chan->chain,
  1078. chain_node) {
  1079. if (iter->phys == phys)
  1080. break;
  1081. }
  1082. /*
  1083. * if cannot find the corresponding
  1084. * slot it's a bug
  1085. */
  1086. BUG_ON(&iter->chain_node == &chan->chain);
  1087. if (iter->xor_check_result) {
  1088. if (test_bit(PPC440SPE_DESC_PCHECK,
  1089. &iter->flags)) {
  1090. *iter->xor_check_result |=
  1091. SUM_CHECK_P_RESULT;
  1092. } else
  1093. if (test_bit(PPC440SPE_DESC_QCHECK,
  1094. &iter->flags)) {
  1095. *iter->xor_check_result |=
  1096. SUM_CHECK_Q_RESULT;
  1097. } else
  1098. BUG();
  1099. }
  1100. }
  1101. }
  1102. rv = ioread32(&dma_reg->dsts);
  1103. if (rv) {
  1104. pr_err("DMA%d err status: 0x%x\n",
  1105. chan->device->id, rv);
  1106. /* write back to clear */
  1107. iowrite32(rv, &dma_reg->dsts);
  1108. }
  1109. break;
  1110. case PPC440SPE_XOR_ID:
  1111. /* reset status bits to ack */
  1112. xor_reg = chan->device->xor_reg;
  1113. rv = ioread32be(&xor_reg->sr);
  1114. iowrite32be(rv, &xor_reg->sr);
  1115. if (rv & (XOR_IE_ICBIE_BIT|XOR_IE_ICIE_BIT|XOR_IE_RPTIE_BIT)) {
  1116. if (rv & XOR_IE_RPTIE_BIT) {
  1117. /* Read PLB Timeout Error.
  1118. * Try to resubmit the CB
  1119. */
  1120. u32 val = ioread32be(&xor_reg->ccbalr);
  1121. iowrite32be(val, &xor_reg->cblalr);
  1122. val = ioread32be(&xor_reg->crsr);
  1123. iowrite32be(val | XOR_CRSR_XAE_BIT,
  1124. &xor_reg->crsr);
  1125. } else
  1126. pr_err("XOR ERR 0x%x status\n", rv);
  1127. break;
  1128. }
  1129. /* if the XORcore is idle, but there are unprocessed CBs
  1130. * then refetch the s/w chain here
  1131. */
  1132. if (!(ioread32be(&xor_reg->sr) & XOR_SR_XCP_BIT) &&
  1133. do_xor_refetch)
  1134. ppc440spe_chan_append(chan);
  1135. break;
  1136. }
  1137. }
  1138. /**
  1139. * ppc440spe_chan_is_busy - get the channel status
  1140. */
  1141. static int ppc440spe_chan_is_busy(struct ppc440spe_adma_chan *chan)
  1142. {
  1143. struct dma_regs *dma_reg;
  1144. struct xor_regs *xor_reg;
  1145. int busy = 0;
  1146. switch (chan->device->id) {
  1147. case PPC440SPE_DMA0_ID:
  1148. case PPC440SPE_DMA1_ID:
  1149. dma_reg = chan->device->dma_reg;
  1150. /* if command FIFO's head and tail pointers are equal and
  1151. * status tail is the same as command, then channel is free
  1152. */
  1153. if (ioread16(&dma_reg->cpfhp) != ioread16(&dma_reg->cpftp) ||
  1154. ioread16(&dma_reg->cpftp) != ioread16(&dma_reg->csftp))
  1155. busy = 1;
  1156. break;
  1157. case PPC440SPE_XOR_ID:
  1158. /* use the special status bit for the XORcore
  1159. */
  1160. xor_reg = chan->device->xor_reg;
  1161. busy = (ioread32be(&xor_reg->sr) & XOR_SR_XCP_BIT) ? 1 : 0;
  1162. break;
  1163. }
  1164. return busy;
  1165. }
  1166. /**
  1167. * ppc440spe_chan_set_first_xor_descriptor - init XORcore chain
  1168. */
  1169. static void ppc440spe_chan_set_first_xor_descriptor(
  1170. struct ppc440spe_adma_chan *chan,
  1171. struct ppc440spe_adma_desc_slot *next_desc)
  1172. {
  1173. struct xor_regs *xor_reg = chan->device->xor_reg;
  1174. if (ioread32be(&xor_reg->sr) & XOR_SR_XCP_BIT)
  1175. printk(KERN_INFO "%s: Warn: XORcore is running "
  1176. "when try to set the first CDB!\n",
  1177. __func__);
  1178. xor_last_submit = xor_last_linked = next_desc;
  1179. iowrite32be(XOR_CRSR_64BA_BIT, &xor_reg->crsr);
  1180. iowrite32be(next_desc->phys, &xor_reg->cblalr);
  1181. iowrite32be(0, &xor_reg->cblahr);
  1182. iowrite32be(ioread32be(&xor_reg->cbcr) | XOR_CBCR_LNK_BIT,
  1183. &xor_reg->cbcr);
  1184. chan->hw_chain_inited = 1;
  1185. }
  1186. /**
  1187. * ppc440spe_dma_put_desc - put DMA0,1 descriptor to FIFO.
  1188. * called with irqs disabled
  1189. */
  1190. static void ppc440spe_dma_put_desc(struct ppc440spe_adma_chan *chan,
  1191. struct ppc440spe_adma_desc_slot *desc)
  1192. {
  1193. u32 pcdb;
  1194. struct dma_regs *dma_reg = chan->device->dma_reg;
  1195. pcdb = desc->phys;
  1196. if (!test_bit(PPC440SPE_DESC_INT, &desc->flags))
  1197. pcdb |= DMA_CDB_NO_INT;
  1198. chan_last_sub[chan->device->id] = desc;
  1199. ADMA_LL_DBG(print_cb(chan, desc->hw_desc));
  1200. iowrite32(pcdb, &dma_reg->cpfpl);
  1201. }
  1202. /**
  1203. * ppc440spe_chan_append - update the h/w chain in the channel
  1204. */
  1205. static void ppc440spe_chan_append(struct ppc440spe_adma_chan *chan)
  1206. {
  1207. struct xor_regs *xor_reg;
  1208. struct ppc440spe_adma_desc_slot *iter;
  1209. struct xor_cb *xcb;
  1210. u32 cur_desc;
  1211. unsigned long flags;
  1212. local_irq_save(flags);
  1213. switch (chan->device->id) {
  1214. case PPC440SPE_DMA0_ID:
  1215. case PPC440SPE_DMA1_ID:
  1216. cur_desc = ppc440spe_chan_get_current_descriptor(chan);
  1217. if (likely(cur_desc)) {
  1218. iter = chan_last_sub[chan->device->id];
  1219. BUG_ON(!iter);
  1220. } else {
  1221. /* first peer */
  1222. iter = chan_first_cdb[chan->device->id];
  1223. BUG_ON(!iter);
  1224. ppc440spe_dma_put_desc(chan, iter);
  1225. chan->hw_chain_inited = 1;
  1226. }
  1227. /* is there something new to append */
  1228. if (!iter->hw_next)
  1229. break;
  1230. /* flush descriptors from the s/w queue to fifo */
  1231. list_for_each_entry_continue(iter, &chan->chain, chain_node) {
  1232. ppc440spe_dma_put_desc(chan, iter);
  1233. if (!iter->hw_next)
  1234. break;
  1235. }
  1236. break;
  1237. case PPC440SPE_XOR_ID:
  1238. /* update h/w links and refetch */
  1239. if (!xor_last_submit->hw_next)
  1240. break;
  1241. xor_reg = chan->device->xor_reg;
  1242. /* the last linked CDB has to generate an interrupt
  1243. * that we'd be able to append the next lists to h/w
  1244. * regardless of the XOR engine state at the moment of
  1245. * appending of these next lists
  1246. */
  1247. xcb = xor_last_linked->hw_desc;
  1248. xcb->cbc |= XOR_CBCR_CBCE_BIT;
  1249. if (!(ioread32be(&xor_reg->sr) & XOR_SR_XCP_BIT)) {
  1250. /* XORcore is idle. Refetch now */
  1251. do_xor_refetch = 0;
  1252. ppc440spe_xor_set_link(xor_last_submit,
  1253. xor_last_submit->hw_next);
  1254. ADMA_LL_DBG(print_cb_list(chan,
  1255. xor_last_submit->hw_next));
  1256. xor_last_submit = xor_last_linked;
  1257. iowrite32be(ioread32be(&xor_reg->crsr) |
  1258. XOR_CRSR_RCBE_BIT | XOR_CRSR_64BA_BIT,
  1259. &xor_reg->crsr);
  1260. } else {
  1261. /* XORcore is running. Refetch later in the handler */
  1262. do_xor_refetch = 1;
  1263. }
  1264. break;
  1265. }
  1266. local_irq_restore(flags);
  1267. }
  1268. /**
  1269. * ppc440spe_chan_get_current_descriptor - get the currently executed descriptor
  1270. */
  1271. static u32
  1272. ppc440spe_chan_get_current_descriptor(struct ppc440spe_adma_chan *chan)
  1273. {
  1274. struct dma_regs *dma_reg;
  1275. struct xor_regs *xor_reg;
  1276. if (unlikely(!chan->hw_chain_inited))
  1277. /* h/w descriptor chain is not initialized yet */
  1278. return 0;
  1279. switch (chan->device->id) {
  1280. case PPC440SPE_DMA0_ID:
  1281. case PPC440SPE_DMA1_ID:
  1282. dma_reg = chan->device->dma_reg;
  1283. return ioread32(&dma_reg->acpl) & (~DMA_CDB_MSK);
  1284. case PPC440SPE_XOR_ID:
  1285. xor_reg = chan->device->xor_reg;
  1286. return ioread32be(&xor_reg->ccbalr);
  1287. }
  1288. return 0;
  1289. }
  1290. /**
  1291. * ppc440spe_chan_run - enable the channel
  1292. */
  1293. static void ppc440spe_chan_run(struct ppc440spe_adma_chan *chan)
  1294. {
  1295. struct xor_regs *xor_reg;
  1296. switch (chan->device->id) {
  1297. case PPC440SPE_DMA0_ID:
  1298. case PPC440SPE_DMA1_ID:
  1299. /* DMAs are always enabled, do nothing */
  1300. break;
  1301. case PPC440SPE_XOR_ID:
  1302. /* drain write buffer */
  1303. xor_reg = chan->device->xor_reg;
  1304. /* fetch descriptor pointed to in <link> */
  1305. iowrite32be(XOR_CRSR_64BA_BIT | XOR_CRSR_XAE_BIT,
  1306. &xor_reg->crsr);
  1307. break;
  1308. }
  1309. }
  1310. /******************************************************************************
  1311. * ADMA device level
  1312. ******************************************************************************/
  1313. static void ppc440spe_chan_start_null_xor(struct ppc440spe_adma_chan *chan);
  1314. static int ppc440spe_adma_alloc_chan_resources(struct dma_chan *chan);
  1315. static dma_cookie_t
  1316. ppc440spe_adma_tx_submit(struct dma_async_tx_descriptor *tx);
  1317. static void ppc440spe_adma_set_dest(struct ppc440spe_adma_desc_slot *tx,
  1318. dma_addr_t addr, int index);
  1319. static void
  1320. ppc440spe_adma_memcpy_xor_set_src(struct ppc440spe_adma_desc_slot *tx,
  1321. dma_addr_t addr, int index);
  1322. static void
  1323. ppc440spe_adma_pq_set_dest(struct ppc440spe_adma_desc_slot *tx,
  1324. dma_addr_t *paddr, unsigned long flags);
  1325. static void
  1326. ppc440spe_adma_pq_set_src(struct ppc440spe_adma_desc_slot *tx,
  1327. dma_addr_t addr, int index);
  1328. static void
  1329. ppc440spe_adma_pq_set_src_mult(struct ppc440spe_adma_desc_slot *tx,
  1330. unsigned char mult, int index, int dst_pos);
  1331. static void
  1332. ppc440spe_adma_pqzero_sum_set_dest(struct ppc440spe_adma_desc_slot *tx,
  1333. dma_addr_t paddr, dma_addr_t qaddr);
  1334. static struct page *ppc440spe_rxor_srcs[32];
  1335. /**
  1336. * ppc440spe_can_rxor - check if the operands may be processed with RXOR
  1337. */
  1338. static int ppc440spe_can_rxor(struct page **srcs, int src_cnt, size_t len)
  1339. {
  1340. int i, order = 0, state = 0;
  1341. int idx = 0;
  1342. if (unlikely(!(src_cnt > 1)))
  1343. return 0;
  1344. BUG_ON(src_cnt > ARRAY_SIZE(ppc440spe_rxor_srcs));
  1345. /* Skip holes in the source list before checking */
  1346. for (i = 0; i < src_cnt; i++) {
  1347. if (!srcs[i])
  1348. continue;
  1349. ppc440spe_rxor_srcs[idx++] = srcs[i];
  1350. }
  1351. src_cnt = idx;
  1352. for (i = 1; i < src_cnt; i++) {
  1353. char *cur_addr = page_address(ppc440spe_rxor_srcs[i]);
  1354. char *old_addr = page_address(ppc440spe_rxor_srcs[i - 1]);
  1355. switch (state) {
  1356. case 0:
  1357. if (cur_addr == old_addr + len) {
  1358. /* direct RXOR */
  1359. order = 1;
  1360. state = 1;
  1361. } else if (old_addr == cur_addr + len) {
  1362. /* reverse RXOR */
  1363. order = -1;
  1364. state = 1;
  1365. } else
  1366. goto out;
  1367. break;
  1368. case 1:
  1369. if ((i == src_cnt - 2) ||
  1370. (order == -1 && cur_addr != old_addr - len)) {
  1371. order = 0;
  1372. state = 0;
  1373. } else if ((cur_addr == old_addr + len * order) ||
  1374. (cur_addr == old_addr + 2 * len) ||
  1375. (cur_addr == old_addr + 3 * len)) {
  1376. state = 2;
  1377. } else {
  1378. order = 0;
  1379. state = 0;
  1380. }
  1381. break;
  1382. case 2:
  1383. order = 0;
  1384. state = 0;
  1385. break;
  1386. }
  1387. }
  1388. out:
  1389. if (state == 1 || state == 2)
  1390. return 1;
  1391. return 0;
  1392. }
  1393. /**
  1394. * ppc440spe_adma_device_estimate - estimate the efficiency of processing
  1395. * the operation given on this channel. It's assumed that 'chan' is
  1396. * capable to process 'cap' type of operation.
  1397. * @chan: channel to use
  1398. * @cap: type of transaction
  1399. * @dst_lst: array of destination pointers
  1400. * @dst_cnt: number of destination operands
  1401. * @src_lst: array of source pointers
  1402. * @src_cnt: number of source operands
  1403. * @src_sz: size of each source operand
  1404. */
  1405. static int ppc440spe_adma_estimate(struct dma_chan *chan,
  1406. enum dma_transaction_type cap, struct page **dst_lst, int dst_cnt,
  1407. struct page **src_lst, int src_cnt, size_t src_sz)
  1408. {
  1409. int ef = 1;
  1410. if (cap == DMA_PQ || cap == DMA_PQ_VAL) {
  1411. /* If RAID-6 capabilities were not activated don't try
  1412. * to use them
  1413. */
  1414. if (unlikely(!ppc440spe_r6_enabled))
  1415. return -1;
  1416. }
  1417. /* In the current implementation of ppc440spe ADMA driver it
  1418. * makes sense to pick out only pq case, because it may be
  1419. * processed:
  1420. * (1) either using Biskup method on DMA2;
  1421. * (2) or on DMA0/1.
  1422. * Thus we give a favour to (1) if the sources are suitable;
  1423. * else let it be processed on one of the DMA0/1 engines.
  1424. * In the sum_product case where destination is also the
  1425. * source process it on DMA0/1 only.
  1426. */
  1427. if (cap == DMA_PQ && chan->chan_id == PPC440SPE_XOR_ID) {
  1428. if (dst_cnt == 1 && src_cnt == 2 && dst_lst[0] == src_lst[1])
  1429. ef = 0; /* sum_product case, process on DMA0/1 */
  1430. else if (ppc440spe_can_rxor(src_lst, src_cnt, src_sz))
  1431. ef = 3; /* override (DMA0/1 + idle) */
  1432. else
  1433. ef = 0; /* can't process on DMA2 if !rxor */
  1434. }
  1435. /* channel idleness increases the priority */
  1436. if (likely(ef) &&
  1437. !ppc440spe_chan_is_busy(to_ppc440spe_adma_chan(chan)))
  1438. ef++;
  1439. return ef;
  1440. }
  1441. struct dma_chan *
  1442. ppc440spe_async_tx_find_best_channel(enum dma_transaction_type cap,
  1443. struct page **dst_lst, int dst_cnt, struct page **src_lst,
  1444. int src_cnt, size_t src_sz)
  1445. {
  1446. struct dma_chan *best_chan = NULL;
  1447. struct ppc_dma_chan_ref *ref;
  1448. int best_rank = -1;
  1449. if (unlikely(!src_sz))
  1450. return NULL;
  1451. if (src_sz > PAGE_SIZE) {
  1452. /*
  1453. * should a user of the api ever pass > PAGE_SIZE requests
  1454. * we sort out cases where temporary page-sized buffers
  1455. * are used.
  1456. */
  1457. switch (cap) {
  1458. case DMA_PQ:
  1459. if (src_cnt == 1 && dst_lst[1] == src_lst[0])
  1460. return NULL;
  1461. if (src_cnt == 2 && dst_lst[1] == src_lst[1])
  1462. return NULL;
  1463. break;
  1464. case DMA_PQ_VAL:
  1465. case DMA_XOR_VAL:
  1466. return NULL;
  1467. default:
  1468. break;
  1469. }
  1470. }
  1471. list_for_each_entry(ref, &ppc440spe_adma_chan_list, node) {
  1472. if (dma_has_cap(cap, ref->chan->device->cap_mask)) {
  1473. int rank;
  1474. rank = ppc440spe_adma_estimate(ref->chan, cap, dst_lst,
  1475. dst_cnt, src_lst, src_cnt, src_sz);
  1476. if (rank > best_rank) {
  1477. best_rank = rank;
  1478. best_chan = ref->chan;
  1479. }
  1480. }
  1481. }
  1482. return best_chan;
  1483. }
  1484. EXPORT_SYMBOL_GPL(ppc440spe_async_tx_find_best_channel);
  1485. /**
  1486. * ppc440spe_get_group_entry - get group entry with index idx
  1487. * @tdesc: is the last allocated slot in the group.
  1488. */
  1489. static struct ppc440spe_adma_desc_slot *
  1490. ppc440spe_get_group_entry(struct ppc440spe_adma_desc_slot *tdesc, u32 entry_idx)
  1491. {
  1492. struct ppc440spe_adma_desc_slot *iter = tdesc->group_head;
  1493. int i = 0;
  1494. if (entry_idx < 0 || entry_idx >= (tdesc->src_cnt + tdesc->dst_cnt)) {
  1495. printk("%s: entry_idx %d, src_cnt %d, dst_cnt %d\n",
  1496. __func__, entry_idx, tdesc->src_cnt, tdesc->dst_cnt);
  1497. BUG();
  1498. }
  1499. list_for_each_entry(iter, &tdesc->group_list, chain_node) {
  1500. if (i++ == entry_idx)
  1501. break;
  1502. }
  1503. return iter;
  1504. }
  1505. /**
  1506. * ppc440spe_adma_free_slots - flags descriptor slots for reuse
  1507. * @slot: Slot to free
  1508. * Caller must hold &ppc440spe_chan->lock while calling this function
  1509. */
  1510. static void ppc440spe_adma_free_slots(struct ppc440spe_adma_desc_slot *slot,
  1511. struct ppc440spe_adma_chan *chan)
  1512. {
  1513. int stride = slot->slots_per_op;
  1514. while (stride--) {
  1515. slot->slots_per_op = 0;
  1516. slot = list_entry(slot->slot_node.next,
  1517. struct ppc440spe_adma_desc_slot,
  1518. slot_node);
  1519. }
  1520. }
  1521. static void ppc440spe_adma_unmap(struct ppc440spe_adma_chan *chan,
  1522. struct ppc440spe_adma_desc_slot *desc)
  1523. {
  1524. u32 src_cnt, dst_cnt;
  1525. dma_addr_t addr;
  1526. /*
  1527. * get the number of sources & destination
  1528. * included in this descriptor and unmap
  1529. * them all
  1530. */
  1531. src_cnt = ppc440spe_desc_get_src_num(desc, chan);
  1532. dst_cnt = ppc440spe_desc_get_dst_num(desc, chan);
  1533. /* unmap destinations */
  1534. if (!(desc->async_tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
  1535. while (dst_cnt--) {
  1536. addr = ppc440spe_desc_get_dest_addr(
  1537. desc, chan, dst_cnt);
  1538. dma_unmap_page(chan->device->dev,
  1539. addr, desc->unmap_len,
  1540. DMA_FROM_DEVICE);
  1541. }
  1542. }
  1543. /* unmap sources */
  1544. if (!(desc->async_tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
  1545. while (src_cnt--) {
  1546. addr = ppc440spe_desc_get_src_addr(
  1547. desc, chan, src_cnt);
  1548. dma_unmap_page(chan->device->dev,
  1549. addr, desc->unmap_len,
  1550. DMA_TO_DEVICE);
  1551. }
  1552. }
  1553. }
  1554. /**
  1555. * ppc440spe_adma_run_tx_complete_actions - call functions to be called
  1556. * upon completion
  1557. */
  1558. static dma_cookie_t ppc440spe_adma_run_tx_complete_actions(
  1559. struct ppc440spe_adma_desc_slot *desc,
  1560. struct ppc440spe_adma_chan *chan,
  1561. dma_cookie_t cookie)
  1562. {
  1563. int i;
  1564. BUG_ON(desc->async_tx.cookie < 0);
  1565. if (desc->async_tx.cookie > 0) {
  1566. cookie = desc->async_tx.cookie;
  1567. desc->async_tx.cookie = 0;
  1568. /* call the callback (must not sleep or submit new
  1569. * operations to this channel)
  1570. */
  1571. if (desc->async_tx.callback)
  1572. desc->async_tx.callback(
  1573. desc->async_tx.callback_param);
  1574. dma_descriptor_unmap(&desc->async_tx);
  1575. /* unmap dma addresses
  1576. * (unmap_single vs unmap_page?)
  1577. *
  1578. * actually, ppc's dma_unmap_page() functions are empty, so
  1579. * the following code is just for the sake of completeness
  1580. */
  1581. if (chan && chan->needs_unmap && desc->group_head &&
  1582. desc->unmap_len) {
  1583. struct ppc440spe_adma_desc_slot *unmap =
  1584. desc->group_head;
  1585. /* assume 1 slot per op always */
  1586. u32 slot_count = unmap->slot_cnt;
  1587. /* Run through the group list and unmap addresses */
  1588. for (i = 0; i < slot_count; i++) {
  1589. BUG_ON(!unmap);
  1590. ppc440spe_adma_unmap(chan, unmap);
  1591. unmap = unmap->hw_next;
  1592. }
  1593. }
  1594. }
  1595. /* run dependent operations */
  1596. dma_run_dependencies(&desc->async_tx);
  1597. return cookie;
  1598. }
  1599. /**
  1600. * ppc440spe_adma_clean_slot - clean up CDB slot (if ack is set)
  1601. */
  1602. static int ppc440spe_adma_clean_slot(struct ppc440spe_adma_desc_slot *desc,
  1603. struct ppc440spe_adma_chan *chan)
  1604. {
  1605. /* the client is allowed to attach dependent operations
  1606. * until 'ack' is set
  1607. */
  1608. if (!async_tx_test_ack(&desc->async_tx))
  1609. return 0;
  1610. /* leave the last descriptor in the chain
  1611. * so we can append to it
  1612. */
  1613. if (list_is_last(&desc->chain_node, &chan->chain) ||
  1614. desc->phys == ppc440spe_chan_get_current_descriptor(chan))
  1615. return 1;
  1616. if (chan->device->id != PPC440SPE_XOR_ID) {
  1617. /* our DMA interrupt handler clears opc field of
  1618. * each processed descriptor. For all types of
  1619. * operations except for ZeroSum we do not actually
  1620. * need ack from the interrupt handler. ZeroSum is a
  1621. * special case since the result of this operation
  1622. * is available from the handler only, so if we see
  1623. * such type of descriptor (which is unprocessed yet)
  1624. * then leave it in chain.
  1625. */
  1626. struct dma_cdb *cdb = desc->hw_desc;
  1627. if (cdb->opc == DMA_CDB_OPC_DCHECK128)
  1628. return 1;
  1629. }
  1630. dev_dbg(chan->device->common.dev, "\tfree slot %llx: %d stride: %d\n",
  1631. desc->phys, desc->idx, desc->slots_per_op);
  1632. list_del(&desc->chain_node);
  1633. ppc440spe_adma_free_slots(desc, chan);
  1634. return 0;
  1635. }
  1636. /**
  1637. * __ppc440spe_adma_slot_cleanup - this is the common clean-up routine
  1638. * which runs through the channel CDBs list until reach the descriptor
  1639. * currently processed. When routine determines that all CDBs of group
  1640. * are completed then corresponding callbacks (if any) are called and slots
  1641. * are freed.
  1642. */
  1643. static void __ppc440spe_adma_slot_cleanup(struct ppc440spe_adma_chan *chan)
  1644. {
  1645. struct ppc440spe_adma_desc_slot *iter, *_iter, *group_start = NULL;
  1646. dma_cookie_t cookie = 0;
  1647. u32 current_desc = ppc440spe_chan_get_current_descriptor(chan);
  1648. int busy = ppc440spe_chan_is_busy(chan);
  1649. int seen_current = 0, slot_cnt = 0, slots_per_op = 0;
  1650. dev_dbg(chan->device->common.dev, "ppc440spe adma%d: %s\n",
  1651. chan->device->id, __func__);
  1652. if (!current_desc) {
  1653. /* There were no transactions yet, so
  1654. * nothing to clean
  1655. */
  1656. return;
  1657. }
  1658. /* free completed slots from the chain starting with
  1659. * the oldest descriptor
  1660. */
  1661. list_for_each_entry_safe(iter, _iter, &chan->chain,
  1662. chain_node) {
  1663. dev_dbg(chan->device->common.dev, "\tcookie: %d slot: %d "
  1664. "busy: %d this_desc: %#llx next_desc: %#x "
  1665. "cur: %#x ack: %d\n",
  1666. iter->async_tx.cookie, iter->idx, busy, iter->phys,
  1667. ppc440spe_desc_get_link(iter, chan), current_desc,
  1668. async_tx_test_ack(&iter->async_tx));
  1669. prefetch(_iter);
  1670. prefetch(&_iter->async_tx);
  1671. /* do not advance past the current descriptor loaded into the
  1672. * hardware channel,subsequent descriptors are either in process
  1673. * or have not been submitted
  1674. */
  1675. if (seen_current)
  1676. break;
  1677. /* stop the search if we reach the current descriptor and the
  1678. * channel is busy, or if it appears that the current descriptor
  1679. * needs to be re-read (i.e. has been appended to)
  1680. */
  1681. if (iter->phys == current_desc) {
  1682. BUG_ON(seen_current++);
  1683. if (busy || ppc440spe_desc_get_link(iter, chan)) {
  1684. /* not all descriptors of the group have
  1685. * been completed; exit.
  1686. */
  1687. break;
  1688. }
  1689. }
  1690. /* detect the start of a group transaction */
  1691. if (!slot_cnt && !slots_per_op) {
  1692. slot_cnt = iter->slot_cnt;
  1693. slots_per_op = iter->slots_per_op;
  1694. if (slot_cnt <= slots_per_op) {
  1695. slot_cnt = 0;
  1696. slots_per_op = 0;
  1697. }
  1698. }
  1699. if (slot_cnt) {
  1700. if (!group_start)
  1701. group_start = iter;
  1702. slot_cnt -= slots_per_op;
  1703. }
  1704. /* all the members of a group are complete */
  1705. if (slots_per_op != 0 && slot_cnt == 0) {
  1706. struct ppc440spe_adma_desc_slot *grp_iter, *_grp_iter;
  1707. int end_of_chain = 0;
  1708. /* clean up the group */
  1709. slot_cnt = group_start->slot_cnt;
  1710. grp_iter = group_start;
  1711. list_for_each_entry_safe_from(grp_iter, _grp_iter,
  1712. &chan->chain, chain_node) {
  1713. cookie = ppc440spe_adma_run_tx_complete_actions(
  1714. grp_iter, chan, cookie);
  1715. slot_cnt -= slots_per_op;
  1716. end_of_chain = ppc440spe_adma_clean_slot(
  1717. grp_iter, chan);
  1718. if (end_of_chain && slot_cnt) {
  1719. /* Should wait for ZeroSum completion */
  1720. if (cookie > 0)
  1721. chan->common.completed_cookie = cookie;
  1722. return;
  1723. }
  1724. if (slot_cnt == 0 || end_of_chain)
  1725. break;
  1726. }
  1727. /* the group should be complete at this point */
  1728. BUG_ON(slot_cnt);
  1729. slots_per_op = 0;
  1730. group_start = NULL;
  1731. if (end_of_chain)
  1732. break;
  1733. else
  1734. continue;
  1735. } else if (slots_per_op) /* wait for group completion */
  1736. continue;
  1737. cookie = ppc440spe_adma_run_tx_complete_actions(iter, chan,
  1738. cookie);
  1739. if (ppc440spe_adma_clean_slot(iter, chan))
  1740. break;
  1741. }
  1742. BUG_ON(!seen_current);
  1743. if (cookie > 0) {
  1744. chan->common.completed_cookie = cookie;
  1745. pr_debug("\tcompleted cookie %d\n", cookie);
  1746. }
  1747. }
  1748. /**
  1749. * ppc440spe_adma_tasklet - clean up watch-dog initiator
  1750. */
  1751. static void ppc440spe_adma_tasklet(unsigned long data)
  1752. {
  1753. struct ppc440spe_adma_chan *chan = (struct ppc440spe_adma_chan *) data;
  1754. spin_lock_nested(&chan->lock, SINGLE_DEPTH_NESTING);
  1755. __ppc440spe_adma_slot_cleanup(chan);
  1756. spin_unlock(&chan->lock);
  1757. }
  1758. /**
  1759. * ppc440spe_adma_slot_cleanup - clean up scheduled initiator
  1760. */
  1761. static void ppc440spe_adma_slot_cleanup(struct ppc440spe_adma_chan *chan)
  1762. {
  1763. spin_lock_bh(&chan->lock);
  1764. __ppc440spe_adma_slot_cleanup(chan);
  1765. spin_unlock_bh(&chan->lock);
  1766. }
  1767. /**
  1768. * ppc440spe_adma_alloc_slots - allocate free slots (if any)
  1769. */
  1770. static struct ppc440spe_adma_desc_slot *ppc440spe_adma_alloc_slots(
  1771. struct ppc440spe_adma_chan *chan, int num_slots,
  1772. int slots_per_op)
  1773. {
  1774. struct ppc440spe_adma_desc_slot *iter = NULL, *_iter;
  1775. struct ppc440spe_adma_desc_slot *alloc_start = NULL;
  1776. struct list_head chain = LIST_HEAD_INIT(chain);
  1777. int slots_found, retry = 0;
  1778. BUG_ON(!num_slots || !slots_per_op);
  1779. /* start search from the last allocated descrtiptor
  1780. * if a contiguous allocation can not be found start searching
  1781. * from the beginning of the list
  1782. */
  1783. retry:
  1784. slots_found = 0;
  1785. if (retry == 0)
  1786. iter = chan->last_used;
  1787. else
  1788. iter = list_entry(&chan->all_slots,
  1789. struct ppc440spe_adma_desc_slot,
  1790. slot_node);
  1791. list_for_each_entry_safe_continue(iter, _iter, &chan->all_slots,
  1792. slot_node) {
  1793. prefetch(_iter);
  1794. prefetch(&_iter->async_tx);
  1795. if (iter->slots_per_op) {
  1796. slots_found = 0;
  1797. continue;
  1798. }
  1799. /* start the allocation if the slot is correctly aligned */
  1800. if (!slots_found++)
  1801. alloc_start = iter;
  1802. if (slots_found == num_slots) {
  1803. struct ppc440spe_adma_desc_slot *alloc_tail = NULL;
  1804. struct ppc440spe_adma_desc_slot *last_used = NULL;
  1805. iter = alloc_start;
  1806. while (num_slots) {
  1807. int i;
  1808. /* pre-ack all but the last descriptor */
  1809. if (num_slots != slots_per_op)
  1810. async_tx_ack(&iter->async_tx);
  1811. list_add_tail(&iter->chain_node, &chain);
  1812. alloc_tail = iter;
  1813. iter->async_tx.cookie = 0;
  1814. iter->hw_next = NULL;
  1815. iter->flags = 0;
  1816. iter->slot_cnt = num_slots;
  1817. iter->xor_check_result = NULL;
  1818. for (i = 0; i < slots_per_op; i++) {
  1819. iter->slots_per_op = slots_per_op - i;
  1820. last_used = iter;
  1821. iter = list_entry(iter->slot_node.next,
  1822. struct ppc440spe_adma_desc_slot,
  1823. slot_node);
  1824. }
  1825. num_slots -= slots_per_op;
  1826. }
  1827. alloc_tail->group_head = alloc_start;
  1828. alloc_tail->async_tx.cookie = -EBUSY;
  1829. list_splice(&chain, &alloc_tail->group_list);
  1830. chan->last_used = last_used;
  1831. return alloc_tail;
  1832. }
  1833. }
  1834. if (!retry++)
  1835. goto retry;
  1836. /* try to free some slots if the allocation fails */
  1837. tasklet_schedule(&chan->irq_tasklet);
  1838. return NULL;
  1839. }
  1840. /**
  1841. * ppc440spe_adma_alloc_chan_resources - allocate pools for CDB slots
  1842. */
  1843. static int ppc440spe_adma_alloc_chan_resources(struct dma_chan *chan)
  1844. {
  1845. struct ppc440spe_adma_chan *ppc440spe_chan;
  1846. struct ppc440spe_adma_desc_slot *slot = NULL;
  1847. char *hw_desc;
  1848. int i, db_sz;
  1849. int init;
  1850. ppc440spe_chan = to_ppc440spe_adma_chan(chan);
  1851. init = ppc440spe_chan->slots_allocated ? 0 : 1;
  1852. chan->chan_id = ppc440spe_chan->device->id;
  1853. /* Allocate descriptor slots */
  1854. i = ppc440spe_chan->slots_allocated;
  1855. if (ppc440spe_chan->device->id != PPC440SPE_XOR_ID)
  1856. db_sz = sizeof(struct dma_cdb);
  1857. else
  1858. db_sz = sizeof(struct xor_cb);
  1859. for (; i < (ppc440spe_chan->device->pool_size / db_sz); i++) {
  1860. slot = kzalloc(sizeof(struct ppc440spe_adma_desc_slot),
  1861. GFP_KERNEL);
  1862. if (!slot) {
  1863. printk(KERN_INFO "SPE ADMA Channel only initialized"
  1864. " %d descriptor slots", i--);
  1865. break;
  1866. }
  1867. hw_desc = (char *) ppc440spe_chan->device->dma_desc_pool_virt;
  1868. slot->hw_desc = (void *) &hw_desc[i * db_sz];
  1869. dma_async_tx_descriptor_init(&slot->async_tx, chan);
  1870. slot->async_tx.tx_submit = ppc440spe_adma_tx_submit;
  1871. INIT_LIST_HEAD(&slot->chain_node);
  1872. INIT_LIST_HEAD(&slot->slot_node);
  1873. INIT_LIST_HEAD(&slot->group_list);
  1874. slot->phys = ppc440spe_chan->device->dma_desc_pool + i * db_sz;
  1875. slot->idx = i;
  1876. spin_lock_bh(&ppc440spe_chan->lock);
  1877. ppc440spe_chan->slots_allocated++;
  1878. list_add_tail(&slot->slot_node, &ppc440spe_chan->all_slots);
  1879. spin_unlock_bh(&ppc440spe_chan->lock);
  1880. }
  1881. if (i && !ppc440spe_chan->last_used) {
  1882. ppc440spe_chan->last_used =
  1883. list_entry(ppc440spe_chan->all_slots.next,
  1884. struct ppc440spe_adma_desc_slot,
  1885. slot_node);
  1886. }
  1887. dev_dbg(ppc440spe_chan->device->common.dev,
  1888. "ppc440spe adma%d: allocated %d descriptor slots\n",
  1889. ppc440spe_chan->device->id, i);
  1890. /* initialize the channel and the chain with a null operation */
  1891. if (init) {
  1892. switch (ppc440spe_chan->device->id) {
  1893. case PPC440SPE_DMA0_ID:
  1894. case PPC440SPE_DMA1_ID:
  1895. ppc440spe_chan->hw_chain_inited = 0;
  1896. /* Use WXOR for self-testing */
  1897. if (!ppc440spe_r6_tchan)
  1898. ppc440spe_r6_tchan = ppc440spe_chan;
  1899. break;
  1900. case PPC440SPE_XOR_ID:
  1901. ppc440spe_chan_start_null_xor(ppc440spe_chan);
  1902. break;
  1903. default:
  1904. BUG();
  1905. }
  1906. ppc440spe_chan->needs_unmap = 1;
  1907. }
  1908. return (i > 0) ? i : -ENOMEM;
  1909. }
  1910. /**
  1911. * ppc440spe_rxor_set_region_data -
  1912. */
  1913. static void ppc440spe_rxor_set_region(struct ppc440spe_adma_desc_slot *desc,
  1914. u8 xor_arg_no, u32 mask)
  1915. {
  1916. struct xor_cb *xcb = desc->hw_desc;
  1917. xcb->ops[xor_arg_no].h |= mask;
  1918. }
  1919. /**
  1920. * ppc440spe_rxor_set_src -
  1921. */
  1922. static void ppc440spe_rxor_set_src(struct ppc440spe_adma_desc_slot *desc,
  1923. u8 xor_arg_no, dma_addr_t addr)
  1924. {
  1925. struct xor_cb *xcb = desc->hw_desc;
  1926. xcb->ops[xor_arg_no].h |= DMA_CUED_XOR_BASE;
  1927. xcb->ops[xor_arg_no].l = addr;
  1928. }
  1929. /**
  1930. * ppc440spe_rxor_set_mult -
  1931. */
  1932. static void ppc440spe_rxor_set_mult(struct ppc440spe_adma_desc_slot *desc,
  1933. u8 xor_arg_no, u8 idx, u8 mult)
  1934. {
  1935. struct xor_cb *xcb = desc->hw_desc;
  1936. xcb->ops[xor_arg_no].h |= mult << (DMA_CUED_MULT1_OFF + idx * 8);
  1937. }
  1938. /**
  1939. * ppc440spe_adma_check_threshold - append CDBs to h/w chain if threshold
  1940. * has been achieved
  1941. */
  1942. static void ppc440spe_adma_check_threshold(struct ppc440spe_adma_chan *chan)
  1943. {
  1944. dev_dbg(chan->device->common.dev, "ppc440spe adma%d: pending: %d\n",
  1945. chan->device->id, chan->pending);
  1946. if (chan->pending >= PPC440SPE_ADMA_THRESHOLD) {
  1947. chan->pending = 0;
  1948. ppc440spe_chan_append(chan);
  1949. }
  1950. }
  1951. /**
  1952. * ppc440spe_adma_tx_submit - submit new descriptor group to the channel
  1953. * (it's not necessary that descriptors will be submitted to the h/w
  1954. * chains too right now)
  1955. */
  1956. static dma_cookie_t ppc440spe_adma_tx_submit(struct dma_async_tx_descriptor *tx)
  1957. {
  1958. struct ppc440spe_adma_desc_slot *sw_desc;
  1959. struct ppc440spe_adma_chan *chan = to_ppc440spe_adma_chan(tx->chan);
  1960. struct ppc440spe_adma_desc_slot *group_start, *old_chain_tail;
  1961. int slot_cnt;
  1962. int slots_per_op;
  1963. dma_cookie_t cookie;
  1964. sw_desc = tx_to_ppc440spe_adma_slot(tx);
  1965. group_start = sw_desc->group_head;
  1966. slot_cnt = group_start->slot_cnt;
  1967. slots_per_op = group_start->slots_per_op;
  1968. spin_lock_bh(&chan->lock);
  1969. cookie = dma_cookie_assign(tx);
  1970. if (unlikely(list_empty(&chan->chain))) {
  1971. /* first peer */
  1972. list_splice_init(&sw_desc->group_list, &chan->chain);
  1973. chan_first_cdb[chan->device->id] = group_start;
  1974. } else {
  1975. /* isn't first peer, bind CDBs to chain */
  1976. old_chain_tail = list_entry(chan->chain.prev,
  1977. struct ppc440spe_adma_desc_slot,
  1978. chain_node);
  1979. list_splice_init(&sw_desc->group_list,
  1980. &old_chain_tail->chain_node);
  1981. /* fix up the hardware chain */
  1982. ppc440spe_desc_set_link(chan, old_chain_tail, group_start);
  1983. }
  1984. /* increment the pending count by the number of operations */
  1985. chan->pending += slot_cnt / slots_per_op;
  1986. ppc440spe_adma_check_threshold(chan);
  1987. spin_unlock_bh(&chan->lock);
  1988. dev_dbg(chan->device->common.dev,
  1989. "ppc440spe adma%d: %s cookie: %d slot: %d tx %p\n",
  1990. chan->device->id, __func__,
  1991. sw_desc->async_tx.cookie, sw_desc->idx, sw_desc);
  1992. return cookie;
  1993. }
  1994. /**
  1995. * ppc440spe_adma_prep_dma_interrupt - prepare CDB for a pseudo DMA operation
  1996. */
  1997. static struct dma_async_tx_descriptor *ppc440spe_adma_prep_dma_interrupt(
  1998. struct dma_chan *chan, unsigned long flags)
  1999. {
  2000. struct ppc440spe_adma_chan *ppc440spe_chan;
  2001. struct ppc440spe_adma_desc_slot *sw_desc, *group_start;
  2002. int slot_cnt, slots_per_op;
  2003. ppc440spe_chan = to_ppc440spe_adma_chan(chan);
  2004. dev_dbg(ppc440spe_chan->device->common.dev,
  2005. "ppc440spe adma%d: %s\n", ppc440spe_chan->device->id,
  2006. __func__);
  2007. spin_lock_bh(&ppc440spe_chan->lock);
  2008. slot_cnt = slots_per_op = 1;
  2009. sw_desc = ppc440spe_adma_alloc_slots(ppc440spe_chan, slot_cnt,
  2010. slots_per_op);
  2011. if (sw_desc) {
  2012. group_start = sw_desc->group_head;
  2013. ppc440spe_desc_init_interrupt(group_start, ppc440spe_chan);
  2014. group_start->unmap_len = 0;
  2015. sw_desc->async_tx.flags = flags;
  2016. }
  2017. spin_unlock_bh(&ppc440spe_chan->lock);
  2018. return sw_desc ? &sw_desc->async_tx : NULL;
  2019. }
  2020. /**
  2021. * ppc440spe_adma_prep_dma_memcpy - prepare CDB for a MEMCPY operation
  2022. */
  2023. static struct dma_async_tx_descriptor *ppc440spe_adma_prep_dma_memcpy(
  2024. struct dma_chan *chan, dma_addr_t dma_dest,
  2025. dma_addr_t dma_src, size_t len, unsigned long flags)
  2026. {
  2027. struct ppc440spe_adma_chan *ppc440spe_chan;
  2028. struct ppc440spe_adma_desc_slot *sw_desc, *group_start;
  2029. int slot_cnt, slots_per_op;
  2030. ppc440spe_chan = to_ppc440spe_adma_chan(chan);
  2031. if (unlikely(!len))
  2032. return NULL;
  2033. BUG_ON(len > PPC440SPE_ADMA_DMA_MAX_BYTE_COUNT);
  2034. spin_lock_bh(&ppc440spe_chan->lock);
  2035. dev_dbg(ppc440spe_chan->device->common.dev,
  2036. "ppc440spe adma%d: %s len: %u int_en %d\n",
  2037. ppc440spe_chan->device->id, __func__, len,
  2038. flags & DMA_PREP_INTERRUPT ? 1 : 0);
  2039. slot_cnt = slots_per_op = 1;
  2040. sw_desc = ppc440spe_adma_alloc_slots(ppc440spe_chan, slot_cnt,
  2041. slots_per_op);
  2042. if (sw_desc) {
  2043. group_start = sw_desc->group_head;
  2044. ppc440spe_desc_init_memcpy(group_start, flags);
  2045. ppc440spe_adma_set_dest(group_start, dma_dest, 0);
  2046. ppc440spe_adma_memcpy_xor_set_src(group_start, dma_src, 0);
  2047. ppc440spe_desc_set_byte_count(group_start, ppc440spe_chan, len);
  2048. sw_desc->unmap_len = len;
  2049. sw_desc->async_tx.flags = flags;
  2050. }
  2051. spin_unlock_bh(&ppc440spe_chan->lock);
  2052. return sw_desc ? &sw_desc->async_tx : NULL;
  2053. }
  2054. /**
  2055. * ppc440spe_adma_prep_dma_xor - prepare CDB for a XOR operation
  2056. */
  2057. static struct dma_async_tx_descriptor *ppc440spe_adma_prep_dma_xor(
  2058. struct dma_chan *chan, dma_addr_t dma_dest,
  2059. dma_addr_t *dma_src, u32 src_cnt, size_t len,
  2060. unsigned long flags)
  2061. {
  2062. struct ppc440spe_adma_chan *ppc440spe_chan;
  2063. struct ppc440spe_adma_desc_slot *sw_desc, *group_start;
  2064. int slot_cnt, slots_per_op;
  2065. ppc440spe_chan = to_ppc440spe_adma_chan(chan);
  2066. ADMA_LL_DBG(prep_dma_xor_dbg(ppc440spe_chan->device->id,
  2067. dma_dest, dma_src, src_cnt));
  2068. if (unlikely(!len))
  2069. return NULL;
  2070. BUG_ON(len > PPC440SPE_ADMA_XOR_MAX_BYTE_COUNT);
  2071. dev_dbg(ppc440spe_chan->device->common.dev,
  2072. "ppc440spe adma%d: %s src_cnt: %d len: %u int_en: %d\n",
  2073. ppc440spe_chan->device->id, __func__, src_cnt, len,
  2074. flags & DMA_PREP_INTERRUPT ? 1 : 0);
  2075. spin_lock_bh(&ppc440spe_chan->lock);
  2076. slot_cnt = ppc440spe_chan_xor_slot_count(len, src_cnt, &slots_per_op);
  2077. sw_desc = ppc440spe_adma_alloc_slots(ppc440spe_chan, slot_cnt,
  2078. slots_per_op);
  2079. if (sw_desc) {
  2080. group_start = sw_desc->group_head;
  2081. ppc440spe_desc_init_xor(group_start, src_cnt, flags);
  2082. ppc440spe_adma_set_dest(group_start, dma_dest, 0);
  2083. while (src_cnt--)
  2084. ppc440spe_adma_memcpy_xor_set_src(group_start,
  2085. dma_src[src_cnt], src_cnt);
  2086. ppc440spe_desc_set_byte_count(group_start, ppc440spe_chan, len);
  2087. sw_desc->unmap_len = len;
  2088. sw_desc->async_tx.flags = flags;
  2089. }
  2090. spin_unlock_bh(&ppc440spe_chan->lock);
  2091. return sw_desc ? &sw_desc->async_tx : NULL;
  2092. }
  2093. static inline void
  2094. ppc440spe_desc_set_xor_src_cnt(struct ppc440spe_adma_desc_slot *desc,
  2095. int src_cnt);
  2096. static void ppc440spe_init_rxor_cursor(struct ppc440spe_rxor *cursor);
  2097. /**
  2098. * ppc440spe_adma_init_dma2rxor_slot -
  2099. */
  2100. static void ppc440spe_adma_init_dma2rxor_slot(
  2101. struct ppc440spe_adma_desc_slot *desc,
  2102. dma_addr_t *src, int src_cnt)
  2103. {
  2104. int i;
  2105. /* initialize CDB */
  2106. for (i = 0; i < src_cnt; i++) {
  2107. ppc440spe_adma_dma2rxor_prep_src(desc, &desc->rxor_cursor, i,
  2108. desc->src_cnt, (u32)src[i]);
  2109. }
  2110. }
  2111. /**
  2112. * ppc440spe_dma01_prep_mult -
  2113. * for Q operation where destination is also the source
  2114. */
  2115. static struct ppc440spe_adma_desc_slot *ppc440spe_dma01_prep_mult(
  2116. struct ppc440spe_adma_chan *ppc440spe_chan,
  2117. dma_addr_t *dst, int dst_cnt, dma_addr_t *src, int src_cnt,
  2118. const unsigned char *scf, size_t len, unsigned long flags)
  2119. {
  2120. struct ppc440spe_adma_desc_slot *sw_desc = NULL;
  2121. unsigned long op = 0;
  2122. int slot_cnt;
  2123. set_bit(PPC440SPE_DESC_WXOR, &op);
  2124. slot_cnt = 2;
  2125. spin_lock_bh(&ppc440spe_chan->lock);
  2126. /* use WXOR, each descriptor occupies one slot */
  2127. sw_desc = ppc440spe_adma_alloc_slots(ppc440spe_chan, slot_cnt, 1);
  2128. if (sw_desc) {
  2129. struct ppc440spe_adma_chan *chan;
  2130. struct ppc440spe_adma_desc_slot *iter;
  2131. struct dma_cdb *hw_desc;
  2132. chan = to_ppc440spe_adma_chan(sw_desc->async_tx.chan);
  2133. set_bits(op, &sw_desc->flags);
  2134. sw_desc->src_cnt = src_cnt;
  2135. sw_desc->dst_cnt = dst_cnt;
  2136. /* First descriptor, zero data in the destination and copy it
  2137. * to q page using MULTICAST transfer.
  2138. */
  2139. iter = list_first_entry(&sw_desc->group_list,
  2140. struct ppc440spe_adma_desc_slot,
  2141. chain_node);
  2142. memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
  2143. /* set 'next' pointer */
  2144. iter->hw_next = list_entry(iter->chain_node.next,
  2145. struct ppc440spe_adma_desc_slot,
  2146. chain_node);
  2147. clear_bit(PPC440SPE_DESC_INT, &iter->flags);
  2148. hw_desc = iter->hw_desc;
  2149. hw_desc->opc = DMA_CDB_OPC_MULTICAST;
  2150. ppc440spe_desc_set_dest_addr(iter, chan,
  2151. DMA_CUED_XOR_BASE, dst[0], 0);
  2152. ppc440spe_desc_set_dest_addr(iter, chan, 0, dst[1], 1);
  2153. ppc440spe_desc_set_src_addr(iter, chan, 0, DMA_CUED_XOR_HB,
  2154. src[0]);
  2155. ppc440spe_desc_set_byte_count(iter, ppc440spe_chan, len);
  2156. iter->unmap_len = len;
  2157. /*
  2158. * Second descriptor, multiply data from the q page
  2159. * and store the result in real destination.
  2160. */
  2161. iter = list_first_entry(&iter->chain_node,
  2162. struct ppc440spe_adma_desc_slot,
  2163. chain_node);
  2164. memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
  2165. iter->hw_next = NULL;
  2166. if (flags & DMA_PREP_INTERRUPT)
  2167. set_bit(PPC440SPE_DESC_INT, &iter->flags);
  2168. else
  2169. clear_bit(PPC440SPE_DESC_INT, &iter->flags);
  2170. hw_desc = iter->hw_desc;
  2171. hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
  2172. ppc440spe_desc_set_src_addr(iter, chan, 0,
  2173. DMA_CUED_XOR_HB, dst[1]);
  2174. ppc440spe_desc_set_dest_addr(iter, chan,
  2175. DMA_CUED_XOR_BASE, dst[0], 0);
  2176. ppc440spe_desc_set_src_mult(iter, chan, DMA_CUED_MULT1_OFF,
  2177. DMA_CDB_SG_DST1, scf[0]);
  2178. ppc440spe_desc_set_byte_count(iter, ppc440spe_chan, len);
  2179. iter->unmap_len = len;
  2180. sw_desc->async_tx.flags = flags;
  2181. }
  2182. spin_unlock_bh(&ppc440spe_chan->lock);
  2183. return sw_desc;
  2184. }
  2185. /**
  2186. * ppc440spe_dma01_prep_sum_product -
  2187. * Dx = A*(P+Pxy) + B*(Q+Qxy) operation where destination is also
  2188. * the source.
  2189. */
  2190. static struct ppc440spe_adma_desc_slot *ppc440spe_dma01_prep_sum_product(
  2191. struct ppc440spe_adma_chan *ppc440spe_chan,
  2192. dma_addr_t *dst, dma_addr_t *src, int src_cnt,
  2193. const unsigned char *scf, size_t len, unsigned long flags)
  2194. {
  2195. struct ppc440spe_adma_desc_slot *sw_desc = NULL;
  2196. unsigned long op = 0;
  2197. int slot_cnt;
  2198. set_bit(PPC440SPE_DESC_WXOR, &op);
  2199. slot_cnt = 3;
  2200. spin_lock_bh(&ppc440spe_chan->lock);
  2201. /* WXOR, each descriptor occupies one slot */
  2202. sw_desc = ppc440spe_adma_alloc_slots(ppc440spe_chan, slot_cnt, 1);
  2203. if (sw_desc) {
  2204. struct ppc440spe_adma_chan *chan;
  2205. struct ppc440spe_adma_desc_slot *iter;
  2206. struct dma_cdb *hw_desc;
  2207. chan = to_ppc440spe_adma_chan(sw_desc->async_tx.chan);
  2208. set_bits(op, &sw_desc->flags);
  2209. sw_desc->src_cnt = src_cnt;
  2210. sw_desc->dst_cnt = 1;
  2211. /* 1st descriptor, src[1] data to q page and zero destination */
  2212. iter = list_first_entry(&sw_desc->group_list,
  2213. struct ppc440spe_adma_desc_slot,
  2214. chain_node);
  2215. memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
  2216. iter->hw_next = list_entry(iter->chain_node.next,
  2217. struct ppc440spe_adma_desc_slot,
  2218. chain_node);
  2219. clear_bit(PPC440SPE_DESC_INT, &iter->flags);
  2220. hw_desc = iter->hw_desc;
  2221. hw_desc->opc = DMA_CDB_OPC_MULTICAST;
  2222. ppc440spe_desc_set_dest_addr(iter, chan, DMA_CUED_XOR_BASE,
  2223. *dst, 0);
  2224. ppc440spe_desc_set_dest_addr(iter, chan, 0,
  2225. ppc440spe_chan->qdest, 1);
  2226. ppc440spe_desc_set_src_addr(iter, chan, 0, DMA_CUED_XOR_HB,
  2227. src[1]);
  2228. ppc440spe_desc_set_byte_count(iter, ppc440spe_chan, len);
  2229. iter->unmap_len = len;
  2230. /* 2nd descriptor, multiply src[1] data and store the
  2231. * result in destination */
  2232. iter = list_first_entry(&iter->chain_node,
  2233. struct ppc440spe_adma_desc_slot,
  2234. chain_node);
  2235. memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
  2236. /* set 'next' pointer */
  2237. iter->hw_next = list_entry(iter->chain_node.next,
  2238. struct ppc440spe_adma_desc_slot,
  2239. chain_node);
  2240. if (flags & DMA_PREP_INTERRUPT)
  2241. set_bit(PPC440SPE_DESC_INT, &iter->flags);
  2242. else
  2243. clear_bit(PPC440SPE_DESC_INT, &iter->flags);
  2244. hw_desc = iter->hw_desc;
  2245. hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
  2246. ppc440spe_desc_set_src_addr(iter, chan, 0, DMA_CUED_XOR_HB,
  2247. ppc440spe_chan->qdest);
  2248. ppc440spe_desc_set_dest_addr(iter, chan, DMA_CUED_XOR_BASE,
  2249. *dst, 0);
  2250. ppc440spe_desc_set_src_mult(iter, chan, DMA_CUED_MULT1_OFF,
  2251. DMA_CDB_SG_DST1, scf[1]);
  2252. ppc440spe_desc_set_byte_count(iter, ppc440spe_chan, len);
  2253. iter->unmap_len = len;
  2254. /*
  2255. * 3rd descriptor, multiply src[0] data and xor it
  2256. * with destination
  2257. */
  2258. iter = list_first_entry(&iter->chain_node,
  2259. struct ppc440spe_adma_desc_slot,
  2260. chain_node);
  2261. memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
  2262. iter->hw_next = NULL;
  2263. if (flags & DMA_PREP_INTERRUPT)
  2264. set_bit(PPC440SPE_DESC_INT, &iter->flags);
  2265. else
  2266. clear_bit(PPC440SPE_DESC_INT, &iter->flags);
  2267. hw_desc = iter->hw_desc;
  2268. hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
  2269. ppc440spe_desc_set_src_addr(iter, chan, 0, DMA_CUED_XOR_HB,
  2270. src[0]);
  2271. ppc440spe_desc_set_dest_addr(iter, chan, DMA_CUED_XOR_BASE,
  2272. *dst, 0);
  2273. ppc440spe_desc_set_src_mult(iter, chan, DMA_CUED_MULT1_OFF,
  2274. DMA_CDB_SG_DST1, scf[0]);
  2275. ppc440spe_desc_set_byte_count(iter, ppc440spe_chan, len);
  2276. iter->unmap_len = len;
  2277. sw_desc->async_tx.flags = flags;
  2278. }
  2279. spin_unlock_bh(&ppc440spe_chan->lock);
  2280. return sw_desc;
  2281. }
  2282. static struct ppc440spe_adma_desc_slot *ppc440spe_dma01_prep_pq(
  2283. struct ppc440spe_adma_chan *ppc440spe_chan,
  2284. dma_addr_t *dst, int dst_cnt, dma_addr_t *src, int src_cnt,
  2285. const unsigned char *scf, size_t len, unsigned long flags)
  2286. {
  2287. int slot_cnt;
  2288. struct ppc440spe_adma_desc_slot *sw_desc = NULL, *iter;
  2289. unsigned long op = 0;
  2290. unsigned char mult = 1;
  2291. pr_debug("%s: dst_cnt %d, src_cnt %d, len %d\n",
  2292. __func__, dst_cnt, src_cnt, len);
  2293. /* select operations WXOR/RXOR depending on the
  2294. * source addresses of operators and the number
  2295. * of destinations (RXOR support only Q-parity calculations)
  2296. */
  2297. set_bit(PPC440SPE_DESC_WXOR, &op);
  2298. if (!test_and_set_bit(PPC440SPE_RXOR_RUN, &ppc440spe_rxor_state)) {
  2299. /* no active RXOR;
  2300. * do RXOR if:
  2301. * - there are more than 1 source,
  2302. * - len is aligned on 512-byte boundary,
  2303. * - source addresses fit to one of 4 possible regions.
  2304. */
  2305. if (src_cnt > 1 &&
  2306. !(len & MQ0_CF2H_RXOR_BS_MASK) &&
  2307. (src[0] + len) == src[1]) {
  2308. /* may do RXOR R1 R2 */
  2309. set_bit(PPC440SPE_DESC_RXOR, &op);
  2310. if (src_cnt != 2) {
  2311. /* may try to enhance region of RXOR */
  2312. if ((src[1] + len) == src[2]) {
  2313. /* do RXOR R1 R2 R3 */
  2314. set_bit(PPC440SPE_DESC_RXOR123,
  2315. &op);
  2316. } else if ((src[1] + len * 2) == src[2]) {
  2317. /* do RXOR R1 R2 R4 */
  2318. set_bit(PPC440SPE_DESC_RXOR124, &op);
  2319. } else if ((src[1] + len * 3) == src[2]) {
  2320. /* do RXOR R1 R2 R5 */
  2321. set_bit(PPC440SPE_DESC_RXOR125,
  2322. &op);
  2323. } else {
  2324. /* do RXOR R1 R2 */
  2325. set_bit(PPC440SPE_DESC_RXOR12,
  2326. &op);
  2327. }
  2328. } else {
  2329. /* do RXOR R1 R2 */
  2330. set_bit(PPC440SPE_DESC_RXOR12, &op);
  2331. }
  2332. }
  2333. if (!test_bit(PPC440SPE_DESC_RXOR, &op)) {
  2334. /* can not do this operation with RXOR */
  2335. clear_bit(PPC440SPE_RXOR_RUN,
  2336. &ppc440spe_rxor_state);
  2337. } else {
  2338. /* can do; set block size right now */
  2339. ppc440spe_desc_set_rxor_block_size(len);
  2340. }
  2341. }
  2342. /* Number of necessary slots depends on operation type selected */
  2343. if (!test_bit(PPC440SPE_DESC_RXOR, &op)) {
  2344. /* This is a WXOR only chain. Need descriptors for each
  2345. * source to GF-XOR them with WXOR, and need descriptors
  2346. * for each destination to zero them with WXOR
  2347. */
  2348. slot_cnt = src_cnt;
  2349. if (flags & DMA_PREP_ZERO_P) {
  2350. slot_cnt++;
  2351. set_bit(PPC440SPE_ZERO_P, &op);
  2352. }
  2353. if (flags & DMA_PREP_ZERO_Q) {
  2354. slot_cnt++;
  2355. set_bit(PPC440SPE_ZERO_Q, &op);
  2356. }
  2357. } else {
  2358. /* Need 1/2 descriptor for RXOR operation, and
  2359. * need (src_cnt - (2 or 3)) for WXOR of sources
  2360. * remained (if any)
  2361. */
  2362. slot_cnt = dst_cnt;
  2363. if (flags & DMA_PREP_ZERO_P)
  2364. set_bit(PPC440SPE_ZERO_P, &op);
  2365. if (flags & DMA_PREP_ZERO_Q)
  2366. set_bit(PPC440SPE_ZERO_Q, &op);
  2367. if (test_bit(PPC440SPE_DESC_RXOR12, &op))
  2368. slot_cnt += src_cnt - 2;
  2369. else
  2370. slot_cnt += src_cnt - 3;
  2371. /* Thus we have either RXOR only chain or
  2372. * mixed RXOR/WXOR
  2373. */
  2374. if (slot_cnt == dst_cnt)
  2375. /* RXOR only chain */
  2376. clear_bit(PPC440SPE_DESC_WXOR, &op);
  2377. }
  2378. spin_lock_bh(&ppc440spe_chan->lock);
  2379. /* for both RXOR/WXOR each descriptor occupies one slot */
  2380. sw_desc = ppc440spe_adma_alloc_slots(ppc440spe_chan, slot_cnt, 1);
  2381. if (sw_desc) {
  2382. ppc440spe_desc_init_dma01pq(sw_desc, dst_cnt, src_cnt,
  2383. flags, op);
  2384. /* setup dst/src/mult */
  2385. pr_debug("%s: set dst descriptor 0, 1: 0x%016llx, 0x%016llx\n",
  2386. __func__, dst[0], dst[1]);
  2387. ppc440spe_adma_pq_set_dest(sw_desc, dst, flags);
  2388. while (src_cnt--) {
  2389. ppc440spe_adma_pq_set_src(sw_desc, src[src_cnt],
  2390. src_cnt);
  2391. /* NOTE: "Multi = 0 is equivalent to = 1" as it
  2392. * stated in 440SPSPe_RAID6_Addendum_UM_1_17.pdf
  2393. * doesn't work for RXOR with DMA0/1! Instead, multi=0
  2394. * leads to zeroing source data after RXOR.
  2395. * So, for P case set-up mult=1 explicitly.
  2396. */
  2397. if (!(flags & DMA_PREP_PQ_DISABLE_Q))
  2398. mult = scf[src_cnt];
  2399. ppc440spe_adma_pq_set_src_mult(sw_desc,
  2400. mult, src_cnt, dst_cnt - 1);
  2401. }
  2402. /* Setup byte count foreach slot just allocated */
  2403. sw_desc->async_tx.flags = flags;
  2404. list_for_each_entry(iter, &sw_desc->group_list,
  2405. chain_node) {
  2406. ppc440spe_desc_set_byte_count(iter,
  2407. ppc440spe_chan, len);
  2408. iter->unmap_len = len;
  2409. }
  2410. }
  2411. spin_unlock_bh(&ppc440spe_chan->lock);
  2412. return sw_desc;
  2413. }
  2414. static struct ppc440spe_adma_desc_slot *ppc440spe_dma2_prep_pq(
  2415. struct ppc440spe_adma_chan *ppc440spe_chan,
  2416. dma_addr_t *dst, int dst_cnt, dma_addr_t *src, int src_cnt,
  2417. const unsigned char *scf, size_t len, unsigned long flags)
  2418. {
  2419. int slot_cnt, descs_per_op;
  2420. struct ppc440spe_adma_desc_slot *sw_desc = NULL, *iter;
  2421. unsigned long op = 0;
  2422. unsigned char mult = 1;
  2423. BUG_ON(!dst_cnt);
  2424. /*pr_debug("%s: dst_cnt %d, src_cnt %d, len %d\n",
  2425. __func__, dst_cnt, src_cnt, len);*/
  2426. spin_lock_bh(&ppc440spe_chan->lock);
  2427. descs_per_op = ppc440spe_dma2_pq_slot_count(src, src_cnt, len);
  2428. if (descs_per_op < 0) {
  2429. spin_unlock_bh(&ppc440spe_chan->lock);
  2430. return NULL;
  2431. }
  2432. /* depending on number of sources we have 1 or 2 RXOR chains */
  2433. slot_cnt = descs_per_op * dst_cnt;
  2434. sw_desc = ppc440spe_adma_alloc_slots(ppc440spe_chan, slot_cnt, 1);
  2435. if (sw_desc) {
  2436. op = slot_cnt;
  2437. sw_desc->async_tx.flags = flags;
  2438. list_for_each_entry(iter, &sw_desc->group_list, chain_node) {
  2439. ppc440spe_desc_init_dma2pq(iter, dst_cnt, src_cnt,
  2440. --op ? 0 : flags);
  2441. ppc440spe_desc_set_byte_count(iter, ppc440spe_chan,
  2442. len);
  2443. iter->unmap_len = len;
  2444. ppc440spe_init_rxor_cursor(&(iter->rxor_cursor));
  2445. iter->rxor_cursor.len = len;
  2446. iter->descs_per_op = descs_per_op;
  2447. }
  2448. op = 0;
  2449. list_for_each_entry(iter, &sw_desc->group_list, chain_node) {
  2450. op++;
  2451. if (op % descs_per_op == 0)
  2452. ppc440spe_adma_init_dma2rxor_slot(iter, src,
  2453. src_cnt);
  2454. if (likely(!list_is_last(&iter->chain_node,
  2455. &sw_desc->group_list))) {
  2456. /* set 'next' pointer */
  2457. iter->hw_next =
  2458. list_entry(iter->chain_node.next,
  2459. struct ppc440spe_adma_desc_slot,
  2460. chain_node);
  2461. ppc440spe_xor_set_link(iter, iter->hw_next);
  2462. } else {
  2463. /* this is the last descriptor. */
  2464. iter->hw_next = NULL;
  2465. }
  2466. }
  2467. /* fixup head descriptor */
  2468. sw_desc->dst_cnt = dst_cnt;
  2469. if (flags & DMA_PREP_ZERO_P)
  2470. set_bit(PPC440SPE_ZERO_P, &sw_desc->flags);
  2471. if (flags & DMA_PREP_ZERO_Q)
  2472. set_bit(PPC440SPE_ZERO_Q, &sw_desc->flags);
  2473. /* setup dst/src/mult */
  2474. ppc440spe_adma_pq_set_dest(sw_desc, dst, flags);
  2475. while (src_cnt--) {
  2476. /* handle descriptors (if dst_cnt == 2) inside
  2477. * the ppc440spe_adma_pq_set_srcxxx() functions
  2478. */
  2479. ppc440spe_adma_pq_set_src(sw_desc, src[src_cnt],
  2480. src_cnt);
  2481. if (!(flags & DMA_PREP_PQ_DISABLE_Q))
  2482. mult = scf[src_cnt];
  2483. ppc440spe_adma_pq_set_src_mult(sw_desc,
  2484. mult, src_cnt, dst_cnt - 1);
  2485. }
  2486. }
  2487. spin_unlock_bh(&ppc440spe_chan->lock);
  2488. ppc440spe_desc_set_rxor_block_size(len);
  2489. return sw_desc;
  2490. }
  2491. /**
  2492. * ppc440spe_adma_prep_dma_pq - prepare CDB (group) for a GF-XOR operation
  2493. */
  2494. static struct dma_async_tx_descriptor *ppc440spe_adma_prep_dma_pq(
  2495. struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
  2496. unsigned int src_cnt, const unsigned char *scf,
  2497. size_t len, unsigned long flags)
  2498. {
  2499. struct ppc440spe_adma_chan *ppc440spe_chan;
  2500. struct ppc440spe_adma_desc_slot *sw_desc = NULL;
  2501. int dst_cnt = 0;
  2502. ppc440spe_chan = to_ppc440spe_adma_chan(chan);
  2503. ADMA_LL_DBG(prep_dma_pq_dbg(ppc440spe_chan->device->id,
  2504. dst, src, src_cnt));
  2505. BUG_ON(!len);
  2506. BUG_ON(len > PPC440SPE_ADMA_XOR_MAX_BYTE_COUNT);
  2507. BUG_ON(!src_cnt);
  2508. if (src_cnt == 1 && dst[1] == src[0]) {
  2509. dma_addr_t dest[2];
  2510. /* dst[1] is real destination (Q) */
  2511. dest[0] = dst[1];
  2512. /* this is the page to multicast source data to */
  2513. dest[1] = ppc440spe_chan->qdest;
  2514. sw_desc = ppc440spe_dma01_prep_mult(ppc440spe_chan,
  2515. dest, 2, src, src_cnt, scf, len, flags);
  2516. return sw_desc ? &sw_desc->async_tx : NULL;
  2517. }
  2518. if (src_cnt == 2 && dst[1] == src[1]) {
  2519. sw_desc = ppc440spe_dma01_prep_sum_product(ppc440spe_chan,
  2520. &dst[1], src, 2, scf, len, flags);
  2521. return sw_desc ? &sw_desc->async_tx : NULL;
  2522. }
  2523. if (!(flags & DMA_PREP_PQ_DISABLE_P)) {
  2524. BUG_ON(!dst[0]);
  2525. dst_cnt++;
  2526. flags |= DMA_PREP_ZERO_P;
  2527. }
  2528. if (!(flags & DMA_PREP_PQ_DISABLE_Q)) {
  2529. BUG_ON(!dst[1]);
  2530. dst_cnt++;
  2531. flags |= DMA_PREP_ZERO_Q;
  2532. }
  2533. BUG_ON(!dst_cnt);
  2534. dev_dbg(ppc440spe_chan->device->common.dev,
  2535. "ppc440spe adma%d: %s src_cnt: %d len: %u int_en: %d\n",
  2536. ppc440spe_chan->device->id, __func__, src_cnt, len,
  2537. flags & DMA_PREP_INTERRUPT ? 1 : 0);
  2538. switch (ppc440spe_chan->device->id) {
  2539. case PPC440SPE_DMA0_ID:
  2540. case PPC440SPE_DMA1_ID:
  2541. sw_desc = ppc440spe_dma01_prep_pq(ppc440spe_chan,
  2542. dst, dst_cnt, src, src_cnt, scf,
  2543. len, flags);
  2544. break;
  2545. case PPC440SPE_XOR_ID:
  2546. sw_desc = ppc440spe_dma2_prep_pq(ppc440spe_chan,
  2547. dst, dst_cnt, src, src_cnt, scf,
  2548. len, flags);
  2549. break;
  2550. }
  2551. return sw_desc ? &sw_desc->async_tx : NULL;
  2552. }
  2553. /**
  2554. * ppc440spe_adma_prep_dma_pqzero_sum - prepare CDB group for
  2555. * a PQ_ZERO_SUM operation
  2556. */
  2557. static struct dma_async_tx_descriptor *ppc440spe_adma_prep_dma_pqzero_sum(
  2558. struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
  2559. unsigned int src_cnt, const unsigned char *scf, size_t len,
  2560. enum sum_check_flags *pqres, unsigned long flags)
  2561. {
  2562. struct ppc440spe_adma_chan *ppc440spe_chan;
  2563. struct ppc440spe_adma_desc_slot *sw_desc, *iter;
  2564. dma_addr_t pdest, qdest;
  2565. int slot_cnt, slots_per_op, idst, dst_cnt;
  2566. ppc440spe_chan = to_ppc440spe_adma_chan(chan);
  2567. if (flags & DMA_PREP_PQ_DISABLE_P)
  2568. pdest = 0;
  2569. else
  2570. pdest = pq[0];
  2571. if (flags & DMA_PREP_PQ_DISABLE_Q)
  2572. qdest = 0;
  2573. else
  2574. qdest = pq[1];
  2575. ADMA_LL_DBG(prep_dma_pqzero_sum_dbg(ppc440spe_chan->device->id,
  2576. src, src_cnt, scf));
  2577. /* Always use WXOR for P/Q calculations (two destinations).
  2578. * Need 1 or 2 extra slots to verify results are zero.
  2579. */
  2580. idst = dst_cnt = (pdest && qdest) ? 2 : 1;
  2581. /* One additional slot per destination to clone P/Q
  2582. * before calculation (we have to preserve destinations).
  2583. */
  2584. slot_cnt = src_cnt + dst_cnt * 2;
  2585. slots_per_op = 1;
  2586. spin_lock_bh(&ppc440spe_chan->lock);
  2587. sw_desc = ppc440spe_adma_alloc_slots(ppc440spe_chan, slot_cnt,
  2588. slots_per_op);
  2589. if (sw_desc) {
  2590. ppc440spe_desc_init_dma01pqzero_sum(sw_desc, dst_cnt, src_cnt);
  2591. /* Setup byte count for each slot just allocated */
  2592. sw_desc->async_tx.flags = flags;
  2593. list_for_each_entry(iter, &sw_desc->group_list, chain_node) {
  2594. ppc440spe_desc_set_byte_count(iter, ppc440spe_chan,
  2595. len);
  2596. iter->unmap_len = len;
  2597. }
  2598. if (pdest) {
  2599. struct dma_cdb *hw_desc;
  2600. struct ppc440spe_adma_chan *chan;
  2601. iter = sw_desc->group_head;
  2602. chan = to_ppc440spe_adma_chan(iter->async_tx.chan);
  2603. memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
  2604. iter->hw_next = list_entry(iter->chain_node.next,
  2605. struct ppc440spe_adma_desc_slot,
  2606. chain_node);
  2607. hw_desc = iter->hw_desc;
  2608. hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
  2609. iter->src_cnt = 0;
  2610. iter->dst_cnt = 0;
  2611. ppc440spe_desc_set_dest_addr(iter, chan, 0,
  2612. ppc440spe_chan->pdest, 0);
  2613. ppc440spe_desc_set_src_addr(iter, chan, 0, 0, pdest);
  2614. ppc440spe_desc_set_byte_count(iter, ppc440spe_chan,
  2615. len);
  2616. iter->unmap_len = 0;
  2617. /* override pdest to preserve original P */
  2618. pdest = ppc440spe_chan->pdest;
  2619. }
  2620. if (qdest) {
  2621. struct dma_cdb *hw_desc;
  2622. struct ppc440spe_adma_chan *chan;
  2623. iter = list_first_entry(&sw_desc->group_list,
  2624. struct ppc440spe_adma_desc_slot,
  2625. chain_node);
  2626. chan = to_ppc440spe_adma_chan(iter->async_tx.chan);
  2627. if (pdest) {
  2628. iter = list_entry(iter->chain_node.next,
  2629. struct ppc440spe_adma_desc_slot,
  2630. chain_node);
  2631. }
  2632. memset(iter->hw_desc, 0, sizeof(struct dma_cdb));
  2633. iter->hw_next = list_entry(iter->chain_node.next,
  2634. struct ppc440spe_adma_desc_slot,
  2635. chain_node);
  2636. hw_desc = iter->hw_desc;
  2637. hw_desc->opc = DMA_CDB_OPC_MV_SG1_SG2;
  2638. iter->src_cnt = 0;
  2639. iter->dst_cnt = 0;
  2640. ppc440spe_desc_set_dest_addr(iter, chan, 0,
  2641. ppc440spe_chan->qdest, 0);
  2642. ppc440spe_desc_set_src_addr(iter, chan, 0, 0, qdest);
  2643. ppc440spe_desc_set_byte_count(iter, ppc440spe_chan,
  2644. len);
  2645. iter->unmap_len = 0;
  2646. /* override qdest to preserve original Q */
  2647. qdest = ppc440spe_chan->qdest;
  2648. }
  2649. /* Setup destinations for P/Q ops */
  2650. ppc440spe_adma_pqzero_sum_set_dest(sw_desc, pdest, qdest);
  2651. /* Setup zero QWORDs into DCHECK CDBs */
  2652. idst = dst_cnt;
  2653. list_for_each_entry_reverse(iter, &sw_desc->group_list,
  2654. chain_node) {
  2655. /*
  2656. * The last CDB corresponds to Q-parity check,
  2657. * the one before last CDB corresponds
  2658. * P-parity check
  2659. */
  2660. if (idst == DMA_DEST_MAX_NUM) {
  2661. if (idst == dst_cnt) {
  2662. set_bit(PPC440SPE_DESC_QCHECK,
  2663. &iter->flags);
  2664. } else {
  2665. set_bit(PPC440SPE_DESC_PCHECK,
  2666. &iter->flags);
  2667. }
  2668. } else {
  2669. if (qdest) {
  2670. set_bit(PPC440SPE_DESC_QCHECK,
  2671. &iter->flags);
  2672. } else {
  2673. set_bit(PPC440SPE_DESC_PCHECK,
  2674. &iter->flags);
  2675. }
  2676. }
  2677. iter->xor_check_result = pqres;
  2678. /*
  2679. * set it to zero, if check fail then result will
  2680. * be updated
  2681. */
  2682. *iter->xor_check_result = 0;
  2683. ppc440spe_desc_set_dcheck(iter, ppc440spe_chan,
  2684. ppc440spe_qword);
  2685. if (!(--dst_cnt))
  2686. break;
  2687. }
  2688. /* Setup sources and mults for P/Q ops */
  2689. list_for_each_entry_continue_reverse(iter, &sw_desc->group_list,
  2690. chain_node) {
  2691. struct ppc440spe_adma_chan *chan;
  2692. u32 mult_dst;
  2693. chan = to_ppc440spe_adma_chan(iter->async_tx.chan);
  2694. ppc440spe_desc_set_src_addr(iter, chan, 0,
  2695. DMA_CUED_XOR_HB,
  2696. src[src_cnt - 1]);
  2697. if (qdest) {
  2698. mult_dst = (dst_cnt - 1) ? DMA_CDB_SG_DST2 :
  2699. DMA_CDB_SG_DST1;
  2700. ppc440spe_desc_set_src_mult(iter, chan,
  2701. DMA_CUED_MULT1_OFF,
  2702. mult_dst,
  2703. scf[src_cnt - 1]);
  2704. }
  2705. if (!(--src_cnt))
  2706. break;
  2707. }
  2708. }
  2709. spin_unlock_bh(&ppc440spe_chan->lock);
  2710. return sw_desc ? &sw_desc->async_tx : NULL;
  2711. }
  2712. /**
  2713. * ppc440spe_adma_prep_dma_xor_zero_sum - prepare CDB group for
  2714. * XOR ZERO_SUM operation
  2715. */
  2716. static struct dma_async_tx_descriptor *ppc440spe_adma_prep_dma_xor_zero_sum(
  2717. struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
  2718. size_t len, enum sum_check_flags *result, unsigned long flags)
  2719. {
  2720. struct dma_async_tx_descriptor *tx;
  2721. dma_addr_t pq[2];
  2722. /* validate P, disable Q */
  2723. pq[0] = src[0];
  2724. pq[1] = 0;
  2725. flags |= DMA_PREP_PQ_DISABLE_Q;
  2726. tx = ppc440spe_adma_prep_dma_pqzero_sum(chan, pq, &src[1],
  2727. src_cnt - 1, 0, len,
  2728. result, flags);
  2729. return tx;
  2730. }
  2731. /**
  2732. * ppc440spe_adma_set_dest - set destination address into descriptor
  2733. */
  2734. static void ppc440spe_adma_set_dest(struct ppc440spe_adma_desc_slot *sw_desc,
  2735. dma_addr_t addr, int index)
  2736. {
  2737. struct ppc440spe_adma_chan *chan;
  2738. BUG_ON(index >= sw_desc->dst_cnt);
  2739. chan = to_ppc440spe_adma_chan(sw_desc->async_tx.chan);
  2740. switch (chan->device->id) {
  2741. case PPC440SPE_DMA0_ID:
  2742. case PPC440SPE_DMA1_ID:
  2743. /* to do: support transfers lengths >
  2744. * PPC440SPE_ADMA_DMA/XOR_MAX_BYTE_COUNT
  2745. */
  2746. ppc440spe_desc_set_dest_addr(sw_desc->group_head,
  2747. chan, 0, addr, index);
  2748. break;
  2749. case PPC440SPE_XOR_ID:
  2750. sw_desc = ppc440spe_get_group_entry(sw_desc, index);
  2751. ppc440spe_desc_set_dest_addr(sw_desc,
  2752. chan, 0, addr, index);
  2753. break;
  2754. }
  2755. }
  2756. static void ppc440spe_adma_pq_zero_op(struct ppc440spe_adma_desc_slot *iter,
  2757. struct ppc440spe_adma_chan *chan, dma_addr_t addr)
  2758. {
  2759. /* To clear destinations update the descriptor
  2760. * (P or Q depending on index) as follows:
  2761. * addr is destination (0 corresponds to SG2):
  2762. */
  2763. ppc440spe_desc_set_dest_addr(iter, chan, DMA_CUED_XOR_BASE, addr, 0);
  2764. /* ... and the addr is source: */
  2765. ppc440spe_desc_set_src_addr(iter, chan, 0, DMA_CUED_XOR_HB, addr);
  2766. /* addr is always SG2 then the mult is always DST1 */
  2767. ppc440spe_desc_set_src_mult(iter, chan, DMA_CUED_MULT1_OFF,
  2768. DMA_CDB_SG_DST1, 1);
  2769. }
  2770. /**
  2771. * ppc440spe_adma_pq_set_dest - set destination address into descriptor
  2772. * for the PQXOR operation
  2773. */
  2774. static void ppc440spe_adma_pq_set_dest(struct ppc440spe_adma_desc_slot *sw_desc,
  2775. dma_addr_t *addrs, unsigned long flags)
  2776. {
  2777. struct ppc440spe_adma_desc_slot *iter;
  2778. struct ppc440spe_adma_chan *chan;
  2779. dma_addr_t paddr, qaddr;
  2780. dma_addr_t addr = 0, ppath, qpath;
  2781. int index = 0, i;
  2782. chan = to_ppc440spe_adma_chan(sw_desc->async_tx.chan);
  2783. if (flags & DMA_PREP_PQ_DISABLE_P)
  2784. paddr = 0;
  2785. else
  2786. paddr = addrs[0];
  2787. if (flags & DMA_PREP_PQ_DISABLE_Q)
  2788. qaddr = 0;
  2789. else
  2790. qaddr = addrs[1];
  2791. if (!paddr || !qaddr)
  2792. addr = paddr ? paddr : qaddr;
  2793. switch (chan->device->id) {
  2794. case PPC440SPE_DMA0_ID:
  2795. case PPC440SPE_DMA1_ID:
  2796. /* walk through the WXOR source list and set P/Q-destinations
  2797. * for each slot:
  2798. */
  2799. if (!test_bit(PPC440SPE_DESC_RXOR, &sw_desc->flags)) {
  2800. /* This is WXOR-only chain; may have 1/2 zero descs */
  2801. if (test_bit(PPC440SPE_ZERO_P, &sw_desc->flags))
  2802. index++;
  2803. if (test_bit(PPC440SPE_ZERO_Q, &sw_desc->flags))
  2804. index++;
  2805. iter = ppc440spe_get_group_entry(sw_desc, index);
  2806. if (addr) {
  2807. /* one destination */
  2808. list_for_each_entry_from(iter,
  2809. &sw_desc->group_list, chain_node)
  2810. ppc440spe_desc_set_dest_addr(iter, chan,
  2811. DMA_CUED_XOR_BASE, addr, 0);
  2812. } else {
  2813. /* two destinations */
  2814. list_for_each_entry_from(iter,
  2815. &sw_desc->group_list, chain_node) {
  2816. ppc440spe_desc_set_dest_addr(iter, chan,
  2817. DMA_CUED_XOR_BASE, paddr, 0);
  2818. ppc440spe_desc_set_dest_addr(iter, chan,
  2819. DMA_CUED_XOR_BASE, qaddr, 1);
  2820. }
  2821. }
  2822. if (index) {
  2823. /* To clear destinations update the descriptor
  2824. * (1st,2nd, or both depending on flags)
  2825. */
  2826. index = 0;
  2827. if (test_bit(PPC440SPE_ZERO_P,
  2828. &sw_desc->flags)) {
  2829. iter = ppc440spe_get_group_entry(
  2830. sw_desc, index++);
  2831. ppc440spe_adma_pq_zero_op(iter, chan,
  2832. paddr);
  2833. }
  2834. if (test_bit(PPC440SPE_ZERO_Q,
  2835. &sw_desc->flags)) {
  2836. iter = ppc440spe_get_group_entry(
  2837. sw_desc, index++);
  2838. ppc440spe_adma_pq_zero_op(iter, chan,
  2839. qaddr);
  2840. }
  2841. return;
  2842. }
  2843. } else {
  2844. /* This is RXOR-only or RXOR/WXOR mixed chain */
  2845. /* If we want to include destination into calculations,
  2846. * then make dest addresses cued with mult=1 (XOR).
  2847. */
  2848. ppath = test_bit(PPC440SPE_ZERO_P, &sw_desc->flags) ?
  2849. DMA_CUED_XOR_HB :
  2850. DMA_CUED_XOR_BASE |
  2851. (1 << DMA_CUED_MULT1_OFF);
  2852. qpath = test_bit(PPC440SPE_ZERO_Q, &sw_desc->flags) ?
  2853. DMA_CUED_XOR_HB :
  2854. DMA_CUED_XOR_BASE |
  2855. (1 << DMA_CUED_MULT1_OFF);
  2856. /* Setup destination(s) in RXOR slot(s) */
  2857. iter = ppc440spe_get_group_entry(sw_desc, index++);
  2858. ppc440spe_desc_set_dest_addr(iter, chan,
  2859. paddr ? ppath : qpath,
  2860. paddr ? paddr : qaddr, 0);
  2861. if (!addr) {
  2862. /* two destinations */
  2863. iter = ppc440spe_get_group_entry(sw_desc,
  2864. index++);
  2865. ppc440spe_desc_set_dest_addr(iter, chan,
  2866. qpath, qaddr, 0);
  2867. }
  2868. if (test_bit(PPC440SPE_DESC_WXOR, &sw_desc->flags)) {
  2869. /* Setup destination(s) in remaining WXOR
  2870. * slots
  2871. */
  2872. iter = ppc440spe_get_group_entry(sw_desc,
  2873. index);
  2874. if (addr) {
  2875. /* one destination */
  2876. list_for_each_entry_from(iter,
  2877. &sw_desc->group_list,
  2878. chain_node)
  2879. ppc440spe_desc_set_dest_addr(
  2880. iter, chan,
  2881. DMA_CUED_XOR_BASE,
  2882. addr, 0);
  2883. } else {
  2884. /* two destinations */
  2885. list_for_each_entry_from(iter,
  2886. &sw_desc->group_list,
  2887. chain_node) {
  2888. ppc440spe_desc_set_dest_addr(
  2889. iter, chan,
  2890. DMA_CUED_XOR_BASE,
  2891. paddr, 0);
  2892. ppc440spe_desc_set_dest_addr(
  2893. iter, chan,
  2894. DMA_CUED_XOR_BASE,
  2895. qaddr, 1);
  2896. }
  2897. }
  2898. }
  2899. }
  2900. break;
  2901. case PPC440SPE_XOR_ID:
  2902. /* DMA2 descriptors have only 1 destination, so there are
  2903. * two chains - one for each dest.
  2904. * If we want to include destination into calculations,
  2905. * then make dest addresses cued with mult=1 (XOR).
  2906. */
  2907. ppath = test_bit(PPC440SPE_ZERO_P, &sw_desc->flags) ?
  2908. DMA_CUED_XOR_HB :
  2909. DMA_CUED_XOR_BASE |
  2910. (1 << DMA_CUED_MULT1_OFF);
  2911. qpath = test_bit(PPC440SPE_ZERO_Q, &sw_desc->flags) ?
  2912. DMA_CUED_XOR_HB :
  2913. DMA_CUED_XOR_BASE |
  2914. (1 << DMA_CUED_MULT1_OFF);
  2915. iter = ppc440spe_get_group_entry(sw_desc, 0);
  2916. for (i = 0; i < sw_desc->descs_per_op; i++) {
  2917. ppc440spe_desc_set_dest_addr(iter, chan,
  2918. paddr ? ppath : qpath,
  2919. paddr ? paddr : qaddr, 0);
  2920. iter = list_entry(iter->chain_node.next,
  2921. struct ppc440spe_adma_desc_slot,
  2922. chain_node);
  2923. }
  2924. if (!addr) {
  2925. /* Two destinations; setup Q here */
  2926. iter = ppc440spe_get_group_entry(sw_desc,
  2927. sw_desc->descs_per_op);
  2928. for (i = 0; i < sw_desc->descs_per_op; i++) {
  2929. ppc440spe_desc_set_dest_addr(iter,
  2930. chan, qpath, qaddr, 0);
  2931. iter = list_entry(iter->chain_node.next,
  2932. struct ppc440spe_adma_desc_slot,
  2933. chain_node);
  2934. }
  2935. }
  2936. break;
  2937. }
  2938. }
  2939. /**
  2940. * ppc440spe_adma_pq_zero_sum_set_dest - set destination address into descriptor
  2941. * for the PQ_ZERO_SUM operation
  2942. */
  2943. static void ppc440spe_adma_pqzero_sum_set_dest(
  2944. struct ppc440spe_adma_desc_slot *sw_desc,
  2945. dma_addr_t paddr, dma_addr_t qaddr)
  2946. {
  2947. struct ppc440spe_adma_desc_slot *iter, *end;
  2948. struct ppc440spe_adma_chan *chan;
  2949. dma_addr_t addr = 0;
  2950. int idx;
  2951. chan = to_ppc440spe_adma_chan(sw_desc->async_tx.chan);
  2952. /* walk through the WXOR source list and set P/Q-destinations
  2953. * for each slot
  2954. */
  2955. idx = (paddr && qaddr) ? 2 : 1;
  2956. /* set end */
  2957. list_for_each_entry_reverse(end, &sw_desc->group_list,
  2958. chain_node) {
  2959. if (!(--idx))
  2960. break;
  2961. }
  2962. /* set start */
  2963. idx = (paddr && qaddr) ? 2 : 1;
  2964. iter = ppc440spe_get_group_entry(sw_desc, idx);
  2965. if (paddr && qaddr) {
  2966. /* two destinations */
  2967. list_for_each_entry_from(iter, &sw_desc->group_list,
  2968. chain_node) {
  2969. if (unlikely(iter == end))
  2970. break;
  2971. ppc440spe_desc_set_dest_addr(iter, chan,
  2972. DMA_CUED_XOR_BASE, paddr, 0);
  2973. ppc440spe_desc_set_dest_addr(iter, chan,
  2974. DMA_CUED_XOR_BASE, qaddr, 1);
  2975. }
  2976. } else {
  2977. /* one destination */
  2978. addr = paddr ? paddr : qaddr;
  2979. list_for_each_entry_from(iter, &sw_desc->group_list,
  2980. chain_node) {
  2981. if (unlikely(iter == end))
  2982. break;
  2983. ppc440spe_desc_set_dest_addr(iter, chan,
  2984. DMA_CUED_XOR_BASE, addr, 0);
  2985. }
  2986. }
  2987. /* The remaining descriptors are DATACHECK. These have no need in
  2988. * destination. Actually, these destinations are used there
  2989. * as sources for check operation. So, set addr as source.
  2990. */
  2991. ppc440spe_desc_set_src_addr(end, chan, 0, 0, addr ? addr : paddr);
  2992. if (!addr) {
  2993. end = list_entry(end->chain_node.next,
  2994. struct ppc440spe_adma_desc_slot, chain_node);
  2995. ppc440spe_desc_set_src_addr(end, chan, 0, 0, qaddr);
  2996. }
  2997. }
  2998. /**
  2999. * ppc440spe_desc_set_xor_src_cnt - set source count into descriptor
  3000. */
  3001. static inline void ppc440spe_desc_set_xor_src_cnt(
  3002. struct ppc440spe_adma_desc_slot *desc,
  3003. int src_cnt)
  3004. {
  3005. struct xor_cb *hw_desc = desc->hw_desc;
  3006. hw_desc->cbc &= ~XOR_CDCR_OAC_MSK;
  3007. hw_desc->cbc |= src_cnt;
  3008. }
  3009. /**
  3010. * ppc440spe_adma_pq_set_src - set source address into descriptor
  3011. */
  3012. static void ppc440spe_adma_pq_set_src(struct ppc440spe_adma_desc_slot *sw_desc,
  3013. dma_addr_t addr, int index)
  3014. {
  3015. struct ppc440spe_adma_chan *chan;
  3016. dma_addr_t haddr = 0;
  3017. struct ppc440spe_adma_desc_slot *iter = NULL;
  3018. chan = to_ppc440spe_adma_chan(sw_desc->async_tx.chan);
  3019. switch (chan->device->id) {
  3020. case PPC440SPE_DMA0_ID:
  3021. case PPC440SPE_DMA1_ID:
  3022. /* DMA0,1 may do: WXOR, RXOR, RXOR+WXORs chain
  3023. */
  3024. if (test_bit(PPC440SPE_DESC_RXOR, &sw_desc->flags)) {
  3025. /* RXOR-only or RXOR/WXOR operation */
  3026. int iskip = test_bit(PPC440SPE_DESC_RXOR12,
  3027. &sw_desc->flags) ? 2 : 3;
  3028. if (index == 0) {
  3029. /* 1st slot (RXOR) */
  3030. /* setup sources region (R1-2-3, R1-2-4,
  3031. * or R1-2-5)
  3032. */
  3033. if (test_bit(PPC440SPE_DESC_RXOR12,
  3034. &sw_desc->flags))
  3035. haddr = DMA_RXOR12 <<
  3036. DMA_CUED_REGION_OFF;
  3037. else if (test_bit(PPC440SPE_DESC_RXOR123,
  3038. &sw_desc->flags))
  3039. haddr = DMA_RXOR123 <<
  3040. DMA_CUED_REGION_OFF;
  3041. else if (test_bit(PPC440SPE_DESC_RXOR124,
  3042. &sw_desc->flags))
  3043. haddr = DMA_RXOR124 <<
  3044. DMA_CUED_REGION_OFF;
  3045. else if (test_bit(PPC440SPE_DESC_RXOR125,
  3046. &sw_desc->flags))
  3047. haddr = DMA_RXOR125 <<
  3048. DMA_CUED_REGION_OFF;
  3049. else
  3050. BUG();
  3051. haddr |= DMA_CUED_XOR_BASE;
  3052. iter = ppc440spe_get_group_entry(sw_desc, 0);
  3053. } else if (index < iskip) {
  3054. /* 1st slot (RXOR)
  3055. * shall actually set source address only once
  3056. * instead of first <iskip>
  3057. */
  3058. iter = NULL;
  3059. } else {
  3060. /* 2nd/3d and next slots (WXOR);
  3061. * skip first slot with RXOR
  3062. */
  3063. haddr = DMA_CUED_XOR_HB;
  3064. iter = ppc440spe_get_group_entry(sw_desc,
  3065. index - iskip + sw_desc->dst_cnt);
  3066. }
  3067. } else {
  3068. int znum = 0;
  3069. /* WXOR-only operation; skip first slots with
  3070. * zeroing destinations
  3071. */
  3072. if (test_bit(PPC440SPE_ZERO_P, &sw_desc->flags))
  3073. znum++;
  3074. if (test_bit(PPC440SPE_ZERO_Q, &sw_desc->flags))
  3075. znum++;
  3076. haddr = DMA_CUED_XOR_HB;
  3077. iter = ppc440spe_get_group_entry(sw_desc,
  3078. index + znum);
  3079. }
  3080. if (likely(iter)) {
  3081. ppc440spe_desc_set_src_addr(iter, chan, 0, haddr, addr);
  3082. if (!index &&
  3083. test_bit(PPC440SPE_DESC_RXOR, &sw_desc->flags) &&
  3084. sw_desc->dst_cnt == 2) {
  3085. /* if we have two destinations for RXOR, then
  3086. * setup source in the second descr too
  3087. */
  3088. iter = ppc440spe_get_group_entry(sw_desc, 1);
  3089. ppc440spe_desc_set_src_addr(iter, chan, 0,
  3090. haddr, addr);
  3091. }
  3092. }
  3093. break;
  3094. case PPC440SPE_XOR_ID:
  3095. /* DMA2 may do Biskup */
  3096. iter = sw_desc->group_head;
  3097. if (iter->dst_cnt == 2) {
  3098. /* both P & Q calculations required; set P src here */
  3099. ppc440spe_adma_dma2rxor_set_src(iter, index, addr);
  3100. /* this is for Q */
  3101. iter = ppc440spe_get_group_entry(sw_desc,
  3102. sw_desc->descs_per_op);
  3103. }
  3104. ppc440spe_adma_dma2rxor_set_src(iter, index, addr);
  3105. break;
  3106. }
  3107. }
  3108. /**
  3109. * ppc440spe_adma_memcpy_xor_set_src - set source address into descriptor
  3110. */
  3111. static void ppc440spe_adma_memcpy_xor_set_src(
  3112. struct ppc440spe_adma_desc_slot *sw_desc,
  3113. dma_addr_t addr, int index)
  3114. {
  3115. struct ppc440spe_adma_chan *chan;
  3116. chan = to_ppc440spe_adma_chan(sw_desc->async_tx.chan);
  3117. sw_desc = sw_desc->group_head;
  3118. if (likely(sw_desc))
  3119. ppc440spe_desc_set_src_addr(sw_desc, chan, index, 0, addr);
  3120. }
  3121. /**
  3122. * ppc440spe_adma_dma2rxor_inc_addr -
  3123. */
  3124. static void ppc440spe_adma_dma2rxor_inc_addr(
  3125. struct ppc440spe_adma_desc_slot *desc,
  3126. struct ppc440spe_rxor *cursor, int index, int src_cnt)
  3127. {
  3128. cursor->addr_count++;
  3129. if (index == src_cnt - 1) {
  3130. ppc440spe_desc_set_xor_src_cnt(desc, cursor->addr_count);
  3131. } else if (cursor->addr_count == XOR_MAX_OPS) {
  3132. ppc440spe_desc_set_xor_src_cnt(desc, cursor->addr_count);
  3133. cursor->addr_count = 0;
  3134. cursor->desc_count++;
  3135. }
  3136. }
  3137. /**
  3138. * ppc440spe_adma_dma2rxor_prep_src - setup RXOR types in DMA2 CDB
  3139. */
  3140. static int ppc440spe_adma_dma2rxor_prep_src(
  3141. struct ppc440spe_adma_desc_slot *hdesc,
  3142. struct ppc440spe_rxor *cursor, int index,
  3143. int src_cnt, u32 addr)
  3144. {
  3145. int rval = 0;
  3146. u32 sign;
  3147. struct ppc440spe_adma_desc_slot *desc = hdesc;
  3148. int i;
  3149. for (i = 0; i < cursor->desc_count; i++) {
  3150. desc = list_entry(hdesc->chain_node.next,
  3151. struct ppc440spe_adma_desc_slot,
  3152. chain_node);
  3153. }
  3154. switch (cursor->state) {
  3155. case 0:
  3156. if (addr == cursor->addrl + cursor->len) {
  3157. /* direct RXOR */
  3158. cursor->state = 1;
  3159. cursor->xor_count++;
  3160. if (index == src_cnt-1) {
  3161. ppc440spe_rxor_set_region(desc,
  3162. cursor->addr_count,
  3163. DMA_RXOR12 << DMA_CUED_REGION_OFF);
  3164. ppc440spe_adma_dma2rxor_inc_addr(
  3165. desc, cursor, index, src_cnt);
  3166. }
  3167. } else if (cursor->addrl == addr + cursor->len) {
  3168. /* reverse RXOR */
  3169. cursor->state = 1;
  3170. cursor->xor_count++;
  3171. set_bit(cursor->addr_count, &desc->reverse_flags[0]);
  3172. if (index == src_cnt-1) {
  3173. ppc440spe_rxor_set_region(desc,
  3174. cursor->addr_count,
  3175. DMA_RXOR12 << DMA_CUED_REGION_OFF);
  3176. ppc440spe_adma_dma2rxor_inc_addr(
  3177. desc, cursor, index, src_cnt);
  3178. }
  3179. } else {
  3180. printk(KERN_ERR "Cannot build "
  3181. "DMA2 RXOR command block.\n");
  3182. BUG();
  3183. }
  3184. break;
  3185. case 1:
  3186. sign = test_bit(cursor->addr_count,
  3187. desc->reverse_flags)
  3188. ? -1 : 1;
  3189. if (index == src_cnt-2 || (sign == -1
  3190. && addr != cursor->addrl - 2*cursor->len)) {
  3191. cursor->state = 0;
  3192. cursor->xor_count = 1;
  3193. cursor->addrl = addr;
  3194. ppc440spe_rxor_set_region(desc,
  3195. cursor->addr_count,
  3196. DMA_RXOR12 << DMA_CUED_REGION_OFF);
  3197. ppc440spe_adma_dma2rxor_inc_addr(
  3198. desc, cursor, index, src_cnt);
  3199. } else if (addr == cursor->addrl + 2*sign*cursor->len) {
  3200. cursor->state = 2;
  3201. cursor->xor_count = 0;
  3202. ppc440spe_rxor_set_region(desc,
  3203. cursor->addr_count,
  3204. DMA_RXOR123 << DMA_CUED_REGION_OFF);
  3205. if (index == src_cnt-1) {
  3206. ppc440spe_adma_dma2rxor_inc_addr(
  3207. desc, cursor, index, src_cnt);
  3208. }
  3209. } else if (addr == cursor->addrl + 3*cursor->len) {
  3210. cursor->state = 2;
  3211. cursor->xor_count = 0;
  3212. ppc440spe_rxor_set_region(desc,
  3213. cursor->addr_count,
  3214. DMA_RXOR124 << DMA_CUED_REGION_OFF);
  3215. if (index == src_cnt-1) {
  3216. ppc440spe_adma_dma2rxor_inc_addr(
  3217. desc, cursor, index, src_cnt);
  3218. }
  3219. } else if (addr == cursor->addrl + 4*cursor->len) {
  3220. cursor->state = 2;
  3221. cursor->xor_count = 0;
  3222. ppc440spe_rxor_set_region(desc,
  3223. cursor->addr_count,
  3224. DMA_RXOR125 << DMA_CUED_REGION_OFF);
  3225. if (index == src_cnt-1) {
  3226. ppc440spe_adma_dma2rxor_inc_addr(
  3227. desc, cursor, index, src_cnt);
  3228. }
  3229. } else {
  3230. cursor->state = 0;
  3231. cursor->xor_count = 1;
  3232. cursor->addrl = addr;
  3233. ppc440spe_rxor_set_region(desc,
  3234. cursor->addr_count,
  3235. DMA_RXOR12 << DMA_CUED_REGION_OFF);
  3236. ppc440spe_adma_dma2rxor_inc_addr(
  3237. desc, cursor, index, src_cnt);
  3238. }
  3239. break;
  3240. case 2:
  3241. cursor->state = 0;
  3242. cursor->addrl = addr;
  3243. cursor->xor_count++;
  3244. if (index) {
  3245. ppc440spe_adma_dma2rxor_inc_addr(
  3246. desc, cursor, index, src_cnt);
  3247. }
  3248. break;
  3249. }
  3250. return rval;
  3251. }
  3252. /**
  3253. * ppc440spe_adma_dma2rxor_set_src - set RXOR source address; it's assumed that
  3254. * ppc440spe_adma_dma2rxor_prep_src() has already done prior this call
  3255. */
  3256. static void ppc440spe_adma_dma2rxor_set_src(
  3257. struct ppc440spe_adma_desc_slot *desc,
  3258. int index, dma_addr_t addr)
  3259. {
  3260. struct xor_cb *xcb = desc->hw_desc;
  3261. int k = 0, op = 0, lop = 0;
  3262. /* get the RXOR operand which corresponds to index addr */
  3263. while (op <= index) {
  3264. lop = op;
  3265. if (k == XOR_MAX_OPS) {
  3266. k = 0;
  3267. desc = list_entry(desc->chain_node.next,
  3268. struct ppc440spe_adma_desc_slot, chain_node);
  3269. xcb = desc->hw_desc;
  3270. }
  3271. if ((xcb->ops[k++].h & (DMA_RXOR12 << DMA_CUED_REGION_OFF)) ==
  3272. (DMA_RXOR12 << DMA_CUED_REGION_OFF))
  3273. op += 2;
  3274. else
  3275. op += 3;
  3276. }
  3277. BUG_ON(k < 1);
  3278. if (test_bit(k-1, desc->reverse_flags)) {
  3279. /* reverse operand order; put last op in RXOR group */
  3280. if (index == op - 1)
  3281. ppc440spe_rxor_set_src(desc, k - 1, addr);
  3282. } else {
  3283. /* direct operand order; put first op in RXOR group */
  3284. if (index == lop)
  3285. ppc440spe_rxor_set_src(desc, k - 1, addr);
  3286. }
  3287. }
  3288. /**
  3289. * ppc440spe_adma_dma2rxor_set_mult - set RXOR multipliers; it's assumed that
  3290. * ppc440spe_adma_dma2rxor_prep_src() has already done prior this call
  3291. */
  3292. static void ppc440spe_adma_dma2rxor_set_mult(
  3293. struct ppc440spe_adma_desc_slot *desc,
  3294. int index, u8 mult)
  3295. {
  3296. struct xor_cb *xcb = desc->hw_desc;
  3297. int k = 0, op = 0, lop = 0;
  3298. /* get the RXOR operand which corresponds to index mult */
  3299. while (op <= index) {
  3300. lop = op;
  3301. if (k == XOR_MAX_OPS) {
  3302. k = 0;
  3303. desc = list_entry(desc->chain_node.next,
  3304. struct ppc440spe_adma_desc_slot,
  3305. chain_node);
  3306. xcb = desc->hw_desc;
  3307. }
  3308. if ((xcb->ops[k++].h & (DMA_RXOR12 << DMA_CUED_REGION_OFF)) ==
  3309. (DMA_RXOR12 << DMA_CUED_REGION_OFF))
  3310. op += 2;
  3311. else
  3312. op += 3;
  3313. }
  3314. BUG_ON(k < 1);
  3315. if (test_bit(k-1, desc->reverse_flags)) {
  3316. /* reverse order */
  3317. ppc440spe_rxor_set_mult(desc, k - 1, op - index - 1, mult);
  3318. } else {
  3319. /* direct order */
  3320. ppc440spe_rxor_set_mult(desc, k - 1, index - lop, mult);
  3321. }
  3322. }
  3323. /**
  3324. * ppc440spe_init_rxor_cursor -
  3325. */
  3326. static void ppc440spe_init_rxor_cursor(struct ppc440spe_rxor *cursor)
  3327. {
  3328. memset(cursor, 0, sizeof(struct ppc440spe_rxor));
  3329. cursor->state = 2;
  3330. }
  3331. /**
  3332. * ppc440spe_adma_pq_set_src_mult - set multiplication coefficient into
  3333. * descriptor for the PQXOR operation
  3334. */
  3335. static void ppc440spe_adma_pq_set_src_mult(
  3336. struct ppc440spe_adma_desc_slot *sw_desc,
  3337. unsigned char mult, int index, int dst_pos)
  3338. {
  3339. struct ppc440spe_adma_chan *chan;
  3340. u32 mult_idx, mult_dst;
  3341. struct ppc440spe_adma_desc_slot *iter = NULL, *iter1 = NULL;
  3342. chan = to_ppc440spe_adma_chan(sw_desc->async_tx.chan);
  3343. switch (chan->device->id) {
  3344. case PPC440SPE_DMA0_ID:
  3345. case PPC440SPE_DMA1_ID:
  3346. if (test_bit(PPC440SPE_DESC_RXOR, &sw_desc->flags)) {
  3347. int region = test_bit(PPC440SPE_DESC_RXOR12,
  3348. &sw_desc->flags) ? 2 : 3;
  3349. if (index < region) {
  3350. /* RXOR multipliers */
  3351. iter = ppc440spe_get_group_entry(sw_desc,
  3352. sw_desc->dst_cnt - 1);
  3353. if (sw_desc->dst_cnt == 2)
  3354. iter1 = ppc440spe_get_group_entry(
  3355. sw_desc, 0);
  3356. mult_idx = DMA_CUED_MULT1_OFF + (index << 3);
  3357. mult_dst = DMA_CDB_SG_SRC;
  3358. } else {
  3359. /* WXOR multiplier */
  3360. iter = ppc440spe_get_group_entry(sw_desc,
  3361. index - region +
  3362. sw_desc->dst_cnt);
  3363. mult_idx = DMA_CUED_MULT1_OFF;
  3364. mult_dst = dst_pos ? DMA_CDB_SG_DST2 :
  3365. DMA_CDB_SG_DST1;
  3366. }
  3367. } else {
  3368. int znum = 0;
  3369. /* WXOR-only;
  3370. * skip first slots with destinations (if ZERO_DST has
  3371. * place)
  3372. */
  3373. if (test_bit(PPC440SPE_ZERO_P, &sw_desc->flags))
  3374. znum++;
  3375. if (test_bit(PPC440SPE_ZERO_Q, &sw_desc->flags))
  3376. znum++;
  3377. iter = ppc440spe_get_group_entry(sw_desc, index + znum);
  3378. mult_idx = DMA_CUED_MULT1_OFF;
  3379. mult_dst = dst_pos ? DMA_CDB_SG_DST2 : DMA_CDB_SG_DST1;
  3380. }
  3381. if (likely(iter)) {
  3382. ppc440spe_desc_set_src_mult(iter, chan,
  3383. mult_idx, mult_dst, mult);
  3384. if (unlikely(iter1)) {
  3385. /* if we have two destinations for RXOR, then
  3386. * we've just set Q mult. Set-up P now.
  3387. */
  3388. ppc440spe_desc_set_src_mult(iter1, chan,
  3389. mult_idx, mult_dst, 1);
  3390. }
  3391. }
  3392. break;
  3393. case PPC440SPE_XOR_ID:
  3394. iter = sw_desc->group_head;
  3395. if (sw_desc->dst_cnt == 2) {
  3396. /* both P & Q calculations required; set P mult here */
  3397. ppc440spe_adma_dma2rxor_set_mult(iter, index, 1);
  3398. /* and then set Q mult */
  3399. iter = ppc440spe_get_group_entry(sw_desc,
  3400. sw_desc->descs_per_op);
  3401. }
  3402. ppc440spe_adma_dma2rxor_set_mult(iter, index, mult);
  3403. break;
  3404. }
  3405. }
  3406. /**
  3407. * ppc440spe_adma_free_chan_resources - free the resources allocated
  3408. */
  3409. static void ppc440spe_adma_free_chan_resources(struct dma_chan *chan)
  3410. {
  3411. struct ppc440spe_adma_chan *ppc440spe_chan;
  3412. struct ppc440spe_adma_desc_slot *iter, *_iter;
  3413. int in_use_descs = 0;
  3414. ppc440spe_chan = to_ppc440spe_adma_chan(chan);
  3415. ppc440spe_adma_slot_cleanup(ppc440spe_chan);
  3416. spin_lock_bh(&ppc440spe_chan->lock);
  3417. list_for_each_entry_safe(iter, _iter, &ppc440spe_chan->chain,
  3418. chain_node) {
  3419. in_use_descs++;
  3420. list_del(&iter->chain_node);
  3421. }
  3422. list_for_each_entry_safe_reverse(iter, _iter,
  3423. &ppc440spe_chan->all_slots, slot_node) {
  3424. list_del(&iter->slot_node);
  3425. kfree(iter);
  3426. ppc440spe_chan->slots_allocated--;
  3427. }
  3428. ppc440spe_chan->last_used = NULL;
  3429. dev_dbg(ppc440spe_chan->device->common.dev,
  3430. "ppc440spe adma%d %s slots_allocated %d\n",
  3431. ppc440spe_chan->device->id,
  3432. __func__, ppc440spe_chan->slots_allocated);
  3433. spin_unlock_bh(&ppc440spe_chan->lock);
  3434. /* one is ok since we left it on there on purpose */
  3435. if (in_use_descs > 1)
  3436. printk(KERN_ERR "SPE: Freeing %d in use descriptors!\n",
  3437. in_use_descs - 1);
  3438. }
  3439. /**
  3440. * ppc440spe_adma_tx_status - poll the status of an ADMA transaction
  3441. * @chan: ADMA channel handle
  3442. * @cookie: ADMA transaction identifier
  3443. * @txstate: a holder for the current state of the channel
  3444. */
  3445. static enum dma_status ppc440spe_adma_tx_status(struct dma_chan *chan,
  3446. dma_cookie_t cookie, struct dma_tx_state *txstate)
  3447. {
  3448. struct ppc440spe_adma_chan *ppc440spe_chan;
  3449. enum dma_status ret;
  3450. ppc440spe_chan = to_ppc440spe_adma_chan(chan);
  3451. ret = dma_cookie_status(chan, cookie, txstate);
  3452. if (ret == DMA_SUCCESS)
  3453. return ret;
  3454. ppc440spe_adma_slot_cleanup(ppc440spe_chan);
  3455. return dma_cookie_status(chan, cookie, txstate);
  3456. }
  3457. /**
  3458. * ppc440spe_adma_eot_handler - end of transfer interrupt handler
  3459. */
  3460. static irqreturn_t ppc440spe_adma_eot_handler(int irq, void *data)
  3461. {
  3462. struct ppc440spe_adma_chan *chan = data;
  3463. dev_dbg(chan->device->common.dev,
  3464. "ppc440spe adma%d: %s\n", chan->device->id, __func__);
  3465. tasklet_schedule(&chan->irq_tasklet);
  3466. ppc440spe_adma_device_clear_eot_status(chan);
  3467. return IRQ_HANDLED;
  3468. }
  3469. /**
  3470. * ppc440spe_adma_err_handler - DMA error interrupt handler;
  3471. * do the same things as a eot handler
  3472. */
  3473. static irqreturn_t ppc440spe_adma_err_handler(int irq, void *data)
  3474. {
  3475. struct ppc440spe_adma_chan *chan = data;
  3476. dev_dbg(chan->device->common.dev,
  3477. "ppc440spe adma%d: %s\n", chan->device->id, __func__);
  3478. tasklet_schedule(&chan->irq_tasklet);
  3479. ppc440spe_adma_device_clear_eot_status(chan);
  3480. return IRQ_HANDLED;
  3481. }
  3482. /**
  3483. * ppc440spe_test_callback - called when test operation has been done
  3484. */
  3485. static void ppc440spe_test_callback(void *unused)
  3486. {
  3487. complete(&ppc440spe_r6_test_comp);
  3488. }
  3489. /**
  3490. * ppc440spe_adma_issue_pending - flush all pending descriptors to h/w
  3491. */
  3492. static void ppc440spe_adma_issue_pending(struct dma_chan *chan)
  3493. {
  3494. struct ppc440spe_adma_chan *ppc440spe_chan;
  3495. ppc440spe_chan = to_ppc440spe_adma_chan(chan);
  3496. dev_dbg(ppc440spe_chan->device->common.dev,
  3497. "ppc440spe adma%d: %s %d \n", ppc440spe_chan->device->id,
  3498. __func__, ppc440spe_chan->pending);
  3499. if (ppc440spe_chan->pending) {
  3500. ppc440spe_chan->pending = 0;
  3501. ppc440spe_chan_append(ppc440spe_chan);
  3502. }
  3503. }
  3504. /**
  3505. * ppc440spe_chan_start_null_xor - initiate the first XOR operation (DMA engines
  3506. * use FIFOs (as opposite to chains used in XOR) so this is a XOR
  3507. * specific operation)
  3508. */
  3509. static void ppc440spe_chan_start_null_xor(struct ppc440spe_adma_chan *chan)
  3510. {
  3511. struct ppc440spe_adma_desc_slot *sw_desc, *group_start;
  3512. dma_cookie_t cookie;
  3513. int slot_cnt, slots_per_op;
  3514. dev_dbg(chan->device->common.dev,
  3515. "ppc440spe adma%d: %s\n", chan->device->id, __func__);
  3516. spin_lock_bh(&chan->lock);
  3517. slot_cnt = ppc440spe_chan_xor_slot_count(0, 2, &slots_per_op);
  3518. sw_desc = ppc440spe_adma_alloc_slots(chan, slot_cnt, slots_per_op);
  3519. if (sw_desc) {
  3520. group_start = sw_desc->group_head;
  3521. list_splice_init(&sw_desc->group_list, &chan->chain);
  3522. async_tx_ack(&sw_desc->async_tx);
  3523. ppc440spe_desc_init_null_xor(group_start);
  3524. cookie = dma_cookie_assign(&sw_desc->async_tx);
  3525. /* initialize the completed cookie to be less than
  3526. * the most recently used cookie
  3527. */
  3528. chan->common.completed_cookie = cookie - 1;
  3529. /* channel should not be busy */
  3530. BUG_ON(ppc440spe_chan_is_busy(chan));
  3531. /* set the descriptor address */
  3532. ppc440spe_chan_set_first_xor_descriptor(chan, sw_desc);
  3533. /* run the descriptor */
  3534. ppc440spe_chan_run(chan);
  3535. } else
  3536. printk(KERN_ERR "ppc440spe adma%d"
  3537. " failed to allocate null descriptor\n",
  3538. chan->device->id);
  3539. spin_unlock_bh(&chan->lock);
  3540. }
  3541. /**
  3542. * ppc440spe_test_raid6 - test are RAID-6 capabilities enabled successfully.
  3543. * For this we just perform one WXOR operation with the same source
  3544. * and destination addresses, the GF-multiplier is 1; so if RAID-6
  3545. * capabilities are enabled then we'll get src/dst filled with zero.
  3546. */
  3547. static int ppc440spe_test_raid6(struct ppc440spe_adma_chan *chan)
  3548. {
  3549. struct ppc440spe_adma_desc_slot *sw_desc, *iter;
  3550. struct page *pg;
  3551. char *a;
  3552. dma_addr_t dma_addr, addrs[2];
  3553. unsigned long op = 0;
  3554. int rval = 0;
  3555. set_bit(PPC440SPE_DESC_WXOR, &op);
  3556. pg = alloc_page(GFP_KERNEL);
  3557. if (!pg)
  3558. return -ENOMEM;
  3559. spin_lock_bh(&chan->lock);
  3560. sw_desc = ppc440spe_adma_alloc_slots(chan, 1, 1);
  3561. if (sw_desc) {
  3562. /* 1 src, 1 dsr, int_ena, WXOR */
  3563. ppc440spe_desc_init_dma01pq(sw_desc, 1, 1, 1, op);
  3564. list_for_each_entry(iter, &sw_desc->group_list, chain_node) {
  3565. ppc440spe_desc_set_byte_count(iter, chan, PAGE_SIZE);
  3566. iter->unmap_len = PAGE_SIZE;
  3567. }
  3568. } else {
  3569. rval = -EFAULT;
  3570. spin_unlock_bh(&chan->lock);
  3571. goto exit;
  3572. }
  3573. spin_unlock_bh(&chan->lock);
  3574. /* Fill the test page with ones */
  3575. memset(page_address(pg), 0xFF, PAGE_SIZE);
  3576. dma_addr = dma_map_page(chan->device->dev, pg, 0,
  3577. PAGE_SIZE, DMA_BIDIRECTIONAL);
  3578. /* Setup addresses */
  3579. ppc440spe_adma_pq_set_src(sw_desc, dma_addr, 0);
  3580. ppc440spe_adma_pq_set_src_mult(sw_desc, 1, 0, 0);
  3581. addrs[0] = dma_addr;
  3582. addrs[1] = 0;
  3583. ppc440spe_adma_pq_set_dest(sw_desc, addrs, DMA_PREP_PQ_DISABLE_Q);
  3584. async_tx_ack(&sw_desc->async_tx);
  3585. sw_desc->async_tx.callback = ppc440spe_test_callback;
  3586. sw_desc->async_tx.callback_param = NULL;
  3587. init_completion(&ppc440spe_r6_test_comp);
  3588. ppc440spe_adma_tx_submit(&sw_desc->async_tx);
  3589. ppc440spe_adma_issue_pending(&chan->common);
  3590. wait_for_completion(&ppc440spe_r6_test_comp);
  3591. /* Now check if the test page is zeroed */
  3592. a = page_address(pg);
  3593. if ((*(u32 *)a) == 0 && memcmp(a, a+4, PAGE_SIZE-4) == 0) {
  3594. /* page is zero - RAID-6 enabled */
  3595. rval = 0;
  3596. } else {
  3597. /* RAID-6 was not enabled */
  3598. rval = -EINVAL;
  3599. }
  3600. exit:
  3601. __free_page(pg);
  3602. return rval;
  3603. }
  3604. static void ppc440spe_adma_init_capabilities(struct ppc440spe_adma_device *adev)
  3605. {
  3606. switch (adev->id) {
  3607. case PPC440SPE_DMA0_ID:
  3608. case PPC440SPE_DMA1_ID:
  3609. dma_cap_set(DMA_MEMCPY, adev->common.cap_mask);
  3610. dma_cap_set(DMA_INTERRUPT, adev->common.cap_mask);
  3611. dma_cap_set(DMA_PQ, adev->common.cap_mask);
  3612. dma_cap_set(DMA_PQ_VAL, adev->common.cap_mask);
  3613. dma_cap_set(DMA_XOR_VAL, adev->common.cap_mask);
  3614. break;
  3615. case PPC440SPE_XOR_ID:
  3616. dma_cap_set(DMA_XOR, adev->common.cap_mask);
  3617. dma_cap_set(DMA_PQ, adev->common.cap_mask);
  3618. dma_cap_set(DMA_INTERRUPT, adev->common.cap_mask);
  3619. adev->common.cap_mask = adev->common.cap_mask;
  3620. break;
  3621. }
  3622. /* Set base routines */
  3623. adev->common.device_alloc_chan_resources =
  3624. ppc440spe_adma_alloc_chan_resources;
  3625. adev->common.device_free_chan_resources =
  3626. ppc440spe_adma_free_chan_resources;
  3627. adev->common.device_tx_status = ppc440spe_adma_tx_status;
  3628. adev->common.device_issue_pending = ppc440spe_adma_issue_pending;
  3629. /* Set prep routines based on capability */
  3630. if (dma_has_cap(DMA_MEMCPY, adev->common.cap_mask)) {
  3631. adev->common.device_prep_dma_memcpy =
  3632. ppc440spe_adma_prep_dma_memcpy;
  3633. }
  3634. if (dma_has_cap(DMA_XOR, adev->common.cap_mask)) {
  3635. adev->common.max_xor = XOR_MAX_OPS;
  3636. adev->common.device_prep_dma_xor =
  3637. ppc440spe_adma_prep_dma_xor;
  3638. }
  3639. if (dma_has_cap(DMA_PQ, adev->common.cap_mask)) {
  3640. switch (adev->id) {
  3641. case PPC440SPE_DMA0_ID:
  3642. dma_set_maxpq(&adev->common,
  3643. DMA0_FIFO_SIZE / sizeof(struct dma_cdb), 0);
  3644. break;
  3645. case PPC440SPE_DMA1_ID:
  3646. dma_set_maxpq(&adev->common,
  3647. DMA1_FIFO_SIZE / sizeof(struct dma_cdb), 0);
  3648. break;
  3649. case PPC440SPE_XOR_ID:
  3650. adev->common.max_pq = XOR_MAX_OPS * 3;
  3651. break;
  3652. }
  3653. adev->common.device_prep_dma_pq =
  3654. ppc440spe_adma_prep_dma_pq;
  3655. }
  3656. if (dma_has_cap(DMA_PQ_VAL, adev->common.cap_mask)) {
  3657. switch (adev->id) {
  3658. case PPC440SPE_DMA0_ID:
  3659. adev->common.max_pq = DMA0_FIFO_SIZE /
  3660. sizeof(struct dma_cdb);
  3661. break;
  3662. case PPC440SPE_DMA1_ID:
  3663. adev->common.max_pq = DMA1_FIFO_SIZE /
  3664. sizeof(struct dma_cdb);
  3665. break;
  3666. }
  3667. adev->common.device_prep_dma_pq_val =
  3668. ppc440spe_adma_prep_dma_pqzero_sum;
  3669. }
  3670. if (dma_has_cap(DMA_XOR_VAL, adev->common.cap_mask)) {
  3671. switch (adev->id) {
  3672. case PPC440SPE_DMA0_ID:
  3673. adev->common.max_xor = DMA0_FIFO_SIZE /
  3674. sizeof(struct dma_cdb);
  3675. break;
  3676. case PPC440SPE_DMA1_ID:
  3677. adev->common.max_xor = DMA1_FIFO_SIZE /
  3678. sizeof(struct dma_cdb);
  3679. break;
  3680. }
  3681. adev->common.device_prep_dma_xor_val =
  3682. ppc440spe_adma_prep_dma_xor_zero_sum;
  3683. }
  3684. if (dma_has_cap(DMA_INTERRUPT, adev->common.cap_mask)) {
  3685. adev->common.device_prep_dma_interrupt =
  3686. ppc440spe_adma_prep_dma_interrupt;
  3687. }
  3688. pr_info("%s: AMCC(R) PPC440SP(E) ADMA Engine: "
  3689. "( %s%s%s%s%s%s%s)\n",
  3690. dev_name(adev->dev),
  3691. dma_has_cap(DMA_PQ, adev->common.cap_mask) ? "pq " : "",
  3692. dma_has_cap(DMA_PQ_VAL, adev->common.cap_mask) ? "pq_val " : "",
  3693. dma_has_cap(DMA_XOR, adev->common.cap_mask) ? "xor " : "",
  3694. dma_has_cap(DMA_XOR_VAL, adev->common.cap_mask) ? "xor_val " : "",
  3695. dma_has_cap(DMA_MEMCPY, adev->common.cap_mask) ? "memcpy " : "",
  3696. dma_has_cap(DMA_INTERRUPT, adev->common.cap_mask) ? "intr " : "");
  3697. }
  3698. static int ppc440spe_adma_setup_irqs(struct ppc440spe_adma_device *adev,
  3699. struct ppc440spe_adma_chan *chan,
  3700. int *initcode)
  3701. {
  3702. struct platform_device *ofdev;
  3703. struct device_node *np;
  3704. int ret;
  3705. ofdev = container_of(adev->dev, struct platform_device, dev);
  3706. np = ofdev->dev.of_node;
  3707. if (adev->id != PPC440SPE_XOR_ID) {
  3708. adev->err_irq = irq_of_parse_and_map(np, 1);
  3709. if (adev->err_irq == NO_IRQ) {
  3710. dev_warn(adev->dev, "no err irq resource?\n");
  3711. *initcode = PPC_ADMA_INIT_IRQ2;
  3712. adev->err_irq = -ENXIO;
  3713. } else
  3714. atomic_inc(&ppc440spe_adma_err_irq_ref);
  3715. } else {
  3716. adev->err_irq = -ENXIO;
  3717. }
  3718. adev->irq = irq_of_parse_and_map(np, 0);
  3719. if (adev->irq == NO_IRQ) {
  3720. dev_err(adev->dev, "no irq resource\n");
  3721. *initcode = PPC_ADMA_INIT_IRQ1;
  3722. ret = -ENXIO;
  3723. goto err_irq_map;
  3724. }
  3725. dev_dbg(adev->dev, "irq %d, err irq %d\n",
  3726. adev->irq, adev->err_irq);
  3727. ret = request_irq(adev->irq, ppc440spe_adma_eot_handler,
  3728. 0, dev_driver_string(adev->dev), chan);
  3729. if (ret) {
  3730. dev_err(adev->dev, "can't request irq %d\n",
  3731. adev->irq);
  3732. *initcode = PPC_ADMA_INIT_IRQ1;
  3733. ret = -EIO;
  3734. goto err_req1;
  3735. }
  3736. /* only DMA engines have a separate error IRQ
  3737. * so it's Ok if err_irq < 0 in XOR engine case.
  3738. */
  3739. if (adev->err_irq > 0) {
  3740. /* both DMA engines share common error IRQ */
  3741. ret = request_irq(adev->err_irq,
  3742. ppc440spe_adma_err_handler,
  3743. IRQF_SHARED,
  3744. dev_driver_string(adev->dev),
  3745. chan);
  3746. if (ret) {
  3747. dev_err(adev->dev, "can't request irq %d\n",
  3748. adev->err_irq);
  3749. *initcode = PPC_ADMA_INIT_IRQ2;
  3750. ret = -EIO;
  3751. goto err_req2;
  3752. }
  3753. }
  3754. if (adev->id == PPC440SPE_XOR_ID) {
  3755. /* enable XOR engine interrupts */
  3756. iowrite32be(XOR_IE_CBCIE_BIT | XOR_IE_ICBIE_BIT |
  3757. XOR_IE_ICIE_BIT | XOR_IE_RPTIE_BIT,
  3758. &adev->xor_reg->ier);
  3759. } else {
  3760. u32 mask, enable;
  3761. np = of_find_compatible_node(NULL, NULL, "ibm,i2o-440spe");
  3762. if (!np) {
  3763. pr_err("%s: can't find I2O device tree node\n",
  3764. __func__);
  3765. ret = -ENODEV;
  3766. goto err_req2;
  3767. }
  3768. adev->i2o_reg = of_iomap(np, 0);
  3769. if (!adev->i2o_reg) {
  3770. pr_err("%s: failed to map I2O registers\n", __func__);
  3771. of_node_put(np);
  3772. ret = -EINVAL;
  3773. goto err_req2;
  3774. }
  3775. of_node_put(np);
  3776. /* Unmask 'CS FIFO Attention' interrupts and
  3777. * enable generating interrupts on errors
  3778. */
  3779. enable = (adev->id == PPC440SPE_DMA0_ID) ?
  3780. ~(I2O_IOPIM_P0SNE | I2O_IOPIM_P0EM) :
  3781. ~(I2O_IOPIM_P1SNE | I2O_IOPIM_P1EM);
  3782. mask = ioread32(&adev->i2o_reg->iopim) & enable;
  3783. iowrite32(mask, &adev->i2o_reg->iopim);
  3784. }
  3785. return 0;
  3786. err_req2:
  3787. free_irq(adev->irq, chan);
  3788. err_req1:
  3789. irq_dispose_mapping(adev->irq);
  3790. err_irq_map:
  3791. if (adev->err_irq > 0) {
  3792. if (atomic_dec_and_test(&ppc440spe_adma_err_irq_ref))
  3793. irq_dispose_mapping(adev->err_irq);
  3794. }
  3795. return ret;
  3796. }
  3797. static void ppc440spe_adma_release_irqs(struct ppc440spe_adma_device *adev,
  3798. struct ppc440spe_adma_chan *chan)
  3799. {
  3800. u32 mask, disable;
  3801. if (adev->id == PPC440SPE_XOR_ID) {
  3802. /* disable XOR engine interrupts */
  3803. mask = ioread32be(&adev->xor_reg->ier);
  3804. mask &= ~(XOR_IE_CBCIE_BIT | XOR_IE_ICBIE_BIT |
  3805. XOR_IE_ICIE_BIT | XOR_IE_RPTIE_BIT);
  3806. iowrite32be(mask, &adev->xor_reg->ier);
  3807. } else {
  3808. /* disable DMAx engine interrupts */
  3809. disable = (adev->id == PPC440SPE_DMA0_ID) ?
  3810. (I2O_IOPIM_P0SNE | I2O_IOPIM_P0EM) :
  3811. (I2O_IOPIM_P1SNE | I2O_IOPIM_P1EM);
  3812. mask = ioread32(&adev->i2o_reg->iopim) | disable;
  3813. iowrite32(mask, &adev->i2o_reg->iopim);
  3814. }
  3815. free_irq(adev->irq, chan);
  3816. irq_dispose_mapping(adev->irq);
  3817. if (adev->err_irq > 0) {
  3818. free_irq(adev->err_irq, chan);
  3819. if (atomic_dec_and_test(&ppc440spe_adma_err_irq_ref)) {
  3820. irq_dispose_mapping(adev->err_irq);
  3821. iounmap(adev->i2o_reg);
  3822. }
  3823. }
  3824. }
  3825. /**
  3826. * ppc440spe_adma_probe - probe the asynch device
  3827. */
  3828. static int ppc440spe_adma_probe(struct platform_device *ofdev)
  3829. {
  3830. struct device_node *np = ofdev->dev.of_node;
  3831. struct resource res;
  3832. struct ppc440spe_adma_device *adev;
  3833. struct ppc440spe_adma_chan *chan;
  3834. struct ppc_dma_chan_ref *ref, *_ref;
  3835. int ret = 0, initcode = PPC_ADMA_INIT_OK;
  3836. const u32 *idx;
  3837. int len;
  3838. void *regs;
  3839. u32 id, pool_size;
  3840. if (of_device_is_compatible(np, "amcc,xor-accelerator")) {
  3841. id = PPC440SPE_XOR_ID;
  3842. /* As far as the XOR engine is concerned, it does not
  3843. * use FIFOs but uses linked list. So there is no dependency
  3844. * between pool size to allocate and the engine configuration.
  3845. */
  3846. pool_size = PAGE_SIZE << 1;
  3847. } else {
  3848. /* it is DMA0 or DMA1 */
  3849. idx = of_get_property(np, "cell-index", &len);
  3850. if (!idx || (len != sizeof(u32))) {
  3851. dev_err(&ofdev->dev, "Device node %s has missing "
  3852. "or invalid cell-index property\n",
  3853. np->full_name);
  3854. return -EINVAL;
  3855. }
  3856. id = *idx;
  3857. /* DMA0,1 engines use FIFO to maintain CDBs, so we
  3858. * should allocate the pool accordingly to size of this
  3859. * FIFO. Thus, the pool size depends on the FIFO depth:
  3860. * how much CDBs pointers the FIFO may contain then so
  3861. * much CDBs we should provide in the pool.
  3862. * That is
  3863. * CDB size = 32B;
  3864. * CDBs number = (DMA0_FIFO_SIZE >> 3);
  3865. * Pool size = CDBs number * CDB size =
  3866. * = (DMA0_FIFO_SIZE >> 3) << 5 = DMA0_FIFO_SIZE << 2.
  3867. */
  3868. pool_size = (id == PPC440SPE_DMA0_ID) ?
  3869. DMA0_FIFO_SIZE : DMA1_FIFO_SIZE;
  3870. pool_size <<= 2;
  3871. }
  3872. if (of_address_to_resource(np, 0, &res)) {
  3873. dev_err(&ofdev->dev, "failed to get memory resource\n");
  3874. initcode = PPC_ADMA_INIT_MEMRES;
  3875. ret = -ENODEV;
  3876. goto out;
  3877. }
  3878. if (!request_mem_region(res.start, resource_size(&res),
  3879. dev_driver_string(&ofdev->dev))) {
  3880. dev_err(&ofdev->dev, "failed to request memory region %pR\n",
  3881. &res);
  3882. initcode = PPC_ADMA_INIT_MEMREG;
  3883. ret = -EBUSY;
  3884. goto out;
  3885. }
  3886. /* create a device */
  3887. adev = kzalloc(sizeof(*adev), GFP_KERNEL);
  3888. if (!adev) {
  3889. dev_err(&ofdev->dev, "failed to allocate device\n");
  3890. initcode = PPC_ADMA_INIT_ALLOC;
  3891. ret = -ENOMEM;
  3892. goto err_adev_alloc;
  3893. }
  3894. adev->id = id;
  3895. adev->pool_size = pool_size;
  3896. /* allocate coherent memory for hardware descriptors */
  3897. adev->dma_desc_pool_virt = dma_alloc_coherent(&ofdev->dev,
  3898. adev->pool_size, &adev->dma_desc_pool,
  3899. GFP_KERNEL);
  3900. if (adev->dma_desc_pool_virt == NULL) {
  3901. dev_err(&ofdev->dev, "failed to allocate %d bytes of coherent "
  3902. "memory for hardware descriptors\n",
  3903. adev->pool_size);
  3904. initcode = PPC_ADMA_INIT_COHERENT;
  3905. ret = -ENOMEM;
  3906. goto err_dma_alloc;
  3907. }
  3908. dev_dbg(&ofdev->dev, "allocated descriptor pool virt 0x%p phys 0x%llx\n",
  3909. adev->dma_desc_pool_virt, (u64)adev->dma_desc_pool);
  3910. regs = ioremap(res.start, resource_size(&res));
  3911. if (!regs) {
  3912. dev_err(&ofdev->dev, "failed to ioremap regs!\n");
  3913. goto err_regs_alloc;
  3914. }
  3915. if (adev->id == PPC440SPE_XOR_ID) {
  3916. adev->xor_reg = regs;
  3917. /* Reset XOR */
  3918. iowrite32be(XOR_CRSR_XASR_BIT, &adev->xor_reg->crsr);
  3919. iowrite32be(XOR_CRSR_64BA_BIT, &adev->xor_reg->crrr);
  3920. } else {
  3921. size_t fifo_size = (adev->id == PPC440SPE_DMA0_ID) ?
  3922. DMA0_FIFO_SIZE : DMA1_FIFO_SIZE;
  3923. adev->dma_reg = regs;
  3924. /* DMAx_FIFO_SIZE is defined in bytes,
  3925. * <fsiz> - is defined in number of CDB pointers (8byte).
  3926. * DMA FIFO Length = CSlength + CPlength, where
  3927. * CSlength = CPlength = (fsiz + 1) * 8.
  3928. */
  3929. iowrite32(DMA_FIFO_ENABLE | ((fifo_size >> 3) - 2),
  3930. &adev->dma_reg->fsiz);
  3931. /* Configure DMA engine */
  3932. iowrite32(DMA_CFG_DXEPR_HP | DMA_CFG_DFMPP_HP | DMA_CFG_FALGN,
  3933. &adev->dma_reg->cfg);
  3934. /* Clear Status */
  3935. iowrite32(~0, &adev->dma_reg->dsts);
  3936. }
  3937. adev->dev = &ofdev->dev;
  3938. adev->common.dev = &ofdev->dev;
  3939. INIT_LIST_HEAD(&adev->common.channels);
  3940. platform_set_drvdata(ofdev, adev);
  3941. /* create a channel */
  3942. chan = kzalloc(sizeof(*chan), GFP_KERNEL);
  3943. if (!chan) {
  3944. dev_err(&ofdev->dev, "can't allocate channel structure\n");
  3945. initcode = PPC_ADMA_INIT_CHANNEL;
  3946. ret = -ENOMEM;
  3947. goto err_chan_alloc;
  3948. }
  3949. spin_lock_init(&chan->lock);
  3950. INIT_LIST_HEAD(&chan->chain);
  3951. INIT_LIST_HEAD(&chan->all_slots);
  3952. chan->device = adev;
  3953. chan->common.device = &adev->common;
  3954. dma_cookie_init(&chan->common);
  3955. list_add_tail(&chan->common.device_node, &adev->common.channels);
  3956. tasklet_init(&chan->irq_tasklet, ppc440spe_adma_tasklet,
  3957. (unsigned long)chan);
  3958. /* allocate and map helper pages for async validation or
  3959. * async_mult/async_sum_product operations on DMA0/1.
  3960. */
  3961. if (adev->id != PPC440SPE_XOR_ID) {
  3962. chan->pdest_page = alloc_page(GFP_KERNEL);
  3963. chan->qdest_page = alloc_page(GFP_KERNEL);
  3964. if (!chan->pdest_page ||
  3965. !chan->qdest_page) {
  3966. if (chan->pdest_page)
  3967. __free_page(chan->pdest_page);
  3968. if (chan->qdest_page)
  3969. __free_page(chan->qdest_page);
  3970. ret = -ENOMEM;
  3971. goto err_page_alloc;
  3972. }
  3973. chan->pdest = dma_map_page(&ofdev->dev, chan->pdest_page, 0,
  3974. PAGE_SIZE, DMA_BIDIRECTIONAL);
  3975. chan->qdest = dma_map_page(&ofdev->dev, chan->qdest_page, 0,
  3976. PAGE_SIZE, DMA_BIDIRECTIONAL);
  3977. }
  3978. ref = kmalloc(sizeof(*ref), GFP_KERNEL);
  3979. if (ref) {
  3980. ref->chan = &chan->common;
  3981. INIT_LIST_HEAD(&ref->node);
  3982. list_add_tail(&ref->node, &ppc440spe_adma_chan_list);
  3983. } else {
  3984. dev_err(&ofdev->dev, "failed to allocate channel reference!\n");
  3985. ret = -ENOMEM;
  3986. goto err_ref_alloc;
  3987. }
  3988. ret = ppc440spe_adma_setup_irqs(adev, chan, &initcode);
  3989. if (ret)
  3990. goto err_irq;
  3991. ppc440spe_adma_init_capabilities(adev);
  3992. ret = dma_async_device_register(&adev->common);
  3993. if (ret) {
  3994. initcode = PPC_ADMA_INIT_REGISTER;
  3995. dev_err(&ofdev->dev, "failed to register dma device\n");
  3996. goto err_dev_reg;
  3997. }
  3998. goto out;
  3999. err_dev_reg:
  4000. ppc440spe_adma_release_irqs(adev, chan);
  4001. err_irq:
  4002. list_for_each_entry_safe(ref, _ref, &ppc440spe_adma_chan_list, node) {
  4003. if (chan == to_ppc440spe_adma_chan(ref->chan)) {
  4004. list_del(&ref->node);
  4005. kfree(ref);
  4006. }
  4007. }
  4008. err_ref_alloc:
  4009. if (adev->id != PPC440SPE_XOR_ID) {
  4010. dma_unmap_page(&ofdev->dev, chan->pdest,
  4011. PAGE_SIZE, DMA_BIDIRECTIONAL);
  4012. dma_unmap_page(&ofdev->dev, chan->qdest,
  4013. PAGE_SIZE, DMA_BIDIRECTIONAL);
  4014. __free_page(chan->pdest_page);
  4015. __free_page(chan->qdest_page);
  4016. }
  4017. err_page_alloc:
  4018. kfree(chan);
  4019. err_chan_alloc:
  4020. if (adev->id == PPC440SPE_XOR_ID)
  4021. iounmap(adev->xor_reg);
  4022. else
  4023. iounmap(adev->dma_reg);
  4024. err_regs_alloc:
  4025. dma_free_coherent(adev->dev, adev->pool_size,
  4026. adev->dma_desc_pool_virt,
  4027. adev->dma_desc_pool);
  4028. err_dma_alloc:
  4029. kfree(adev);
  4030. err_adev_alloc:
  4031. release_mem_region(res.start, resource_size(&res));
  4032. out:
  4033. if (id < PPC440SPE_ADMA_ENGINES_NUM)
  4034. ppc440spe_adma_devices[id] = initcode;
  4035. return ret;
  4036. }
  4037. /**
  4038. * ppc440spe_adma_remove - remove the asynch device
  4039. */
  4040. static int ppc440spe_adma_remove(struct platform_device *ofdev)
  4041. {
  4042. struct ppc440spe_adma_device *adev = platform_get_drvdata(ofdev);
  4043. struct device_node *np = ofdev->dev.of_node;
  4044. struct resource res;
  4045. struct dma_chan *chan, *_chan;
  4046. struct ppc_dma_chan_ref *ref, *_ref;
  4047. struct ppc440spe_adma_chan *ppc440spe_chan;
  4048. if (adev->id < PPC440SPE_ADMA_ENGINES_NUM)
  4049. ppc440spe_adma_devices[adev->id] = -1;
  4050. dma_async_device_unregister(&adev->common);
  4051. list_for_each_entry_safe(chan, _chan, &adev->common.channels,
  4052. device_node) {
  4053. ppc440spe_chan = to_ppc440spe_adma_chan(chan);
  4054. ppc440spe_adma_release_irqs(adev, ppc440spe_chan);
  4055. tasklet_kill(&ppc440spe_chan->irq_tasklet);
  4056. if (adev->id != PPC440SPE_XOR_ID) {
  4057. dma_unmap_page(&ofdev->dev, ppc440spe_chan->pdest,
  4058. PAGE_SIZE, DMA_BIDIRECTIONAL);
  4059. dma_unmap_page(&ofdev->dev, ppc440spe_chan->qdest,
  4060. PAGE_SIZE, DMA_BIDIRECTIONAL);
  4061. __free_page(ppc440spe_chan->pdest_page);
  4062. __free_page(ppc440spe_chan->qdest_page);
  4063. }
  4064. list_for_each_entry_safe(ref, _ref, &ppc440spe_adma_chan_list,
  4065. node) {
  4066. if (ppc440spe_chan ==
  4067. to_ppc440spe_adma_chan(ref->chan)) {
  4068. list_del(&ref->node);
  4069. kfree(ref);
  4070. }
  4071. }
  4072. list_del(&chan->device_node);
  4073. kfree(ppc440spe_chan);
  4074. }
  4075. dma_free_coherent(adev->dev, adev->pool_size,
  4076. adev->dma_desc_pool_virt, adev->dma_desc_pool);
  4077. if (adev->id == PPC440SPE_XOR_ID)
  4078. iounmap(adev->xor_reg);
  4079. else
  4080. iounmap(adev->dma_reg);
  4081. of_address_to_resource(np, 0, &res);
  4082. release_mem_region(res.start, resource_size(&res));
  4083. kfree(adev);
  4084. return 0;
  4085. }
  4086. /*
  4087. * /sys driver interface to enable h/w RAID-6 capabilities
  4088. * Files created in e.g. /sys/devices/plb.0/400100100.dma0/driver/
  4089. * directory are "devices", "enable" and "poly".
  4090. * "devices" shows available engines.
  4091. * "enable" is used to enable RAID-6 capabilities or to check
  4092. * whether these has been activated.
  4093. * "poly" allows setting/checking used polynomial (for PPC440SPe only).
  4094. */
  4095. static ssize_t show_ppc440spe_devices(struct device_driver *dev, char *buf)
  4096. {
  4097. ssize_t size = 0;
  4098. int i;
  4099. for (i = 0; i < PPC440SPE_ADMA_ENGINES_NUM; i++) {
  4100. if (ppc440spe_adma_devices[i] == -1)
  4101. continue;
  4102. size += snprintf(buf + size, PAGE_SIZE - size,
  4103. "PPC440SP(E)-ADMA.%d: %s\n", i,
  4104. ppc_adma_errors[ppc440spe_adma_devices[i]]);
  4105. }
  4106. return size;
  4107. }
  4108. static ssize_t show_ppc440spe_r6enable(struct device_driver *dev, char *buf)
  4109. {
  4110. return snprintf(buf, PAGE_SIZE,
  4111. "PPC440SP(e) RAID-6 capabilities are %sABLED.\n",
  4112. ppc440spe_r6_enabled ? "EN" : "DIS");
  4113. }
  4114. static ssize_t store_ppc440spe_r6enable(struct device_driver *dev,
  4115. const char *buf, size_t count)
  4116. {
  4117. unsigned long val;
  4118. if (!count || count > 11)
  4119. return -EINVAL;
  4120. if (!ppc440spe_r6_tchan)
  4121. return -EFAULT;
  4122. /* Write a key */
  4123. sscanf(buf, "%lx", &val);
  4124. dcr_write(ppc440spe_mq_dcr_host, DCRN_MQ0_XORBA, val);
  4125. isync();
  4126. /* Verify whether it really works now */
  4127. if (ppc440spe_test_raid6(ppc440spe_r6_tchan) == 0) {
  4128. pr_info("PPC440SP(e) RAID-6 has been activated "
  4129. "successfully\n");
  4130. ppc440spe_r6_enabled = 1;
  4131. } else {
  4132. pr_info("PPC440SP(e) RAID-6 hasn't been activated!"
  4133. " Error key ?\n");
  4134. ppc440spe_r6_enabled = 0;
  4135. }
  4136. return count;
  4137. }
  4138. static ssize_t show_ppc440spe_r6poly(struct device_driver *dev, char *buf)
  4139. {
  4140. ssize_t size = 0;
  4141. u32 reg;
  4142. #ifdef CONFIG_440SP
  4143. /* 440SP has fixed polynomial */
  4144. reg = 0x4d;
  4145. #else
  4146. reg = dcr_read(ppc440spe_mq_dcr_host, DCRN_MQ0_CFBHL);
  4147. reg >>= MQ0_CFBHL_POLY;
  4148. reg &= 0xFF;
  4149. #endif
  4150. size = snprintf(buf, PAGE_SIZE, "PPC440SP(e) RAID-6 driver "
  4151. "uses 0x1%02x polynomial.\n", reg);
  4152. return size;
  4153. }
  4154. static ssize_t store_ppc440spe_r6poly(struct device_driver *dev,
  4155. const char *buf, size_t count)
  4156. {
  4157. unsigned long reg, val;
  4158. #ifdef CONFIG_440SP
  4159. /* 440SP uses default 0x14D polynomial only */
  4160. return -EINVAL;
  4161. #endif
  4162. if (!count || count > 6)
  4163. return -EINVAL;
  4164. /* e.g., 0x14D or 0x11D */
  4165. sscanf(buf, "%lx", &val);
  4166. if (val & ~0x1FF)
  4167. return -EINVAL;
  4168. val &= 0xFF;
  4169. reg = dcr_read(ppc440spe_mq_dcr_host, DCRN_MQ0_CFBHL);
  4170. reg &= ~(0xFF << MQ0_CFBHL_POLY);
  4171. reg |= val << MQ0_CFBHL_POLY;
  4172. dcr_write(ppc440spe_mq_dcr_host, DCRN_MQ0_CFBHL, reg);
  4173. return count;
  4174. }
  4175. static DRIVER_ATTR(devices, S_IRUGO, show_ppc440spe_devices, NULL);
  4176. static DRIVER_ATTR(enable, S_IRUGO | S_IWUSR, show_ppc440spe_r6enable,
  4177. store_ppc440spe_r6enable);
  4178. static DRIVER_ATTR(poly, S_IRUGO | S_IWUSR, show_ppc440spe_r6poly,
  4179. store_ppc440spe_r6poly);
  4180. /*
  4181. * Common initialisation for RAID engines; allocate memory for
  4182. * DMAx FIFOs, perform configuration common for all DMA engines.
  4183. * Further DMA engine specific configuration is done at probe time.
  4184. */
  4185. static int ppc440spe_configure_raid_devices(void)
  4186. {
  4187. struct device_node *np;
  4188. struct resource i2o_res;
  4189. struct i2o_regs __iomem *i2o_reg;
  4190. dcr_host_t i2o_dcr_host;
  4191. unsigned int dcr_base, dcr_len;
  4192. int i, ret;
  4193. np = of_find_compatible_node(NULL, NULL, "ibm,i2o-440spe");
  4194. if (!np) {
  4195. pr_err("%s: can't find I2O device tree node\n",
  4196. __func__);
  4197. return -ENODEV;
  4198. }
  4199. if (of_address_to_resource(np, 0, &i2o_res)) {
  4200. of_node_put(np);
  4201. return -EINVAL;
  4202. }
  4203. i2o_reg = of_iomap(np, 0);
  4204. if (!i2o_reg) {
  4205. pr_err("%s: failed to map I2O registers\n", __func__);
  4206. of_node_put(np);
  4207. return -EINVAL;
  4208. }
  4209. /* Get I2O DCRs base */
  4210. dcr_base = dcr_resource_start(np, 0);
  4211. dcr_len = dcr_resource_len(np, 0);
  4212. if (!dcr_base && !dcr_len) {
  4213. pr_err("%s: can't get DCR registers base/len!\n",
  4214. np->full_name);
  4215. of_node_put(np);
  4216. iounmap(i2o_reg);
  4217. return -ENODEV;
  4218. }
  4219. i2o_dcr_host = dcr_map(np, dcr_base, dcr_len);
  4220. if (!DCR_MAP_OK(i2o_dcr_host)) {
  4221. pr_err("%s: failed to map DCRs!\n", np->full_name);
  4222. of_node_put(np);
  4223. iounmap(i2o_reg);
  4224. return -ENODEV;
  4225. }
  4226. of_node_put(np);
  4227. /* Provide memory regions for DMA's FIFOs: I2O, DMA0 and DMA1 share
  4228. * the base address of FIFO memory space.
  4229. * Actually we need twice more physical memory than programmed in the
  4230. * <fsiz> register (because there are two FIFOs for each DMA: CP and CS)
  4231. */
  4232. ppc440spe_dma_fifo_buf = kmalloc((DMA0_FIFO_SIZE + DMA1_FIFO_SIZE) << 1,
  4233. GFP_KERNEL);
  4234. if (!ppc440spe_dma_fifo_buf) {
  4235. pr_err("%s: DMA FIFO buffer allocation failed.\n", __func__);
  4236. iounmap(i2o_reg);
  4237. dcr_unmap(i2o_dcr_host, dcr_len);
  4238. return -ENOMEM;
  4239. }
  4240. /*
  4241. * Configure h/w
  4242. */
  4243. /* Reset I2O/DMA */
  4244. mtdcri(SDR0, DCRN_SDR0_SRST, DCRN_SDR0_SRST_I2ODMA);
  4245. mtdcri(SDR0, DCRN_SDR0_SRST, 0);
  4246. /* Setup the base address of mmaped registers */
  4247. dcr_write(i2o_dcr_host, DCRN_I2O0_IBAH, (u32)(i2o_res.start >> 32));
  4248. dcr_write(i2o_dcr_host, DCRN_I2O0_IBAL, (u32)(i2o_res.start) |
  4249. I2O_REG_ENABLE);
  4250. dcr_unmap(i2o_dcr_host, dcr_len);
  4251. /* Setup FIFO memory space base address */
  4252. iowrite32(0, &i2o_reg->ifbah);
  4253. iowrite32(((u32)__pa(ppc440spe_dma_fifo_buf)), &i2o_reg->ifbal);
  4254. /* set zero FIFO size for I2O, so the whole
  4255. * ppc440spe_dma_fifo_buf is used by DMAs.
  4256. * DMAx_FIFOs will be configured while probe.
  4257. */
  4258. iowrite32(0, &i2o_reg->ifsiz);
  4259. iounmap(i2o_reg);
  4260. /* To prepare WXOR/RXOR functionality we need access to
  4261. * Memory Queue Module DCRs (finally it will be enabled
  4262. * via /sys interface of the ppc440spe ADMA driver).
  4263. */
  4264. np = of_find_compatible_node(NULL, NULL, "ibm,mq-440spe");
  4265. if (!np) {
  4266. pr_err("%s: can't find MQ device tree node\n",
  4267. __func__);
  4268. ret = -ENODEV;
  4269. goto out_free;
  4270. }
  4271. /* Get MQ DCRs base */
  4272. dcr_base = dcr_resource_start(np, 0);
  4273. dcr_len = dcr_resource_len(np, 0);
  4274. if (!dcr_base && !dcr_len) {
  4275. pr_err("%s: can't get DCR registers base/len!\n",
  4276. np->full_name);
  4277. ret = -ENODEV;
  4278. goto out_mq;
  4279. }
  4280. ppc440spe_mq_dcr_host = dcr_map(np, dcr_base, dcr_len);
  4281. if (!DCR_MAP_OK(ppc440spe_mq_dcr_host)) {
  4282. pr_err("%s: failed to map DCRs!\n", np->full_name);
  4283. ret = -ENODEV;
  4284. goto out_mq;
  4285. }
  4286. of_node_put(np);
  4287. ppc440spe_mq_dcr_len = dcr_len;
  4288. /* Set HB alias */
  4289. dcr_write(ppc440spe_mq_dcr_host, DCRN_MQ0_BAUH, DMA_CUED_XOR_HB);
  4290. /* Set:
  4291. * - LL transaction passing limit to 1;
  4292. * - Memory controller cycle limit to 1;
  4293. * - Galois Polynomial to 0x14d (default)
  4294. */
  4295. dcr_write(ppc440spe_mq_dcr_host, DCRN_MQ0_CFBHL,
  4296. (1 << MQ0_CFBHL_TPLM) | (1 << MQ0_CFBHL_HBCL) |
  4297. (PPC440SPE_DEFAULT_POLY << MQ0_CFBHL_POLY));
  4298. atomic_set(&ppc440spe_adma_err_irq_ref, 0);
  4299. for (i = 0; i < PPC440SPE_ADMA_ENGINES_NUM; i++)
  4300. ppc440spe_adma_devices[i] = -1;
  4301. return 0;
  4302. out_mq:
  4303. of_node_put(np);
  4304. out_free:
  4305. kfree(ppc440spe_dma_fifo_buf);
  4306. return ret;
  4307. }
  4308. static const struct of_device_id ppc440spe_adma_of_match[] = {
  4309. { .compatible = "ibm,dma-440spe", },
  4310. { .compatible = "amcc,xor-accelerator", },
  4311. {},
  4312. };
  4313. MODULE_DEVICE_TABLE(of, ppc440spe_adma_of_match);
  4314. static struct platform_driver ppc440spe_adma_driver = {
  4315. .probe = ppc440spe_adma_probe,
  4316. .remove = ppc440spe_adma_remove,
  4317. .driver = {
  4318. .name = "PPC440SP(E)-ADMA",
  4319. .owner = THIS_MODULE,
  4320. .of_match_table = ppc440spe_adma_of_match,
  4321. },
  4322. };
  4323. static __init int ppc440spe_adma_init(void)
  4324. {
  4325. int ret;
  4326. ret = ppc440spe_configure_raid_devices();
  4327. if (ret)
  4328. return ret;
  4329. ret = platform_driver_register(&ppc440spe_adma_driver);
  4330. if (ret) {
  4331. pr_err("%s: failed to register platform driver\n",
  4332. __func__);
  4333. goto out_reg;
  4334. }
  4335. /* Initialization status */
  4336. ret = driver_create_file(&ppc440spe_adma_driver.driver,
  4337. &driver_attr_devices);
  4338. if (ret)
  4339. goto out_dev;
  4340. /* RAID-6 h/w enable entry */
  4341. ret = driver_create_file(&ppc440spe_adma_driver.driver,
  4342. &driver_attr_enable);
  4343. if (ret)
  4344. goto out_en;
  4345. /* GF polynomial to use */
  4346. ret = driver_create_file(&ppc440spe_adma_driver.driver,
  4347. &driver_attr_poly);
  4348. if (!ret)
  4349. return ret;
  4350. driver_remove_file(&ppc440spe_adma_driver.driver,
  4351. &driver_attr_enable);
  4352. out_en:
  4353. driver_remove_file(&ppc440spe_adma_driver.driver,
  4354. &driver_attr_devices);
  4355. out_dev:
  4356. /* User will not be able to enable h/w RAID-6 */
  4357. pr_err("%s: failed to create RAID-6 driver interface\n",
  4358. __func__);
  4359. platform_driver_unregister(&ppc440spe_adma_driver);
  4360. out_reg:
  4361. dcr_unmap(ppc440spe_mq_dcr_host, ppc440spe_mq_dcr_len);
  4362. kfree(ppc440spe_dma_fifo_buf);
  4363. return ret;
  4364. }
  4365. static void __exit ppc440spe_adma_exit(void)
  4366. {
  4367. driver_remove_file(&ppc440spe_adma_driver.driver,
  4368. &driver_attr_poly);
  4369. driver_remove_file(&ppc440spe_adma_driver.driver,
  4370. &driver_attr_enable);
  4371. driver_remove_file(&ppc440spe_adma_driver.driver,
  4372. &driver_attr_devices);
  4373. platform_driver_unregister(&ppc440spe_adma_driver);
  4374. dcr_unmap(ppc440spe_mq_dcr_host, ppc440spe_mq_dcr_len);
  4375. kfree(ppc440spe_dma_fifo_buf);
  4376. }
  4377. arch_initcall(ppc440spe_adma_init);
  4378. module_exit(ppc440spe_adma_exit);
  4379. MODULE_AUTHOR("Yuri Tikhonov <yur@emcraft.com>");
  4380. MODULE_DESCRIPTION("PPC440SPE ADMA Engine Driver");
  4381. MODULE_LICENSE("GPL");