gpio-omap.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/pm_runtime.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. struct gpio_bank {
  29. unsigned long pbase;
  30. void __iomem *base;
  31. u16 irq;
  32. u16 virtual_irq_start;
  33. int method;
  34. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  35. u32 suspend_wakeup;
  36. u32 saved_wakeup;
  37. #endif
  38. u32 non_wakeup_gpios;
  39. u32 enabled_non_wakeup_gpios;
  40. u32 saved_datain;
  41. u32 saved_fallingdetect;
  42. u32 saved_risingdetect;
  43. u32 level_mask;
  44. u32 toggle_mask;
  45. spinlock_t lock;
  46. struct gpio_chip chip;
  47. struct clk *dbck;
  48. u32 mod_usage;
  49. u32 dbck_enable_mask;
  50. struct device *dev;
  51. bool dbck_flag;
  52. int stride;
  53. };
  54. #ifdef CONFIG_ARCH_OMAP3
  55. struct omap3_gpio_regs {
  56. u32 irqenable1;
  57. u32 irqenable2;
  58. u32 wake_en;
  59. u32 ctrl;
  60. u32 oe;
  61. u32 leveldetect0;
  62. u32 leveldetect1;
  63. u32 risingdetect;
  64. u32 fallingdetect;
  65. u32 dataout;
  66. };
  67. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  68. #endif
  69. /*
  70. * TODO: Cleanup gpio_bank usage as it is having information
  71. * related to all instances of the device
  72. */
  73. static struct gpio_bank *gpio_bank;
  74. static int bank_width;
  75. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  76. int gpio_bank_count;
  77. static inline struct gpio_bank *get_gpio_bank(int gpio)
  78. {
  79. if (cpu_is_omap15xx()) {
  80. if (OMAP_GPIO_IS_MPUIO(gpio))
  81. return &gpio_bank[0];
  82. return &gpio_bank[1];
  83. }
  84. if (cpu_is_omap16xx()) {
  85. if (OMAP_GPIO_IS_MPUIO(gpio))
  86. return &gpio_bank[0];
  87. return &gpio_bank[1 + (gpio >> 4)];
  88. }
  89. if (cpu_is_omap7xx()) {
  90. if (OMAP_GPIO_IS_MPUIO(gpio))
  91. return &gpio_bank[0];
  92. return &gpio_bank[1 + (gpio >> 5)];
  93. }
  94. if (cpu_is_omap24xx())
  95. return &gpio_bank[gpio >> 5];
  96. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  97. return &gpio_bank[gpio >> 5];
  98. BUG();
  99. return NULL;
  100. }
  101. static inline int get_gpio_index(int gpio)
  102. {
  103. if (cpu_is_omap7xx())
  104. return gpio & 0x1f;
  105. if (cpu_is_omap24xx())
  106. return gpio & 0x1f;
  107. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  108. return gpio & 0x1f;
  109. return gpio & 0x0f;
  110. }
  111. static inline int gpio_valid(int gpio)
  112. {
  113. if (gpio < 0)
  114. return -1;
  115. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  116. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  117. return -1;
  118. return 0;
  119. }
  120. if (cpu_is_omap15xx() && gpio < 16)
  121. return 0;
  122. if ((cpu_is_omap16xx()) && gpio < 64)
  123. return 0;
  124. if (cpu_is_omap7xx() && gpio < 192)
  125. return 0;
  126. if (cpu_is_omap2420() && gpio < 128)
  127. return 0;
  128. if (cpu_is_omap2430() && gpio < 160)
  129. return 0;
  130. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  131. return 0;
  132. return -1;
  133. }
  134. static int check_gpio(int gpio)
  135. {
  136. if (unlikely(gpio_valid(gpio) < 0)) {
  137. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  138. dump_stack();
  139. return -1;
  140. }
  141. return 0;
  142. }
  143. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  144. {
  145. void __iomem *reg = bank->base;
  146. u32 l;
  147. switch (bank->method) {
  148. #ifdef CONFIG_ARCH_OMAP1
  149. case METHOD_MPUIO:
  150. reg += OMAP_MPUIO_IO_CNTL / bank->stride;
  151. break;
  152. #endif
  153. #ifdef CONFIG_ARCH_OMAP15XX
  154. case METHOD_GPIO_1510:
  155. reg += OMAP1510_GPIO_DIR_CONTROL;
  156. break;
  157. #endif
  158. #ifdef CONFIG_ARCH_OMAP16XX
  159. case METHOD_GPIO_1610:
  160. reg += OMAP1610_GPIO_DIRECTION;
  161. break;
  162. #endif
  163. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  164. case METHOD_GPIO_7XX:
  165. reg += OMAP7XX_GPIO_DIR_CONTROL;
  166. break;
  167. #endif
  168. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  169. case METHOD_GPIO_24XX:
  170. reg += OMAP24XX_GPIO_OE;
  171. break;
  172. #endif
  173. #if defined(CONFIG_ARCH_OMAP4)
  174. case METHOD_GPIO_44XX:
  175. reg += OMAP4_GPIO_OE;
  176. break;
  177. #endif
  178. default:
  179. WARN_ON(1);
  180. return;
  181. }
  182. l = __raw_readl(reg);
  183. if (is_input)
  184. l |= 1 << gpio;
  185. else
  186. l &= ~(1 << gpio);
  187. __raw_writel(l, reg);
  188. }
  189. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  190. {
  191. void __iomem *reg = bank->base;
  192. u32 l = 0;
  193. switch (bank->method) {
  194. #ifdef CONFIG_ARCH_OMAP1
  195. case METHOD_MPUIO:
  196. reg += OMAP_MPUIO_OUTPUT / bank->stride;
  197. l = __raw_readl(reg);
  198. if (enable)
  199. l |= 1 << gpio;
  200. else
  201. l &= ~(1 << gpio);
  202. break;
  203. #endif
  204. #ifdef CONFIG_ARCH_OMAP15XX
  205. case METHOD_GPIO_1510:
  206. reg += OMAP1510_GPIO_DATA_OUTPUT;
  207. l = __raw_readl(reg);
  208. if (enable)
  209. l |= 1 << gpio;
  210. else
  211. l &= ~(1 << gpio);
  212. break;
  213. #endif
  214. #ifdef CONFIG_ARCH_OMAP16XX
  215. case METHOD_GPIO_1610:
  216. if (enable)
  217. reg += OMAP1610_GPIO_SET_DATAOUT;
  218. else
  219. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  220. l = 1 << gpio;
  221. break;
  222. #endif
  223. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  224. case METHOD_GPIO_7XX:
  225. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  226. l = __raw_readl(reg);
  227. if (enable)
  228. l |= 1 << gpio;
  229. else
  230. l &= ~(1 << gpio);
  231. break;
  232. #endif
  233. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  234. case METHOD_GPIO_24XX:
  235. if (enable)
  236. reg += OMAP24XX_GPIO_SETDATAOUT;
  237. else
  238. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  239. l = 1 << gpio;
  240. break;
  241. #endif
  242. #ifdef CONFIG_ARCH_OMAP4
  243. case METHOD_GPIO_44XX:
  244. if (enable)
  245. reg += OMAP4_GPIO_SETDATAOUT;
  246. else
  247. reg += OMAP4_GPIO_CLEARDATAOUT;
  248. l = 1 << gpio;
  249. break;
  250. #endif
  251. default:
  252. WARN_ON(1);
  253. return;
  254. }
  255. __raw_writel(l, reg);
  256. }
  257. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  258. {
  259. void __iomem *reg;
  260. if (check_gpio(gpio) < 0)
  261. return -EINVAL;
  262. reg = bank->base;
  263. switch (bank->method) {
  264. #ifdef CONFIG_ARCH_OMAP1
  265. case METHOD_MPUIO:
  266. reg += OMAP_MPUIO_INPUT_LATCH / bank->stride;
  267. break;
  268. #endif
  269. #ifdef CONFIG_ARCH_OMAP15XX
  270. case METHOD_GPIO_1510:
  271. reg += OMAP1510_GPIO_DATA_INPUT;
  272. break;
  273. #endif
  274. #ifdef CONFIG_ARCH_OMAP16XX
  275. case METHOD_GPIO_1610:
  276. reg += OMAP1610_GPIO_DATAIN;
  277. break;
  278. #endif
  279. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  280. case METHOD_GPIO_7XX:
  281. reg += OMAP7XX_GPIO_DATA_INPUT;
  282. break;
  283. #endif
  284. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  285. case METHOD_GPIO_24XX:
  286. reg += OMAP24XX_GPIO_DATAIN;
  287. break;
  288. #endif
  289. #ifdef CONFIG_ARCH_OMAP4
  290. case METHOD_GPIO_44XX:
  291. reg += OMAP4_GPIO_DATAIN;
  292. break;
  293. #endif
  294. default:
  295. return -EINVAL;
  296. }
  297. return (__raw_readl(reg)
  298. & (1 << get_gpio_index(gpio))) != 0;
  299. }
  300. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  301. {
  302. void __iomem *reg;
  303. if (check_gpio(gpio) < 0)
  304. return -EINVAL;
  305. reg = bank->base;
  306. switch (bank->method) {
  307. #ifdef CONFIG_ARCH_OMAP1
  308. case METHOD_MPUIO:
  309. reg += OMAP_MPUIO_OUTPUT / bank->stride;
  310. break;
  311. #endif
  312. #ifdef CONFIG_ARCH_OMAP15XX
  313. case METHOD_GPIO_1510:
  314. reg += OMAP1510_GPIO_DATA_OUTPUT;
  315. break;
  316. #endif
  317. #ifdef CONFIG_ARCH_OMAP16XX
  318. case METHOD_GPIO_1610:
  319. reg += OMAP1610_GPIO_DATAOUT;
  320. break;
  321. #endif
  322. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  323. case METHOD_GPIO_7XX:
  324. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  325. break;
  326. #endif
  327. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  328. case METHOD_GPIO_24XX:
  329. reg += OMAP24XX_GPIO_DATAOUT;
  330. break;
  331. #endif
  332. #ifdef CONFIG_ARCH_OMAP4
  333. case METHOD_GPIO_44XX:
  334. reg += OMAP4_GPIO_DATAOUT;
  335. break;
  336. #endif
  337. default:
  338. return -EINVAL;
  339. }
  340. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  341. }
  342. #define MOD_REG_BIT(reg, bit_mask, set) \
  343. do { \
  344. int l = __raw_readl(base + reg); \
  345. if (set) l |= bit_mask; \
  346. else l &= ~bit_mask; \
  347. __raw_writel(l, base + reg); \
  348. } while(0)
  349. /**
  350. * _set_gpio_debounce - low level gpio debounce time
  351. * @bank: the gpio bank we're acting upon
  352. * @gpio: the gpio number on this @gpio
  353. * @debounce: debounce time to use
  354. *
  355. * OMAP's debounce time is in 31us steps so we need
  356. * to convert and round up to the closest unit.
  357. */
  358. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  359. unsigned debounce)
  360. {
  361. void __iomem *reg = bank->base;
  362. u32 val;
  363. u32 l;
  364. if (!bank->dbck_flag)
  365. return;
  366. if (debounce < 32)
  367. debounce = 0x01;
  368. else if (debounce > 7936)
  369. debounce = 0xff;
  370. else
  371. debounce = (debounce / 0x1f) - 1;
  372. l = 1 << get_gpio_index(gpio);
  373. if (bank->method == METHOD_GPIO_44XX)
  374. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  375. else
  376. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  377. __raw_writel(debounce, reg);
  378. reg = bank->base;
  379. if (bank->method == METHOD_GPIO_44XX)
  380. reg += OMAP4_GPIO_DEBOUNCENABLE;
  381. else
  382. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  383. val = __raw_readl(reg);
  384. if (debounce) {
  385. val |= l;
  386. clk_enable(bank->dbck);
  387. } else {
  388. val &= ~l;
  389. clk_disable(bank->dbck);
  390. }
  391. bank->dbck_enable_mask = val;
  392. __raw_writel(val, reg);
  393. }
  394. #ifdef CONFIG_ARCH_OMAP2PLUS
  395. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  396. int trigger)
  397. {
  398. void __iomem *base = bank->base;
  399. u32 gpio_bit = 1 << gpio;
  400. u32 val;
  401. if (cpu_is_omap44xx()) {
  402. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  403. trigger & IRQ_TYPE_LEVEL_LOW);
  404. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  405. trigger & IRQ_TYPE_LEVEL_HIGH);
  406. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  407. trigger & IRQ_TYPE_EDGE_RISING);
  408. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  409. trigger & IRQ_TYPE_EDGE_FALLING);
  410. } else {
  411. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  412. trigger & IRQ_TYPE_LEVEL_LOW);
  413. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  414. trigger & IRQ_TYPE_LEVEL_HIGH);
  415. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  416. trigger & IRQ_TYPE_EDGE_RISING);
  417. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  418. trigger & IRQ_TYPE_EDGE_FALLING);
  419. }
  420. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  421. if (cpu_is_omap44xx()) {
  422. if (trigger != 0)
  423. __raw_writel(1 << gpio, bank->base+
  424. OMAP4_GPIO_IRQWAKEN0);
  425. else {
  426. val = __raw_readl(bank->base +
  427. OMAP4_GPIO_IRQWAKEN0);
  428. __raw_writel(val & (~(1 << gpio)), bank->base +
  429. OMAP4_GPIO_IRQWAKEN0);
  430. }
  431. } else {
  432. /*
  433. * GPIO wakeup request can only be generated on edge
  434. * transitions
  435. */
  436. if (trigger & IRQ_TYPE_EDGE_BOTH)
  437. __raw_writel(1 << gpio, bank->base
  438. + OMAP24XX_GPIO_SETWKUENA);
  439. else
  440. __raw_writel(1 << gpio, bank->base
  441. + OMAP24XX_GPIO_CLEARWKUENA);
  442. }
  443. }
  444. /* This part needs to be executed always for OMAP34xx */
  445. if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
  446. /*
  447. * Log the edge gpio and manually trigger the IRQ
  448. * after resume if the input level changes
  449. * to avoid irq lost during PER RET/OFF mode
  450. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  451. */
  452. if (trigger & IRQ_TYPE_EDGE_BOTH)
  453. bank->enabled_non_wakeup_gpios |= gpio_bit;
  454. else
  455. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  456. }
  457. if (cpu_is_omap44xx()) {
  458. bank->level_mask =
  459. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  460. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  461. } else {
  462. bank->level_mask =
  463. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  464. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  465. }
  466. }
  467. #endif
  468. #ifdef CONFIG_ARCH_OMAP1
  469. /*
  470. * This only applies to chips that can't do both rising and falling edge
  471. * detection at once. For all other chips, this function is a noop.
  472. */
  473. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  474. {
  475. void __iomem *reg = bank->base;
  476. u32 l = 0;
  477. switch (bank->method) {
  478. case METHOD_MPUIO:
  479. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  480. break;
  481. #ifdef CONFIG_ARCH_OMAP15XX
  482. case METHOD_GPIO_1510:
  483. reg += OMAP1510_GPIO_INT_CONTROL;
  484. break;
  485. #endif
  486. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  487. case METHOD_GPIO_7XX:
  488. reg += OMAP7XX_GPIO_INT_CONTROL;
  489. break;
  490. #endif
  491. default:
  492. return;
  493. }
  494. l = __raw_readl(reg);
  495. if ((l >> gpio) & 1)
  496. l &= ~(1 << gpio);
  497. else
  498. l |= 1 << gpio;
  499. __raw_writel(l, reg);
  500. }
  501. #endif
  502. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  503. {
  504. void __iomem *reg = bank->base;
  505. u32 l = 0;
  506. switch (bank->method) {
  507. #ifdef CONFIG_ARCH_OMAP1
  508. case METHOD_MPUIO:
  509. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  510. l = __raw_readl(reg);
  511. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  512. bank->toggle_mask |= 1 << gpio;
  513. if (trigger & IRQ_TYPE_EDGE_RISING)
  514. l |= 1 << gpio;
  515. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  516. l &= ~(1 << gpio);
  517. else
  518. goto bad;
  519. break;
  520. #endif
  521. #ifdef CONFIG_ARCH_OMAP15XX
  522. case METHOD_GPIO_1510:
  523. reg += OMAP1510_GPIO_INT_CONTROL;
  524. l = __raw_readl(reg);
  525. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  526. bank->toggle_mask |= 1 << gpio;
  527. if (trigger & IRQ_TYPE_EDGE_RISING)
  528. l |= 1 << gpio;
  529. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  530. l &= ~(1 << gpio);
  531. else
  532. goto bad;
  533. break;
  534. #endif
  535. #ifdef CONFIG_ARCH_OMAP16XX
  536. case METHOD_GPIO_1610:
  537. if (gpio & 0x08)
  538. reg += OMAP1610_GPIO_EDGE_CTRL2;
  539. else
  540. reg += OMAP1610_GPIO_EDGE_CTRL1;
  541. gpio &= 0x07;
  542. l = __raw_readl(reg);
  543. l &= ~(3 << (gpio << 1));
  544. if (trigger & IRQ_TYPE_EDGE_RISING)
  545. l |= 2 << (gpio << 1);
  546. if (trigger & IRQ_TYPE_EDGE_FALLING)
  547. l |= 1 << (gpio << 1);
  548. if (trigger)
  549. /* Enable wake-up during idle for dynamic tick */
  550. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  551. else
  552. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  553. break;
  554. #endif
  555. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  556. case METHOD_GPIO_7XX:
  557. reg += OMAP7XX_GPIO_INT_CONTROL;
  558. l = __raw_readl(reg);
  559. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  560. bank->toggle_mask |= 1 << gpio;
  561. if (trigger & IRQ_TYPE_EDGE_RISING)
  562. l |= 1 << gpio;
  563. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  564. l &= ~(1 << gpio);
  565. else
  566. goto bad;
  567. break;
  568. #endif
  569. #ifdef CONFIG_ARCH_OMAP2PLUS
  570. case METHOD_GPIO_24XX:
  571. case METHOD_GPIO_44XX:
  572. set_24xx_gpio_triggering(bank, gpio, trigger);
  573. return 0;
  574. #endif
  575. default:
  576. goto bad;
  577. }
  578. __raw_writel(l, reg);
  579. return 0;
  580. bad:
  581. return -EINVAL;
  582. }
  583. static int gpio_irq_type(struct irq_data *d, unsigned type)
  584. {
  585. struct gpio_bank *bank;
  586. unsigned gpio;
  587. int retval;
  588. unsigned long flags;
  589. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  590. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  591. else
  592. gpio = d->irq - IH_GPIO_BASE;
  593. if (check_gpio(gpio) < 0)
  594. return -EINVAL;
  595. if (type & ~IRQ_TYPE_SENSE_MASK)
  596. return -EINVAL;
  597. /* OMAP1 allows only only edge triggering */
  598. if (!cpu_class_is_omap2()
  599. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  600. return -EINVAL;
  601. bank = irq_data_get_irq_chip_data(d);
  602. spin_lock_irqsave(&bank->lock, flags);
  603. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  604. spin_unlock_irqrestore(&bank->lock, flags);
  605. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  606. __irq_set_handler_locked(d->irq, handle_level_irq);
  607. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  608. __irq_set_handler_locked(d->irq, handle_edge_irq);
  609. return retval;
  610. }
  611. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  612. {
  613. void __iomem *reg = bank->base;
  614. switch (bank->method) {
  615. #ifdef CONFIG_ARCH_OMAP1
  616. case METHOD_MPUIO:
  617. /* MPUIO irqstatus is reset by reading the status register,
  618. * so do nothing here */
  619. return;
  620. #endif
  621. #ifdef CONFIG_ARCH_OMAP15XX
  622. case METHOD_GPIO_1510:
  623. reg += OMAP1510_GPIO_INT_STATUS;
  624. break;
  625. #endif
  626. #ifdef CONFIG_ARCH_OMAP16XX
  627. case METHOD_GPIO_1610:
  628. reg += OMAP1610_GPIO_IRQSTATUS1;
  629. break;
  630. #endif
  631. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  632. case METHOD_GPIO_7XX:
  633. reg += OMAP7XX_GPIO_INT_STATUS;
  634. break;
  635. #endif
  636. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  637. case METHOD_GPIO_24XX:
  638. reg += OMAP24XX_GPIO_IRQSTATUS1;
  639. break;
  640. #endif
  641. #if defined(CONFIG_ARCH_OMAP4)
  642. case METHOD_GPIO_44XX:
  643. reg += OMAP4_GPIO_IRQSTATUS0;
  644. break;
  645. #endif
  646. default:
  647. WARN_ON(1);
  648. return;
  649. }
  650. __raw_writel(gpio_mask, reg);
  651. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  652. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  653. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  654. else if (cpu_is_omap44xx())
  655. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  656. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  657. __raw_writel(gpio_mask, reg);
  658. /* Flush posted write for the irq status to avoid spurious interrupts */
  659. __raw_readl(reg);
  660. }
  661. }
  662. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  663. {
  664. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  665. }
  666. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  667. {
  668. void __iomem *reg = bank->base;
  669. int inv = 0;
  670. u32 l;
  671. u32 mask;
  672. switch (bank->method) {
  673. #ifdef CONFIG_ARCH_OMAP1
  674. case METHOD_MPUIO:
  675. reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  676. mask = 0xffff;
  677. inv = 1;
  678. break;
  679. #endif
  680. #ifdef CONFIG_ARCH_OMAP15XX
  681. case METHOD_GPIO_1510:
  682. reg += OMAP1510_GPIO_INT_MASK;
  683. mask = 0xffff;
  684. inv = 1;
  685. break;
  686. #endif
  687. #ifdef CONFIG_ARCH_OMAP16XX
  688. case METHOD_GPIO_1610:
  689. reg += OMAP1610_GPIO_IRQENABLE1;
  690. mask = 0xffff;
  691. break;
  692. #endif
  693. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  694. case METHOD_GPIO_7XX:
  695. reg += OMAP7XX_GPIO_INT_MASK;
  696. mask = 0xffffffff;
  697. inv = 1;
  698. break;
  699. #endif
  700. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  701. case METHOD_GPIO_24XX:
  702. reg += OMAP24XX_GPIO_IRQENABLE1;
  703. mask = 0xffffffff;
  704. break;
  705. #endif
  706. #if defined(CONFIG_ARCH_OMAP4)
  707. case METHOD_GPIO_44XX:
  708. reg += OMAP4_GPIO_IRQSTATUSSET0;
  709. mask = 0xffffffff;
  710. break;
  711. #endif
  712. default:
  713. WARN_ON(1);
  714. return 0;
  715. }
  716. l = __raw_readl(reg);
  717. if (inv)
  718. l = ~l;
  719. l &= mask;
  720. return l;
  721. }
  722. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  723. {
  724. void __iomem *reg = bank->base;
  725. u32 l;
  726. switch (bank->method) {
  727. #ifdef CONFIG_ARCH_OMAP1
  728. case METHOD_MPUIO:
  729. reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  730. l = __raw_readl(reg);
  731. if (enable)
  732. l &= ~(gpio_mask);
  733. else
  734. l |= gpio_mask;
  735. break;
  736. #endif
  737. #ifdef CONFIG_ARCH_OMAP15XX
  738. case METHOD_GPIO_1510:
  739. reg += OMAP1510_GPIO_INT_MASK;
  740. l = __raw_readl(reg);
  741. if (enable)
  742. l &= ~(gpio_mask);
  743. else
  744. l |= gpio_mask;
  745. break;
  746. #endif
  747. #ifdef CONFIG_ARCH_OMAP16XX
  748. case METHOD_GPIO_1610:
  749. if (enable)
  750. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  751. else
  752. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  753. l = gpio_mask;
  754. break;
  755. #endif
  756. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  757. case METHOD_GPIO_7XX:
  758. reg += OMAP7XX_GPIO_INT_MASK;
  759. l = __raw_readl(reg);
  760. if (enable)
  761. l &= ~(gpio_mask);
  762. else
  763. l |= gpio_mask;
  764. break;
  765. #endif
  766. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  767. case METHOD_GPIO_24XX:
  768. if (enable)
  769. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  770. else
  771. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  772. l = gpio_mask;
  773. break;
  774. #endif
  775. #ifdef CONFIG_ARCH_OMAP4
  776. case METHOD_GPIO_44XX:
  777. if (enable)
  778. reg += OMAP4_GPIO_IRQSTATUSSET0;
  779. else
  780. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  781. l = gpio_mask;
  782. break;
  783. #endif
  784. default:
  785. WARN_ON(1);
  786. return;
  787. }
  788. __raw_writel(l, reg);
  789. }
  790. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  791. {
  792. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  793. }
  794. /*
  795. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  796. * 1510 does not seem to have a wake-up register. If JTAG is connected
  797. * to the target, system will wake up always on GPIO events. While
  798. * system is running all registered GPIO interrupts need to have wake-up
  799. * enabled. When system is suspended, only selected GPIO interrupts need
  800. * to have wake-up enabled.
  801. */
  802. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  803. {
  804. unsigned long uninitialized_var(flags);
  805. switch (bank->method) {
  806. #ifdef CONFIG_ARCH_OMAP16XX
  807. case METHOD_MPUIO:
  808. case METHOD_GPIO_1610:
  809. spin_lock_irqsave(&bank->lock, flags);
  810. if (enable)
  811. bank->suspend_wakeup |= (1 << gpio);
  812. else
  813. bank->suspend_wakeup &= ~(1 << gpio);
  814. spin_unlock_irqrestore(&bank->lock, flags);
  815. return 0;
  816. #endif
  817. #ifdef CONFIG_ARCH_OMAP2PLUS
  818. case METHOD_GPIO_24XX:
  819. case METHOD_GPIO_44XX:
  820. if (bank->non_wakeup_gpios & (1 << gpio)) {
  821. printk(KERN_ERR "Unable to modify wakeup on "
  822. "non-wakeup GPIO%d\n",
  823. (bank - gpio_bank) * 32 + gpio);
  824. return -EINVAL;
  825. }
  826. spin_lock_irqsave(&bank->lock, flags);
  827. if (enable)
  828. bank->suspend_wakeup |= (1 << gpio);
  829. else
  830. bank->suspend_wakeup &= ~(1 << gpio);
  831. spin_unlock_irqrestore(&bank->lock, flags);
  832. return 0;
  833. #endif
  834. default:
  835. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  836. bank->method);
  837. return -EINVAL;
  838. }
  839. }
  840. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  841. {
  842. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  843. _set_gpio_irqenable(bank, gpio, 0);
  844. _clear_gpio_irqstatus(bank, gpio);
  845. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  846. }
  847. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  848. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  849. {
  850. unsigned int gpio = d->irq - IH_GPIO_BASE;
  851. struct gpio_bank *bank;
  852. int retval;
  853. if (check_gpio(gpio) < 0)
  854. return -ENODEV;
  855. bank = irq_data_get_irq_chip_data(d);
  856. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  857. return retval;
  858. }
  859. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  860. {
  861. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  862. unsigned long flags;
  863. spin_lock_irqsave(&bank->lock, flags);
  864. /* Set trigger to none. You need to enable the desired trigger with
  865. * request_irq() or set_irq_type().
  866. */
  867. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  868. #ifdef CONFIG_ARCH_OMAP15XX
  869. if (bank->method == METHOD_GPIO_1510) {
  870. void __iomem *reg;
  871. /* Claim the pin for MPU */
  872. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  873. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  874. }
  875. #endif
  876. if (!cpu_class_is_omap1()) {
  877. if (!bank->mod_usage) {
  878. void __iomem *reg = bank->base;
  879. u32 ctrl;
  880. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  881. reg += OMAP24XX_GPIO_CTRL;
  882. else if (cpu_is_omap44xx())
  883. reg += OMAP4_GPIO_CTRL;
  884. ctrl = __raw_readl(reg);
  885. /* Module is enabled, clocks are not gated */
  886. ctrl &= 0xFFFFFFFE;
  887. __raw_writel(ctrl, reg);
  888. }
  889. bank->mod_usage |= 1 << offset;
  890. }
  891. spin_unlock_irqrestore(&bank->lock, flags);
  892. return 0;
  893. }
  894. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  895. {
  896. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  897. unsigned long flags;
  898. spin_lock_irqsave(&bank->lock, flags);
  899. #ifdef CONFIG_ARCH_OMAP16XX
  900. if (bank->method == METHOD_GPIO_1610) {
  901. /* Disable wake-up during idle for dynamic tick */
  902. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  903. __raw_writel(1 << offset, reg);
  904. }
  905. #endif
  906. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  907. if (bank->method == METHOD_GPIO_24XX) {
  908. /* Disable wake-up during idle for dynamic tick */
  909. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  910. __raw_writel(1 << offset, reg);
  911. }
  912. #endif
  913. #ifdef CONFIG_ARCH_OMAP4
  914. if (bank->method == METHOD_GPIO_44XX) {
  915. /* Disable wake-up during idle for dynamic tick */
  916. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  917. __raw_writel(1 << offset, reg);
  918. }
  919. #endif
  920. if (!cpu_class_is_omap1()) {
  921. bank->mod_usage &= ~(1 << offset);
  922. if (!bank->mod_usage) {
  923. void __iomem *reg = bank->base;
  924. u32 ctrl;
  925. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  926. reg += OMAP24XX_GPIO_CTRL;
  927. else if (cpu_is_omap44xx())
  928. reg += OMAP4_GPIO_CTRL;
  929. ctrl = __raw_readl(reg);
  930. /* Module is disabled, clocks are gated */
  931. ctrl |= 1;
  932. __raw_writel(ctrl, reg);
  933. }
  934. }
  935. _reset_gpio(bank, bank->chip.base + offset);
  936. spin_unlock_irqrestore(&bank->lock, flags);
  937. }
  938. /*
  939. * We need to unmask the GPIO bank interrupt as soon as possible to
  940. * avoid missing GPIO interrupts for other lines in the bank.
  941. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  942. * in the bank to avoid missing nested interrupts for a GPIO line.
  943. * If we wait to unmask individual GPIO lines in the bank after the
  944. * line's interrupt handler has been run, we may miss some nested
  945. * interrupts.
  946. */
  947. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  948. {
  949. void __iomem *isr_reg = NULL;
  950. u32 isr;
  951. unsigned int gpio_irq, gpio_index;
  952. struct gpio_bank *bank;
  953. u32 retrigger = 0;
  954. int unmasked = 0;
  955. struct irq_chip *chip = irq_desc_get_chip(desc);
  956. chained_irq_enter(chip, desc);
  957. bank = irq_get_handler_data(irq);
  958. #ifdef CONFIG_ARCH_OMAP1
  959. if (bank->method == METHOD_MPUIO)
  960. isr_reg = bank->base +
  961. OMAP_MPUIO_GPIO_INT / bank->stride;
  962. #endif
  963. #ifdef CONFIG_ARCH_OMAP15XX
  964. if (bank->method == METHOD_GPIO_1510)
  965. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  966. #endif
  967. #if defined(CONFIG_ARCH_OMAP16XX)
  968. if (bank->method == METHOD_GPIO_1610)
  969. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  970. #endif
  971. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  972. if (bank->method == METHOD_GPIO_7XX)
  973. isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
  974. #endif
  975. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  976. if (bank->method == METHOD_GPIO_24XX)
  977. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  978. #endif
  979. #if defined(CONFIG_ARCH_OMAP4)
  980. if (bank->method == METHOD_GPIO_44XX)
  981. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  982. #endif
  983. if (WARN_ON(!isr_reg))
  984. goto exit;
  985. while(1) {
  986. u32 isr_saved, level_mask = 0;
  987. u32 enabled;
  988. enabled = _get_gpio_irqbank_mask(bank);
  989. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  990. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  991. isr &= 0x0000ffff;
  992. if (cpu_class_is_omap2()) {
  993. level_mask = bank->level_mask & enabled;
  994. }
  995. /* clear edge sensitive interrupts before handler(s) are
  996. called so that we don't miss any interrupt occurred while
  997. executing them */
  998. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  999. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1000. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1001. /* if there is only edge sensitive GPIO pin interrupts
  1002. configured, we could unmask GPIO bank interrupt immediately */
  1003. if (!level_mask && !unmasked) {
  1004. unmasked = 1;
  1005. chained_irq_exit(chip, desc);
  1006. }
  1007. isr |= retrigger;
  1008. retrigger = 0;
  1009. if (!isr)
  1010. break;
  1011. gpio_irq = bank->virtual_irq_start;
  1012. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1013. gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
  1014. if (!(isr & 1))
  1015. continue;
  1016. #ifdef CONFIG_ARCH_OMAP1
  1017. /*
  1018. * Some chips can't respond to both rising and falling
  1019. * at the same time. If this irq was requested with
  1020. * both flags, we need to flip the ICR data for the IRQ
  1021. * to respond to the IRQ for the opposite direction.
  1022. * This will be indicated in the bank toggle_mask.
  1023. */
  1024. if (bank->toggle_mask & (1 << gpio_index))
  1025. _toggle_gpio_edge_triggering(bank, gpio_index);
  1026. #endif
  1027. generic_handle_irq(gpio_irq);
  1028. }
  1029. }
  1030. /* if bank has any level sensitive GPIO pin interrupt
  1031. configured, we must unmask the bank interrupt only after
  1032. handler(s) are executed in order to avoid spurious bank
  1033. interrupt */
  1034. exit:
  1035. if (!unmasked)
  1036. chained_irq_exit(chip, desc);
  1037. }
  1038. static void gpio_irq_shutdown(struct irq_data *d)
  1039. {
  1040. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1041. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1042. _reset_gpio(bank, gpio);
  1043. }
  1044. static void gpio_ack_irq(struct irq_data *d)
  1045. {
  1046. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1047. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1048. _clear_gpio_irqstatus(bank, gpio);
  1049. }
  1050. static void gpio_mask_irq(struct irq_data *d)
  1051. {
  1052. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1053. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1054. _set_gpio_irqenable(bank, gpio, 0);
  1055. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1056. }
  1057. static void gpio_unmask_irq(struct irq_data *d)
  1058. {
  1059. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1060. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1061. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1062. u32 trigger = irqd_get_trigger_type(d);
  1063. if (trigger)
  1064. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1065. /* For level-triggered GPIOs, the clearing must be done after
  1066. * the HW source is cleared, thus after the handler has run */
  1067. if (bank->level_mask & irq_mask) {
  1068. _set_gpio_irqenable(bank, gpio, 0);
  1069. _clear_gpio_irqstatus(bank, gpio);
  1070. }
  1071. _set_gpio_irqenable(bank, gpio, 1);
  1072. }
  1073. static struct irq_chip gpio_irq_chip = {
  1074. .name = "GPIO",
  1075. .irq_shutdown = gpio_irq_shutdown,
  1076. .irq_ack = gpio_ack_irq,
  1077. .irq_mask = gpio_mask_irq,
  1078. .irq_unmask = gpio_unmask_irq,
  1079. .irq_set_type = gpio_irq_type,
  1080. .irq_set_wake = gpio_wake_enable,
  1081. };
  1082. /*---------------------------------------------------------------------*/
  1083. #ifdef CONFIG_ARCH_OMAP1
  1084. /* MPUIO uses the always-on 32k clock */
  1085. static void mpuio_ack_irq(struct irq_data *d)
  1086. {
  1087. /* The ISR is reset automatically, so do nothing here. */
  1088. }
  1089. static void mpuio_mask_irq(struct irq_data *d)
  1090. {
  1091. unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  1092. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1093. _set_gpio_irqenable(bank, gpio, 0);
  1094. }
  1095. static void mpuio_unmask_irq(struct irq_data *d)
  1096. {
  1097. unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  1098. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1099. _set_gpio_irqenable(bank, gpio, 1);
  1100. }
  1101. static struct irq_chip mpuio_irq_chip = {
  1102. .name = "MPUIO",
  1103. .irq_ack = mpuio_ack_irq,
  1104. .irq_mask = mpuio_mask_irq,
  1105. .irq_unmask = mpuio_unmask_irq,
  1106. .irq_set_type = gpio_irq_type,
  1107. #ifdef CONFIG_ARCH_OMAP16XX
  1108. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1109. .irq_set_wake = gpio_wake_enable,
  1110. #endif
  1111. };
  1112. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1113. #ifdef CONFIG_ARCH_OMAP16XX
  1114. #include <linux/platform_device.h>
  1115. static int omap_mpuio_suspend_noirq(struct device *dev)
  1116. {
  1117. struct platform_device *pdev = to_platform_device(dev);
  1118. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1119. void __iomem *mask_reg = bank->base +
  1120. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  1121. unsigned long flags;
  1122. spin_lock_irqsave(&bank->lock, flags);
  1123. bank->saved_wakeup = __raw_readl(mask_reg);
  1124. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1125. spin_unlock_irqrestore(&bank->lock, flags);
  1126. return 0;
  1127. }
  1128. static int omap_mpuio_resume_noirq(struct device *dev)
  1129. {
  1130. struct platform_device *pdev = to_platform_device(dev);
  1131. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1132. void __iomem *mask_reg = bank->base +
  1133. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  1134. unsigned long flags;
  1135. spin_lock_irqsave(&bank->lock, flags);
  1136. __raw_writel(bank->saved_wakeup, mask_reg);
  1137. spin_unlock_irqrestore(&bank->lock, flags);
  1138. return 0;
  1139. }
  1140. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1141. .suspend_noirq = omap_mpuio_suspend_noirq,
  1142. .resume_noirq = omap_mpuio_resume_noirq,
  1143. };
  1144. /* use platform_driver for this. */
  1145. static struct platform_driver omap_mpuio_driver = {
  1146. .driver = {
  1147. .name = "mpuio",
  1148. .pm = &omap_mpuio_dev_pm_ops,
  1149. },
  1150. };
  1151. static struct platform_device omap_mpuio_device = {
  1152. .name = "mpuio",
  1153. .id = -1,
  1154. .dev = {
  1155. .driver = &omap_mpuio_driver.driver,
  1156. }
  1157. /* could list the /proc/iomem resources */
  1158. };
  1159. static inline void mpuio_init(void)
  1160. {
  1161. struct gpio_bank *bank = get_gpio_bank(OMAP_MPUIO(0));
  1162. platform_set_drvdata(&omap_mpuio_device, bank);
  1163. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1164. (void) platform_device_register(&omap_mpuio_device);
  1165. }
  1166. #else
  1167. static inline void mpuio_init(void) {}
  1168. #endif /* 16xx */
  1169. #else
  1170. extern struct irq_chip mpuio_irq_chip;
  1171. #define bank_is_mpuio(bank) 0
  1172. static inline void mpuio_init(void) {}
  1173. #endif
  1174. /*---------------------------------------------------------------------*/
  1175. /* REVISIT these are stupid implementations! replace by ones that
  1176. * don't switch on METHOD_* and which mostly avoid spinlocks
  1177. */
  1178. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1179. {
  1180. struct gpio_bank *bank;
  1181. unsigned long flags;
  1182. bank = container_of(chip, struct gpio_bank, chip);
  1183. spin_lock_irqsave(&bank->lock, flags);
  1184. _set_gpio_direction(bank, offset, 1);
  1185. spin_unlock_irqrestore(&bank->lock, flags);
  1186. return 0;
  1187. }
  1188. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1189. {
  1190. void __iomem *reg = bank->base;
  1191. switch (bank->method) {
  1192. case METHOD_MPUIO:
  1193. reg += OMAP_MPUIO_IO_CNTL / bank->stride;
  1194. break;
  1195. case METHOD_GPIO_1510:
  1196. reg += OMAP1510_GPIO_DIR_CONTROL;
  1197. break;
  1198. case METHOD_GPIO_1610:
  1199. reg += OMAP1610_GPIO_DIRECTION;
  1200. break;
  1201. case METHOD_GPIO_7XX:
  1202. reg += OMAP7XX_GPIO_DIR_CONTROL;
  1203. break;
  1204. case METHOD_GPIO_24XX:
  1205. reg += OMAP24XX_GPIO_OE;
  1206. break;
  1207. case METHOD_GPIO_44XX:
  1208. reg += OMAP4_GPIO_OE;
  1209. break;
  1210. default:
  1211. WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
  1212. return -EINVAL;
  1213. }
  1214. return __raw_readl(reg) & mask;
  1215. }
  1216. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1217. {
  1218. struct gpio_bank *bank;
  1219. void __iomem *reg;
  1220. int gpio;
  1221. u32 mask;
  1222. gpio = chip->base + offset;
  1223. bank = get_gpio_bank(gpio);
  1224. reg = bank->base;
  1225. mask = 1 << get_gpio_index(gpio);
  1226. if (gpio_is_input(bank, mask))
  1227. return _get_gpio_datain(bank, gpio);
  1228. else
  1229. return _get_gpio_dataout(bank, gpio);
  1230. }
  1231. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1232. {
  1233. struct gpio_bank *bank;
  1234. unsigned long flags;
  1235. bank = container_of(chip, struct gpio_bank, chip);
  1236. spin_lock_irqsave(&bank->lock, flags);
  1237. _set_gpio_dataout(bank, offset, value);
  1238. _set_gpio_direction(bank, offset, 0);
  1239. spin_unlock_irqrestore(&bank->lock, flags);
  1240. return 0;
  1241. }
  1242. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  1243. unsigned debounce)
  1244. {
  1245. struct gpio_bank *bank;
  1246. unsigned long flags;
  1247. bank = container_of(chip, struct gpio_bank, chip);
  1248. if (!bank->dbck) {
  1249. bank->dbck = clk_get(bank->dev, "dbclk");
  1250. if (IS_ERR(bank->dbck))
  1251. dev_err(bank->dev, "Could not get gpio dbck\n");
  1252. }
  1253. spin_lock_irqsave(&bank->lock, flags);
  1254. _set_gpio_debounce(bank, offset, debounce);
  1255. spin_unlock_irqrestore(&bank->lock, flags);
  1256. return 0;
  1257. }
  1258. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1259. {
  1260. struct gpio_bank *bank;
  1261. unsigned long flags;
  1262. bank = container_of(chip, struct gpio_bank, chip);
  1263. spin_lock_irqsave(&bank->lock, flags);
  1264. _set_gpio_dataout(bank, offset, value);
  1265. spin_unlock_irqrestore(&bank->lock, flags);
  1266. }
  1267. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1268. {
  1269. struct gpio_bank *bank;
  1270. bank = container_of(chip, struct gpio_bank, chip);
  1271. return bank->virtual_irq_start + offset;
  1272. }
  1273. /*---------------------------------------------------------------------*/
  1274. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  1275. {
  1276. u32 rev;
  1277. if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
  1278. rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
  1279. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1280. rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
  1281. else if (cpu_is_omap44xx())
  1282. rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
  1283. else
  1284. return;
  1285. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1286. (rev >> 4) & 0x0f, rev & 0x0f);
  1287. }
  1288. /* This lock class tells lockdep that GPIO irqs are in a different
  1289. * category than their parents, so it won't report false recursion.
  1290. */
  1291. static struct lock_class_key gpio_lock_class;
  1292. static inline int init_gpio_info(struct platform_device *pdev)
  1293. {
  1294. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  1295. gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
  1296. GFP_KERNEL);
  1297. if (!gpio_bank) {
  1298. dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
  1299. return -ENOMEM;
  1300. }
  1301. return 0;
  1302. }
  1303. /* TODO: Cleanup cpu_is_* checks */
  1304. static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
  1305. {
  1306. if (cpu_class_is_omap2()) {
  1307. if (cpu_is_omap44xx()) {
  1308. __raw_writel(0xffffffff, bank->base +
  1309. OMAP4_GPIO_IRQSTATUSCLR0);
  1310. __raw_writel(0x00000000, bank->base +
  1311. OMAP4_GPIO_DEBOUNCENABLE);
  1312. /* Initialize interface clk ungated, module enabled */
  1313. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1314. } else if (cpu_is_omap34xx()) {
  1315. __raw_writel(0x00000000, bank->base +
  1316. OMAP24XX_GPIO_IRQENABLE1);
  1317. __raw_writel(0xffffffff, bank->base +
  1318. OMAP24XX_GPIO_IRQSTATUS1);
  1319. __raw_writel(0x00000000, bank->base +
  1320. OMAP24XX_GPIO_DEBOUNCE_EN);
  1321. /* Initialize interface clk ungated, module enabled */
  1322. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1323. } else if (cpu_is_omap24xx()) {
  1324. static const u32 non_wakeup_gpios[] = {
  1325. 0xe203ffc0, 0x08700040
  1326. };
  1327. if (id < ARRAY_SIZE(non_wakeup_gpios))
  1328. bank->non_wakeup_gpios = non_wakeup_gpios[id];
  1329. }
  1330. } else if (cpu_class_is_omap1()) {
  1331. if (bank_is_mpuio(bank))
  1332. __raw_writew(0xffff, bank->base +
  1333. OMAP_MPUIO_GPIO_MASKIT / bank->stride);
  1334. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1335. __raw_writew(0xffff, bank->base
  1336. + OMAP1510_GPIO_INT_MASK);
  1337. __raw_writew(0x0000, bank->base
  1338. + OMAP1510_GPIO_INT_STATUS);
  1339. }
  1340. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1341. __raw_writew(0x0000, bank->base
  1342. + OMAP1610_GPIO_IRQENABLE1);
  1343. __raw_writew(0xffff, bank->base
  1344. + OMAP1610_GPIO_IRQSTATUS1);
  1345. __raw_writew(0x0014, bank->base
  1346. + OMAP1610_GPIO_SYSCONFIG);
  1347. /*
  1348. * Enable system clock for GPIO module.
  1349. * The CAM_CLK_CTRL *is* really the right place.
  1350. */
  1351. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
  1352. ULPD_CAM_CLK_CTRL);
  1353. }
  1354. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1355. __raw_writel(0xffffffff, bank->base
  1356. + OMAP7XX_GPIO_INT_MASK);
  1357. __raw_writel(0x00000000, bank->base
  1358. + OMAP7XX_GPIO_INT_STATUS);
  1359. }
  1360. }
  1361. }
  1362. static void __init omap_gpio_chip_init(struct gpio_bank *bank)
  1363. {
  1364. int j;
  1365. static int gpio;
  1366. bank->mod_usage = 0;
  1367. /*
  1368. * REVISIT eventually switch from OMAP-specific gpio structs
  1369. * over to the generic ones
  1370. */
  1371. bank->chip.request = omap_gpio_request;
  1372. bank->chip.free = omap_gpio_free;
  1373. bank->chip.direction_input = gpio_input;
  1374. bank->chip.get = gpio_get;
  1375. bank->chip.direction_output = gpio_output;
  1376. bank->chip.set_debounce = gpio_debounce;
  1377. bank->chip.set = gpio_set;
  1378. bank->chip.to_irq = gpio_2irq;
  1379. if (bank_is_mpuio(bank)) {
  1380. bank->chip.label = "mpuio";
  1381. #ifdef CONFIG_ARCH_OMAP16XX
  1382. bank->chip.dev = &omap_mpuio_device.dev;
  1383. #endif
  1384. bank->chip.base = OMAP_MPUIO(0);
  1385. } else {
  1386. bank->chip.label = "gpio";
  1387. bank->chip.base = gpio;
  1388. gpio += bank_width;
  1389. }
  1390. bank->chip.ngpio = bank_width;
  1391. gpiochip_add(&bank->chip);
  1392. for (j = bank->virtual_irq_start;
  1393. j < bank->virtual_irq_start + bank_width; j++) {
  1394. irq_set_lockdep_class(j, &gpio_lock_class);
  1395. irq_set_chip_data(j, bank);
  1396. if (bank_is_mpuio(bank))
  1397. irq_set_chip(j, &mpuio_irq_chip);
  1398. else
  1399. irq_set_chip(j, &gpio_irq_chip);
  1400. irq_set_handler(j, handle_simple_irq);
  1401. set_irq_flags(j, IRQF_VALID);
  1402. }
  1403. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  1404. irq_set_handler_data(bank->irq, bank);
  1405. }
  1406. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  1407. {
  1408. static int gpio_init_done;
  1409. struct omap_gpio_platform_data *pdata;
  1410. struct resource *res;
  1411. int id;
  1412. struct gpio_bank *bank;
  1413. if (!pdev->dev.platform_data)
  1414. return -EINVAL;
  1415. pdata = pdev->dev.platform_data;
  1416. if (!gpio_init_done) {
  1417. int ret;
  1418. ret = init_gpio_info(pdev);
  1419. if (ret)
  1420. return ret;
  1421. }
  1422. id = pdev->id;
  1423. bank = &gpio_bank[id];
  1424. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1425. if (unlikely(!res)) {
  1426. dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
  1427. return -ENODEV;
  1428. }
  1429. bank->irq = res->start;
  1430. bank->virtual_irq_start = pdata->virtual_irq_start;
  1431. bank->method = pdata->bank_type;
  1432. bank->dev = &pdev->dev;
  1433. bank->dbck_flag = pdata->dbck_flag;
  1434. bank->stride = pdata->bank_stride;
  1435. bank_width = pdata->bank_width;
  1436. spin_lock_init(&bank->lock);
  1437. /* Static mapping, never released */
  1438. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1439. if (unlikely(!res)) {
  1440. dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
  1441. return -ENODEV;
  1442. }
  1443. bank->base = ioremap(res->start, resource_size(res));
  1444. if (!bank->base) {
  1445. dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
  1446. return -ENOMEM;
  1447. }
  1448. pm_runtime_enable(bank->dev);
  1449. pm_runtime_get_sync(bank->dev);
  1450. omap_gpio_mod_init(bank, id);
  1451. omap_gpio_chip_init(bank);
  1452. omap_gpio_show_rev(bank);
  1453. if (!gpio_init_done)
  1454. gpio_init_done = 1;
  1455. return 0;
  1456. }
  1457. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1458. static int omap_gpio_suspend(void)
  1459. {
  1460. int i;
  1461. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1462. return 0;
  1463. for (i = 0; i < gpio_bank_count; i++) {
  1464. struct gpio_bank *bank = &gpio_bank[i];
  1465. void __iomem *wake_status;
  1466. void __iomem *wake_clear;
  1467. void __iomem *wake_set;
  1468. unsigned long flags;
  1469. switch (bank->method) {
  1470. #ifdef CONFIG_ARCH_OMAP16XX
  1471. case METHOD_GPIO_1610:
  1472. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1473. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1474. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1475. break;
  1476. #endif
  1477. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1478. case METHOD_GPIO_24XX:
  1479. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1480. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1481. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1482. break;
  1483. #endif
  1484. #ifdef CONFIG_ARCH_OMAP4
  1485. case METHOD_GPIO_44XX:
  1486. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1487. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1488. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1489. break;
  1490. #endif
  1491. default:
  1492. continue;
  1493. }
  1494. spin_lock_irqsave(&bank->lock, flags);
  1495. bank->saved_wakeup = __raw_readl(wake_status);
  1496. __raw_writel(0xffffffff, wake_clear);
  1497. __raw_writel(bank->suspend_wakeup, wake_set);
  1498. spin_unlock_irqrestore(&bank->lock, flags);
  1499. }
  1500. return 0;
  1501. }
  1502. static void omap_gpio_resume(void)
  1503. {
  1504. int i;
  1505. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1506. return;
  1507. for (i = 0; i < gpio_bank_count; i++) {
  1508. struct gpio_bank *bank = &gpio_bank[i];
  1509. void __iomem *wake_clear;
  1510. void __iomem *wake_set;
  1511. unsigned long flags;
  1512. switch (bank->method) {
  1513. #ifdef CONFIG_ARCH_OMAP16XX
  1514. case METHOD_GPIO_1610:
  1515. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1516. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1517. break;
  1518. #endif
  1519. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1520. case METHOD_GPIO_24XX:
  1521. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1522. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1523. break;
  1524. #endif
  1525. #ifdef CONFIG_ARCH_OMAP4
  1526. case METHOD_GPIO_44XX:
  1527. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1528. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1529. break;
  1530. #endif
  1531. default:
  1532. continue;
  1533. }
  1534. spin_lock_irqsave(&bank->lock, flags);
  1535. __raw_writel(0xffffffff, wake_clear);
  1536. __raw_writel(bank->saved_wakeup, wake_set);
  1537. spin_unlock_irqrestore(&bank->lock, flags);
  1538. }
  1539. }
  1540. static struct syscore_ops omap_gpio_syscore_ops = {
  1541. .suspend = omap_gpio_suspend,
  1542. .resume = omap_gpio_resume,
  1543. };
  1544. #endif
  1545. #ifdef CONFIG_ARCH_OMAP2PLUS
  1546. static int workaround_enabled;
  1547. void omap2_gpio_prepare_for_idle(int off_mode)
  1548. {
  1549. int i, c = 0;
  1550. int min = 0;
  1551. if (cpu_is_omap34xx())
  1552. min = 1;
  1553. for (i = min; i < gpio_bank_count; i++) {
  1554. struct gpio_bank *bank = &gpio_bank[i];
  1555. u32 l1 = 0, l2 = 0;
  1556. int j;
  1557. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1558. clk_disable(bank->dbck);
  1559. if (!off_mode)
  1560. continue;
  1561. /* If going to OFF, remove triggering for all
  1562. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1563. * generated. See OMAP2420 Errata item 1.101. */
  1564. if (!(bank->enabled_non_wakeup_gpios))
  1565. continue;
  1566. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1567. bank->saved_datain = __raw_readl(bank->base +
  1568. OMAP24XX_GPIO_DATAIN);
  1569. l1 = __raw_readl(bank->base +
  1570. OMAP24XX_GPIO_FALLINGDETECT);
  1571. l2 = __raw_readl(bank->base +
  1572. OMAP24XX_GPIO_RISINGDETECT);
  1573. }
  1574. if (cpu_is_omap44xx()) {
  1575. bank->saved_datain = __raw_readl(bank->base +
  1576. OMAP4_GPIO_DATAIN);
  1577. l1 = __raw_readl(bank->base +
  1578. OMAP4_GPIO_FALLINGDETECT);
  1579. l2 = __raw_readl(bank->base +
  1580. OMAP4_GPIO_RISINGDETECT);
  1581. }
  1582. bank->saved_fallingdetect = l1;
  1583. bank->saved_risingdetect = l2;
  1584. l1 &= ~bank->enabled_non_wakeup_gpios;
  1585. l2 &= ~bank->enabled_non_wakeup_gpios;
  1586. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1587. __raw_writel(l1, bank->base +
  1588. OMAP24XX_GPIO_FALLINGDETECT);
  1589. __raw_writel(l2, bank->base +
  1590. OMAP24XX_GPIO_RISINGDETECT);
  1591. }
  1592. if (cpu_is_omap44xx()) {
  1593. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1594. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1595. }
  1596. c++;
  1597. }
  1598. if (!c) {
  1599. workaround_enabled = 0;
  1600. return;
  1601. }
  1602. workaround_enabled = 1;
  1603. }
  1604. void omap2_gpio_resume_after_idle(void)
  1605. {
  1606. int i;
  1607. int min = 0;
  1608. if (cpu_is_omap34xx())
  1609. min = 1;
  1610. for (i = min; i < gpio_bank_count; i++) {
  1611. struct gpio_bank *bank = &gpio_bank[i];
  1612. u32 l = 0, gen, gen0, gen1;
  1613. int j;
  1614. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1615. clk_enable(bank->dbck);
  1616. if (!workaround_enabled)
  1617. continue;
  1618. if (!(bank->enabled_non_wakeup_gpios))
  1619. continue;
  1620. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1621. __raw_writel(bank->saved_fallingdetect,
  1622. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1623. __raw_writel(bank->saved_risingdetect,
  1624. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1625. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1626. }
  1627. if (cpu_is_omap44xx()) {
  1628. __raw_writel(bank->saved_fallingdetect,
  1629. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1630. __raw_writel(bank->saved_risingdetect,
  1631. bank->base + OMAP4_GPIO_RISINGDETECT);
  1632. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1633. }
  1634. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1635. * state. If so, generate an IRQ by software. This is
  1636. * horribly racy, but it's the best we can do to work around
  1637. * this silicon bug. */
  1638. l ^= bank->saved_datain;
  1639. l &= bank->enabled_non_wakeup_gpios;
  1640. /*
  1641. * No need to generate IRQs for the rising edge for gpio IRQs
  1642. * configured with falling edge only; and vice versa.
  1643. */
  1644. gen0 = l & bank->saved_fallingdetect;
  1645. gen0 &= bank->saved_datain;
  1646. gen1 = l & bank->saved_risingdetect;
  1647. gen1 &= ~(bank->saved_datain);
  1648. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1649. gen = l & (~(bank->saved_fallingdetect) &
  1650. ~(bank->saved_risingdetect));
  1651. /* Consider all GPIO IRQs needed to be updated */
  1652. gen |= gen0 | gen1;
  1653. if (gen) {
  1654. u32 old0, old1;
  1655. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1656. old0 = __raw_readl(bank->base +
  1657. OMAP24XX_GPIO_LEVELDETECT0);
  1658. old1 = __raw_readl(bank->base +
  1659. OMAP24XX_GPIO_LEVELDETECT1);
  1660. __raw_writel(old0 | gen, bank->base +
  1661. OMAP24XX_GPIO_LEVELDETECT0);
  1662. __raw_writel(old1 | gen, bank->base +
  1663. OMAP24XX_GPIO_LEVELDETECT1);
  1664. __raw_writel(old0, bank->base +
  1665. OMAP24XX_GPIO_LEVELDETECT0);
  1666. __raw_writel(old1, bank->base +
  1667. OMAP24XX_GPIO_LEVELDETECT1);
  1668. }
  1669. if (cpu_is_omap44xx()) {
  1670. old0 = __raw_readl(bank->base +
  1671. OMAP4_GPIO_LEVELDETECT0);
  1672. old1 = __raw_readl(bank->base +
  1673. OMAP4_GPIO_LEVELDETECT1);
  1674. __raw_writel(old0 | l, bank->base +
  1675. OMAP4_GPIO_LEVELDETECT0);
  1676. __raw_writel(old1 | l, bank->base +
  1677. OMAP4_GPIO_LEVELDETECT1);
  1678. __raw_writel(old0, bank->base +
  1679. OMAP4_GPIO_LEVELDETECT0);
  1680. __raw_writel(old1, bank->base +
  1681. OMAP4_GPIO_LEVELDETECT1);
  1682. }
  1683. }
  1684. }
  1685. }
  1686. #endif
  1687. #ifdef CONFIG_ARCH_OMAP3
  1688. /* save the registers of bank 2-6 */
  1689. void omap_gpio_save_context(void)
  1690. {
  1691. int i;
  1692. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  1693. for (i = 1; i < gpio_bank_count; i++) {
  1694. struct gpio_bank *bank = &gpio_bank[i];
  1695. gpio_context[i].irqenable1 =
  1696. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1697. gpio_context[i].irqenable2 =
  1698. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1699. gpio_context[i].wake_en =
  1700. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  1701. gpio_context[i].ctrl =
  1702. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1703. gpio_context[i].oe =
  1704. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  1705. gpio_context[i].leveldetect0 =
  1706. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1707. gpio_context[i].leveldetect1 =
  1708. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1709. gpio_context[i].risingdetect =
  1710. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1711. gpio_context[i].fallingdetect =
  1712. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1713. gpio_context[i].dataout =
  1714. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  1715. }
  1716. }
  1717. /* restore the required registers of bank 2-6 */
  1718. void omap_gpio_restore_context(void)
  1719. {
  1720. int i;
  1721. for (i = 1; i < gpio_bank_count; i++) {
  1722. struct gpio_bank *bank = &gpio_bank[i];
  1723. __raw_writel(gpio_context[i].irqenable1,
  1724. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1725. __raw_writel(gpio_context[i].irqenable2,
  1726. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1727. __raw_writel(gpio_context[i].wake_en,
  1728. bank->base + OMAP24XX_GPIO_WAKE_EN);
  1729. __raw_writel(gpio_context[i].ctrl,
  1730. bank->base + OMAP24XX_GPIO_CTRL);
  1731. __raw_writel(gpio_context[i].oe,
  1732. bank->base + OMAP24XX_GPIO_OE);
  1733. __raw_writel(gpio_context[i].leveldetect0,
  1734. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1735. __raw_writel(gpio_context[i].leveldetect1,
  1736. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1737. __raw_writel(gpio_context[i].risingdetect,
  1738. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1739. __raw_writel(gpio_context[i].fallingdetect,
  1740. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1741. __raw_writel(gpio_context[i].dataout,
  1742. bank->base + OMAP24XX_GPIO_DATAOUT);
  1743. }
  1744. }
  1745. #endif
  1746. static struct platform_driver omap_gpio_driver = {
  1747. .probe = omap_gpio_probe,
  1748. .driver = {
  1749. .name = "omap_gpio",
  1750. },
  1751. };
  1752. /*
  1753. * gpio driver register needs to be done before
  1754. * machine_init functions access gpio APIs.
  1755. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1756. */
  1757. static int __init omap_gpio_drv_reg(void)
  1758. {
  1759. return platform_driver_register(&omap_gpio_driver);
  1760. }
  1761. postcore_initcall(omap_gpio_drv_reg);
  1762. static int __init omap_gpio_sysinit(void)
  1763. {
  1764. mpuio_init();
  1765. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1766. if (cpu_is_omap16xx() || cpu_class_is_omap2())
  1767. register_syscore_ops(&omap_gpio_syscore_ops);
  1768. #endif
  1769. return 0;
  1770. }
  1771. arch_initcall(omap_gpio_sysinit);