exceptions-64e.S 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185
  1. /*
  2. * Boot code and exception vectors for Book3E processors
  3. *
  4. * Copyright (C) 2007 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/threads.h>
  12. #include <asm/reg.h>
  13. #include <asm/page.h>
  14. #include <asm/ppc_asm.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/cputable.h>
  17. #include <asm/setup.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/reg_a2.h>
  20. #include <asm/exception-64e.h>
  21. #include <asm/bug.h>
  22. #include <asm/irqflags.h>
  23. #include <asm/ptrace.h>
  24. #include <asm/ppc-opcode.h>
  25. #include <asm/mmu.h>
  26. /* XXX This will ultimately add space for a special exception save
  27. * structure used to save things like SRR0/SRR1, SPRGs, MAS, etc...
  28. * when taking special interrupts. For now we don't support that,
  29. * special interrupts from within a non-standard level will probably
  30. * blow you up
  31. */
  32. #define SPECIAL_EXC_FRAME_SIZE INT_FRAME_SIZE
  33. /* Exception prolog code for all exceptions */
  34. #define EXCEPTION_PROLOG(n, type, addition) \
  35. mtspr SPRN_SPRG_##type##_SCRATCH,r13; /* get spare registers */ \
  36. mfspr r13,SPRN_SPRG_PACA; /* get PACA */ \
  37. std r10,PACA_EX##type+EX_R10(r13); \
  38. std r11,PACA_EX##type+EX_R11(r13); \
  39. mfcr r10; /* save CR */ \
  40. addition; /* additional code for that exc. */ \
  41. std r1,PACA_EX##type+EX_R1(r13); /* save old r1 in the PACA */ \
  42. stw r10,PACA_EX##type+EX_CR(r13); /* save old CR in the PACA */ \
  43. mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
  44. type##_SET_KSTACK; /* get special stack if necessary */\
  45. andi. r10,r11,MSR_PR; /* save stack pointer */ \
  46. beq 1f; /* branch around if supervisor */ \
  47. ld r1,PACAKSAVE(r13); /* get kernel stack coming from usr */\
  48. 1: cmpdi cr1,r1,0; /* check if SP makes sense */ \
  49. bge- cr1,exc_##n##_bad_stack;/* bad stack (TODO: out of line) */ \
  50. mfspr r10,SPRN_##type##_SRR0; /* read SRR0 before touching stack */
  51. /* Exception type-specific macros */
  52. #define GEN_SET_KSTACK \
  53. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */
  54. #define SPRN_GEN_SRR0 SPRN_SRR0
  55. #define SPRN_GEN_SRR1 SPRN_SRR1
  56. #define CRIT_SET_KSTACK \
  57. ld r1,PACA_CRIT_STACK(r13); \
  58. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  59. #define SPRN_CRIT_SRR0 SPRN_CSRR0
  60. #define SPRN_CRIT_SRR1 SPRN_CSRR1
  61. #define DBG_SET_KSTACK \
  62. ld r1,PACA_DBG_STACK(r13); \
  63. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  64. #define SPRN_DBG_SRR0 SPRN_DSRR0
  65. #define SPRN_DBG_SRR1 SPRN_DSRR1
  66. #define MC_SET_KSTACK \
  67. ld r1,PACA_MC_STACK(r13); \
  68. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  69. #define SPRN_MC_SRR0 SPRN_MCSRR0
  70. #define SPRN_MC_SRR1 SPRN_MCSRR1
  71. #define NORMAL_EXCEPTION_PROLOG(n, addition) \
  72. EXCEPTION_PROLOG(n, GEN, addition##_GEN)
  73. #define CRIT_EXCEPTION_PROLOG(n, addition) \
  74. EXCEPTION_PROLOG(n, CRIT, addition##_CRIT)
  75. #define DBG_EXCEPTION_PROLOG(n, addition) \
  76. EXCEPTION_PROLOG(n, DBG, addition##_DBG)
  77. #define MC_EXCEPTION_PROLOG(n, addition) \
  78. EXCEPTION_PROLOG(n, MC, addition##_MC)
  79. /* Variants of the "addition" argument for the prolog
  80. */
  81. #define PROLOG_ADDITION_NONE_GEN
  82. #define PROLOG_ADDITION_NONE_CRIT
  83. #define PROLOG_ADDITION_NONE_DBG
  84. #define PROLOG_ADDITION_NONE_MC
  85. #define PROLOG_ADDITION_MASKABLE_GEN \
  86. lbz r11,PACASOFTIRQEN(r13); /* are irqs soft-disabled ? */ \
  87. cmpwi cr0,r11,0; /* yes -> go out of line */ \
  88. beq masked_interrupt_book3e;
  89. #define PROLOG_ADDITION_2REGS_GEN \
  90. std r14,PACA_EXGEN+EX_R14(r13); \
  91. std r15,PACA_EXGEN+EX_R15(r13)
  92. #define PROLOG_ADDITION_1REG_GEN \
  93. std r14,PACA_EXGEN+EX_R14(r13);
  94. #define PROLOG_ADDITION_2REGS_CRIT \
  95. std r14,PACA_EXCRIT+EX_R14(r13); \
  96. std r15,PACA_EXCRIT+EX_R15(r13)
  97. #define PROLOG_ADDITION_2REGS_DBG \
  98. std r14,PACA_EXDBG+EX_R14(r13); \
  99. std r15,PACA_EXDBG+EX_R15(r13)
  100. #define PROLOG_ADDITION_2REGS_MC \
  101. std r14,PACA_EXMC+EX_R14(r13); \
  102. std r15,PACA_EXMC+EX_R15(r13)
  103. /* Core exception code for all exceptions except TLB misses.
  104. * XXX: Needs to make SPRN_SPRG_GEN depend on exception type
  105. */
  106. #define EXCEPTION_COMMON(n, excf, ints) \
  107. std r0,GPR0(r1); /* save r0 in stackframe */ \
  108. std r2,GPR2(r1); /* save r2 in stackframe */ \
  109. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  110. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  111. std r9,GPR9(r1); /* save r9 in stackframe */ \
  112. std r10,_NIP(r1); /* save SRR0 to stackframe */ \
  113. std r11,_MSR(r1); /* save SRR1 to stackframe */ \
  114. ACCOUNT_CPU_USER_ENTRY(r10,r11);/* accounting (uses cr0+eq) */ \
  115. ld r3,excf+EX_R10(r13); /* get back r10 */ \
  116. ld r4,excf+EX_R11(r13); /* get back r11 */ \
  117. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 */ \
  118. std r12,GPR12(r1); /* save r12 in stackframe */ \
  119. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  120. mflr r6; /* save LR in stackframe */ \
  121. mfctr r7; /* save CTR in stackframe */ \
  122. mfspr r8,SPRN_XER; /* save XER in stackframe */ \
  123. ld r9,excf+EX_R1(r13); /* load orig r1 back from PACA */ \
  124. lwz r10,excf+EX_CR(r13); /* load orig CR back from PACA */ \
  125. lbz r11,PACASOFTIRQEN(r13); /* get current IRQ softe */ \
  126. ld r12,exception_marker@toc(r2); \
  127. li r0,0; \
  128. std r3,GPR10(r1); /* save r10 to stackframe */ \
  129. std r4,GPR11(r1); /* save r11 to stackframe */ \
  130. std r5,GPR13(r1); /* save it to stackframe */ \
  131. std r6,_LINK(r1); \
  132. std r7,_CTR(r1); \
  133. std r8,_XER(r1); \
  134. li r3,(n)+1; /* indicate partial regs in trap */ \
  135. std r9,0(r1); /* store stack frame back link */ \
  136. std r10,_CCR(r1); /* store orig CR in stackframe */ \
  137. std r9,GPR1(r1); /* store stack frame back link */ \
  138. std r11,SOFTE(r1); /* and save it to stackframe */ \
  139. std r12,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
  140. std r3,_TRAP(r1); /* set trap number */ \
  141. std r0,RESULT(r1); /* clear regs->result */ \
  142. ints;
  143. /* Variants for the "ints" argument */
  144. #define INTS_KEEP
  145. #define INTS_DISABLE_SOFT \
  146. stb r0,PACASOFTIRQEN(r13); /* mark interrupts soft-disabled */ \
  147. TRACE_DISABLE_INTS;
  148. #define INTS_DISABLE_HARD \
  149. stb r0,PACAHARDIRQEN(r13); /* and hard disabled */
  150. #define INTS_DISABLE_ALL \
  151. INTS_DISABLE_SOFT \
  152. INTS_DISABLE_HARD
  153. /* This is called by exceptions that used INTS_KEEP (that is did not clear
  154. * neither soft nor hard IRQ indicators in the PACA. This will restore MSR:EE
  155. * to it's previous value
  156. *
  157. * XXX In the long run, we may want to open-code it in order to separate the
  158. * load from the wrtee, thus limiting the latency caused by the dependency
  159. * but at this point, I'll favor code clarity until we have a near to final
  160. * implementation
  161. */
  162. #define INTS_RESTORE_HARD \
  163. ld r11,_MSR(r1); \
  164. wrtee r11;
  165. /* XXX FIXME: Restore r14/r15 when necessary */
  166. #define BAD_STACK_TRAMPOLINE(n) \
  167. exc_##n##_bad_stack: \
  168. li r1,(n); /* get exception number */ \
  169. sth r1,PACA_TRAP_SAVE(r13); /* store trap */ \
  170. b bad_stack_book3e; /* bad stack error */
  171. /* WARNING: If you change the layout of this stub, make sure you chcek
  172. * the debug exception handler which handles single stepping
  173. * into exceptions from userspace, and the MM code in
  174. * arch/powerpc/mm/tlb_nohash.c which patches the branch here
  175. * and would need to be updated if that branch is moved
  176. */
  177. #define EXCEPTION_STUB(loc, label) \
  178. . = interrupt_base_book3e + loc; \
  179. nop; /* To make debug interrupts happy */ \
  180. b exc_##label##_book3e;
  181. #define ACK_NONE(r)
  182. #define ACK_DEC(r) \
  183. lis r,TSR_DIS@h; \
  184. mtspr SPRN_TSR,r
  185. #define ACK_FIT(r) \
  186. lis r,TSR_FIS@h; \
  187. mtspr SPRN_TSR,r
  188. /* Used by asynchronous interrupt that may happen in the idle loop.
  189. *
  190. * This check if the thread was in the idle loop, and if yes, returns
  191. * to the caller rather than the PC. This is to avoid a race if
  192. * interrupts happen before the wait instruction.
  193. */
  194. #define CHECK_NAPPING() \
  195. clrrdi r11,r1,THREAD_SHIFT; \
  196. ld r10,TI_LOCAL_FLAGS(r11); \
  197. andi. r9,r10,_TLF_NAPPING; \
  198. beq+ 1f; \
  199. ld r8,_LINK(r1); \
  200. rlwinm r7,r10,0,~_TLF_NAPPING; \
  201. std r8,_NIP(r1); \
  202. std r7,TI_LOCAL_FLAGS(r11); \
  203. 1:
  204. #define MASKABLE_EXCEPTION(trapnum, label, hdlr, ack) \
  205. START_EXCEPTION(label); \
  206. NORMAL_EXCEPTION_PROLOG(trapnum, PROLOG_ADDITION_MASKABLE) \
  207. EXCEPTION_COMMON(trapnum, PACA_EXGEN, INTS_DISABLE_ALL) \
  208. ack(r8); \
  209. CHECK_NAPPING(); \
  210. addi r3,r1,STACK_FRAME_OVERHEAD; \
  211. bl hdlr; \
  212. b .ret_from_except_lite;
  213. /* This value is used to mark exception frames on the stack. */
  214. .section ".toc","aw"
  215. exception_marker:
  216. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  217. /*
  218. * And here we have the exception vectors !
  219. */
  220. .text
  221. .balign 0x1000
  222. .globl interrupt_base_book3e
  223. interrupt_base_book3e: /* fake trap */
  224. EXCEPTION_STUB(0x000, machine_check) /* 0x0200 */
  225. EXCEPTION_STUB(0x020, critical_input) /* 0x0580 */
  226. EXCEPTION_STUB(0x040, debug_crit) /* 0x0d00 */
  227. EXCEPTION_STUB(0x060, data_storage) /* 0x0300 */
  228. EXCEPTION_STUB(0x080, instruction_storage) /* 0x0400 */
  229. EXCEPTION_STUB(0x0a0, external_input) /* 0x0500 */
  230. EXCEPTION_STUB(0x0c0, alignment) /* 0x0600 */
  231. EXCEPTION_STUB(0x0e0, program) /* 0x0700 */
  232. EXCEPTION_STUB(0x100, fp_unavailable) /* 0x0800 */
  233. EXCEPTION_STUB(0x120, system_call) /* 0x0c00 */
  234. EXCEPTION_STUB(0x140, ap_unavailable) /* 0x0f20 */
  235. EXCEPTION_STUB(0x160, decrementer) /* 0x0900 */
  236. EXCEPTION_STUB(0x180, fixed_interval) /* 0x0980 */
  237. EXCEPTION_STUB(0x1a0, watchdog) /* 0x09f0 */
  238. EXCEPTION_STUB(0x1c0, data_tlb_miss)
  239. EXCEPTION_STUB(0x1e0, instruction_tlb_miss)
  240. EXCEPTION_STUB(0x280, doorbell)
  241. EXCEPTION_STUB(0x2a0, doorbell_crit)
  242. .globl interrupt_end_book3e
  243. interrupt_end_book3e:
  244. /* Critical Input Interrupt */
  245. START_EXCEPTION(critical_input);
  246. CRIT_EXCEPTION_PROLOG(0x100, PROLOG_ADDITION_NONE)
  247. // EXCEPTION_COMMON(0x100, PACA_EXCRIT, INTS_DISABLE_ALL)
  248. // bl special_reg_save_crit
  249. // CHECK_NAPPING();
  250. // addi r3,r1,STACK_FRAME_OVERHEAD
  251. // bl .critical_exception
  252. // b ret_from_crit_except
  253. b .
  254. /* Machine Check Interrupt */
  255. START_EXCEPTION(machine_check);
  256. CRIT_EXCEPTION_PROLOG(0x200, PROLOG_ADDITION_NONE)
  257. // EXCEPTION_COMMON(0x200, PACA_EXMC, INTS_DISABLE_ALL)
  258. // bl special_reg_save_mc
  259. // addi r3,r1,STACK_FRAME_OVERHEAD
  260. // CHECK_NAPPING();
  261. // bl .machine_check_exception
  262. // b ret_from_mc_except
  263. b .
  264. /* Data Storage Interrupt */
  265. START_EXCEPTION(data_storage)
  266. NORMAL_EXCEPTION_PROLOG(0x300, PROLOG_ADDITION_2REGS)
  267. mfspr r14,SPRN_DEAR
  268. mfspr r15,SPRN_ESR
  269. EXCEPTION_COMMON(0x300, PACA_EXGEN, INTS_KEEP)
  270. b storage_fault_common
  271. /* Instruction Storage Interrupt */
  272. START_EXCEPTION(instruction_storage);
  273. NORMAL_EXCEPTION_PROLOG(0x400, PROLOG_ADDITION_2REGS)
  274. li r15,0
  275. mr r14,r10
  276. EXCEPTION_COMMON(0x400, PACA_EXGEN, INTS_KEEP)
  277. b storage_fault_common
  278. /* External Input Interrupt */
  279. MASKABLE_EXCEPTION(0x500, external_input, .do_IRQ, ACK_NONE)
  280. /* Alignment */
  281. START_EXCEPTION(alignment);
  282. NORMAL_EXCEPTION_PROLOG(0x600, PROLOG_ADDITION_2REGS)
  283. mfspr r14,SPRN_DEAR
  284. mfspr r15,SPRN_ESR
  285. EXCEPTION_COMMON(0x600, PACA_EXGEN, INTS_KEEP)
  286. b alignment_more /* no room, go out of line */
  287. /* Program Interrupt */
  288. START_EXCEPTION(program);
  289. NORMAL_EXCEPTION_PROLOG(0x700, PROLOG_ADDITION_1REG)
  290. mfspr r14,SPRN_ESR
  291. EXCEPTION_COMMON(0x700, PACA_EXGEN, INTS_DISABLE_SOFT)
  292. std r14,_DSISR(r1)
  293. addi r3,r1,STACK_FRAME_OVERHEAD
  294. ld r14,PACA_EXGEN+EX_R14(r13)
  295. bl .save_nvgprs
  296. INTS_RESTORE_HARD
  297. bl .program_check_exception
  298. b .ret_from_except
  299. /* Floating Point Unavailable Interrupt */
  300. START_EXCEPTION(fp_unavailable);
  301. NORMAL_EXCEPTION_PROLOG(0x800, PROLOG_ADDITION_NONE)
  302. /* we can probably do a shorter exception entry for that one... */
  303. EXCEPTION_COMMON(0x800, PACA_EXGEN, INTS_KEEP)
  304. bne 1f /* if from user, just load it up */
  305. bl .save_nvgprs
  306. addi r3,r1,STACK_FRAME_OVERHEAD
  307. INTS_RESTORE_HARD
  308. bl .kernel_fp_unavailable_exception
  309. BUG_OPCODE
  310. 1: ld r12,_MSR(r1)
  311. bl .load_up_fpu
  312. b fast_exception_return
  313. /* Decrementer Interrupt */
  314. MASKABLE_EXCEPTION(0x900, decrementer, .timer_interrupt, ACK_DEC)
  315. /* Fixed Interval Timer Interrupt */
  316. MASKABLE_EXCEPTION(0x980, fixed_interval, .unknown_exception, ACK_FIT)
  317. /* Watchdog Timer Interrupt */
  318. START_EXCEPTION(watchdog);
  319. CRIT_EXCEPTION_PROLOG(0x9f0, PROLOG_ADDITION_NONE)
  320. // EXCEPTION_COMMON(0x9f0, PACA_EXCRIT, INTS_DISABLE_ALL)
  321. // bl special_reg_save_crit
  322. // CHECK_NAPPING();
  323. // addi r3,r1,STACK_FRAME_OVERHEAD
  324. // bl .unknown_exception
  325. // b ret_from_crit_except
  326. b .
  327. /* System Call Interrupt */
  328. START_EXCEPTION(system_call)
  329. mr r9,r13 /* keep a copy of userland r13 */
  330. mfspr r11,SPRN_SRR0 /* get return address */
  331. mfspr r12,SPRN_SRR1 /* get previous MSR */
  332. mfspr r13,SPRN_SPRG_PACA /* get our PACA */
  333. b system_call_common
  334. /* Auxiliary Processor Unavailable Interrupt */
  335. START_EXCEPTION(ap_unavailable);
  336. NORMAL_EXCEPTION_PROLOG(0xf20, PROLOG_ADDITION_NONE)
  337. EXCEPTION_COMMON(0xf20, PACA_EXGEN, INTS_KEEP)
  338. addi r3,r1,STACK_FRAME_OVERHEAD
  339. bl .save_nvgprs
  340. INTS_RESTORE_HARD
  341. bl .unknown_exception
  342. b .ret_from_except
  343. /* Debug exception as a critical interrupt*/
  344. START_EXCEPTION(debug_crit);
  345. CRIT_EXCEPTION_PROLOG(0xd00, PROLOG_ADDITION_2REGS)
  346. /*
  347. * If there is a single step or branch-taken exception in an
  348. * exception entry sequence, it was probably meant to apply to
  349. * the code where the exception occurred (since exception entry
  350. * doesn't turn off DE automatically). We simulate the effect
  351. * of turning off DE on entry to an exception handler by turning
  352. * off DE in the CSRR1 value and clearing the debug status.
  353. */
  354. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  355. andis. r15,r14,DBSR_IC@h
  356. beq+ 1f
  357. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  358. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  359. cmpld cr0,r10,r14
  360. cmpld cr1,r10,r15
  361. blt+ cr0,1f
  362. bge+ cr1,1f
  363. /* here it looks like we got an inappropriate debug exception. */
  364. lis r14,DBSR_IC@h /* clear the IC event */
  365. rlwinm r11,r11,0,~MSR_DE /* clear DE in the CSRR1 value */
  366. mtspr SPRN_DBSR,r14
  367. mtspr SPRN_CSRR1,r11
  368. lwz r10,PACA_EXCRIT+EX_CR(r13) /* restore registers */
  369. ld r1,PACA_EXCRIT+EX_R1(r13)
  370. ld r14,PACA_EXCRIT+EX_R14(r13)
  371. ld r15,PACA_EXCRIT+EX_R15(r13)
  372. mtcr r10
  373. ld r10,PACA_EXCRIT+EX_R10(r13) /* restore registers */
  374. ld r11,PACA_EXCRIT+EX_R11(r13)
  375. mfspr r13,SPRN_SPRG_CRIT_SCRATCH
  376. rfci
  377. /* Normal debug exception */
  378. /* XXX We only handle coming from userspace for now since we can't
  379. * quite save properly an interrupted kernel state yet
  380. */
  381. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  382. beq kernel_dbg_exc; /* if from kernel mode */
  383. /* Now we mash up things to make it look like we are coming on a
  384. * normal exception
  385. */
  386. mfspr r15,SPRN_SPRG_CRIT_SCRATCH
  387. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  388. mfspr r14,SPRN_DBSR
  389. EXCEPTION_COMMON(0xd00, PACA_EXCRIT, INTS_DISABLE_ALL)
  390. std r14,_DSISR(r1)
  391. addi r3,r1,STACK_FRAME_OVERHEAD
  392. mr r4,r14
  393. ld r14,PACA_EXCRIT+EX_R14(r13)
  394. ld r15,PACA_EXCRIT+EX_R15(r13)
  395. bl .save_nvgprs
  396. bl .DebugException
  397. b .ret_from_except
  398. kernel_dbg_exc:
  399. b . /* NYI */
  400. /* Debug exception as a debug interrupt*/
  401. START_EXCEPTION(debug_debug);
  402. DBG_EXCEPTION_PROLOG(0xd00, PROLOG_ADDITION_2REGS)
  403. /*
  404. * If there is a single step or branch-taken exception in an
  405. * exception entry sequence, it was probably meant to apply to
  406. * the code where the exception occurred (since exception entry
  407. * doesn't turn off DE automatically). We simulate the effect
  408. * of turning off DE on entry to an exception handler by turning
  409. * off DE in the DSRR1 value and clearing the debug status.
  410. */
  411. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  412. andis. r15,r14,DBSR_IC@h
  413. beq+ 1f
  414. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  415. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  416. cmpld cr0,r10,r14
  417. cmpld cr1,r10,r15
  418. blt+ cr0,1f
  419. bge+ cr1,1f
  420. /* here it looks like we got an inappropriate debug exception. */
  421. lis r14,DBSR_IC@h /* clear the IC event */
  422. rlwinm r11,r11,0,~MSR_DE /* clear DE in the DSRR1 value */
  423. mtspr SPRN_DBSR,r14
  424. mtspr SPRN_DSRR1,r11
  425. lwz r10,PACA_EXDBG+EX_CR(r13) /* restore registers */
  426. ld r1,PACA_EXDBG+EX_R1(r13)
  427. ld r14,PACA_EXDBG+EX_R14(r13)
  428. ld r15,PACA_EXDBG+EX_R15(r13)
  429. mtcr r10
  430. ld r10,PACA_EXDBG+EX_R10(r13) /* restore registers */
  431. ld r11,PACA_EXDBG+EX_R11(r13)
  432. mfspr r13,SPRN_SPRG_DBG_SCRATCH
  433. rfdi
  434. /* Normal debug exception */
  435. /* XXX We only handle coming from userspace for now since we can't
  436. * quite save properly an interrupted kernel state yet
  437. */
  438. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  439. beq kernel_dbg_exc; /* if from kernel mode */
  440. /* Now we mash up things to make it look like we are coming on a
  441. * normal exception
  442. */
  443. mfspr r15,SPRN_SPRG_DBG_SCRATCH
  444. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  445. mfspr r14,SPRN_DBSR
  446. EXCEPTION_COMMON(0xd00, PACA_EXDBG, INTS_DISABLE_ALL)
  447. std r14,_DSISR(r1)
  448. addi r3,r1,STACK_FRAME_OVERHEAD
  449. mr r4,r14
  450. ld r14,PACA_EXDBG+EX_R14(r13)
  451. ld r15,PACA_EXDBG+EX_R15(r13)
  452. bl .save_nvgprs
  453. bl .DebugException
  454. b .ret_from_except
  455. /* Doorbell interrupt */
  456. MASKABLE_EXCEPTION(0x2070, doorbell, .doorbell_exception, ACK_NONE)
  457. /* Doorbell critical Interrupt */
  458. START_EXCEPTION(doorbell_crit);
  459. CRIT_EXCEPTION_PROLOG(0x2080, PROLOG_ADDITION_NONE)
  460. // EXCEPTION_COMMON(0x2080, PACA_EXCRIT, INTS_DISABLE_ALL)
  461. // bl special_reg_save_crit
  462. // CHECK_NAPPING();
  463. // addi r3,r1,STACK_FRAME_OVERHEAD
  464. // bl .doorbell_critical_exception
  465. // b ret_from_crit_except
  466. b .
  467. /*
  468. * An interrupt came in while soft-disabled; clear EE in SRR1,
  469. * clear paca->hard_enabled and return.
  470. */
  471. masked_interrupt_book3e:
  472. mtcr r10
  473. stb r11,PACAHARDIRQEN(r13)
  474. mfspr r10,SPRN_SRR1
  475. rldicl r11,r10,48,1 /* clear MSR_EE */
  476. rotldi r10,r11,16
  477. mtspr SPRN_SRR1,r10
  478. ld r10,PACA_EXGEN+EX_R10(r13); /* restore registers */
  479. ld r11,PACA_EXGEN+EX_R11(r13);
  480. mfspr r13,SPRN_SPRG_GEN_SCRATCH;
  481. rfi
  482. b .
  483. /*
  484. * This is called from 0x300 and 0x400 handlers after the prologs with
  485. * r14 and r15 containing the fault address and error code, with the
  486. * original values stashed away in the PACA
  487. */
  488. storage_fault_common:
  489. std r14,_DAR(r1)
  490. std r15,_DSISR(r1)
  491. addi r3,r1,STACK_FRAME_OVERHEAD
  492. mr r4,r14
  493. mr r5,r15
  494. ld r14,PACA_EXGEN+EX_R14(r13)
  495. ld r15,PACA_EXGEN+EX_R15(r13)
  496. INTS_RESTORE_HARD
  497. bl .do_page_fault
  498. cmpdi r3,0
  499. bne- 1f
  500. b .ret_from_except_lite
  501. 1: bl .save_nvgprs
  502. mr r5,r3
  503. addi r3,r1,STACK_FRAME_OVERHEAD
  504. ld r4,_DAR(r1)
  505. bl .bad_page_fault
  506. b .ret_from_except
  507. /*
  508. * Alignment exception doesn't fit entirely in the 0x100 bytes so it
  509. * continues here.
  510. */
  511. alignment_more:
  512. std r14,_DAR(r1)
  513. std r15,_DSISR(r1)
  514. addi r3,r1,STACK_FRAME_OVERHEAD
  515. ld r14,PACA_EXGEN+EX_R14(r13)
  516. ld r15,PACA_EXGEN+EX_R15(r13)
  517. bl .save_nvgprs
  518. INTS_RESTORE_HARD
  519. bl .alignment_exception
  520. b .ret_from_except
  521. /*
  522. * We branch here from entry_64.S for the last stage of the exception
  523. * return code path. MSR:EE is expected to be off at that point
  524. */
  525. _GLOBAL(exception_return_book3e)
  526. b 1f
  527. /* This is the return from load_up_fpu fast path which could do with
  528. * less GPR restores in fact, but for now we have a single return path
  529. */
  530. .globl fast_exception_return
  531. fast_exception_return:
  532. wrteei 0
  533. 1: mr r0,r13
  534. ld r10,_MSR(r1)
  535. REST_4GPRS(2, r1)
  536. andi. r6,r10,MSR_PR
  537. REST_2GPRS(6, r1)
  538. beq 1f
  539. ACCOUNT_CPU_USER_EXIT(r10, r11)
  540. ld r0,GPR13(r1)
  541. 1: stdcx. r0,0,r1 /* to clear the reservation */
  542. ld r8,_CCR(r1)
  543. ld r9,_LINK(r1)
  544. ld r10,_CTR(r1)
  545. ld r11,_XER(r1)
  546. mtcr r8
  547. mtlr r9
  548. mtctr r10
  549. mtxer r11
  550. REST_2GPRS(8, r1)
  551. ld r10,GPR10(r1)
  552. ld r11,GPR11(r1)
  553. ld r12,GPR12(r1)
  554. mtspr SPRN_SPRG_GEN_SCRATCH,r0
  555. std r10,PACA_EXGEN+EX_R10(r13);
  556. std r11,PACA_EXGEN+EX_R11(r13);
  557. ld r10,_NIP(r1)
  558. ld r11,_MSR(r1)
  559. ld r0,GPR0(r1)
  560. ld r1,GPR1(r1)
  561. mtspr SPRN_SRR0,r10
  562. mtspr SPRN_SRR1,r11
  563. ld r10,PACA_EXGEN+EX_R10(r13)
  564. ld r11,PACA_EXGEN+EX_R11(r13)
  565. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  566. rfi
  567. /*
  568. * Trampolines used when spotting a bad kernel stack pointer in
  569. * the exception entry code.
  570. *
  571. * TODO: move some bits like SRR0 read to trampoline, pass PACA
  572. * index around, etc... to handle crit & mcheck
  573. */
  574. BAD_STACK_TRAMPOLINE(0x000)
  575. BAD_STACK_TRAMPOLINE(0x100)
  576. BAD_STACK_TRAMPOLINE(0x200)
  577. BAD_STACK_TRAMPOLINE(0x300)
  578. BAD_STACK_TRAMPOLINE(0x400)
  579. BAD_STACK_TRAMPOLINE(0x500)
  580. BAD_STACK_TRAMPOLINE(0x600)
  581. BAD_STACK_TRAMPOLINE(0x700)
  582. BAD_STACK_TRAMPOLINE(0x800)
  583. BAD_STACK_TRAMPOLINE(0x900)
  584. BAD_STACK_TRAMPOLINE(0x980)
  585. BAD_STACK_TRAMPOLINE(0x9f0)
  586. BAD_STACK_TRAMPOLINE(0xa00)
  587. BAD_STACK_TRAMPOLINE(0xb00)
  588. BAD_STACK_TRAMPOLINE(0xc00)
  589. BAD_STACK_TRAMPOLINE(0xd00)
  590. BAD_STACK_TRAMPOLINE(0xe00)
  591. BAD_STACK_TRAMPOLINE(0xf00)
  592. BAD_STACK_TRAMPOLINE(0xf20)
  593. BAD_STACK_TRAMPOLINE(0x2070)
  594. BAD_STACK_TRAMPOLINE(0x2080)
  595. .globl bad_stack_book3e
  596. bad_stack_book3e:
  597. /* XXX: Needs to make SPRN_SPRG_GEN depend on exception type */
  598. mfspr r10,SPRN_SRR0; /* read SRR0 before touching stack */
  599. ld r1,PACAEMERGSP(r13)
  600. subi r1,r1,64+INT_FRAME_SIZE
  601. std r10,_NIP(r1)
  602. std r11,_MSR(r1)
  603. ld r10,PACA_EXGEN+EX_R1(r13) /* FIXME for crit & mcheck */
  604. lwz r11,PACA_EXGEN+EX_CR(r13) /* FIXME for crit & mcheck */
  605. std r10,GPR1(r1)
  606. std r11,_CCR(r1)
  607. mfspr r10,SPRN_DEAR
  608. mfspr r11,SPRN_ESR
  609. std r10,_DAR(r1)
  610. std r11,_DSISR(r1)
  611. std r0,GPR0(r1); /* save r0 in stackframe */ \
  612. std r2,GPR2(r1); /* save r2 in stackframe */ \
  613. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  614. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  615. std r9,GPR9(r1); /* save r9 in stackframe */ \
  616. ld r3,PACA_EXGEN+EX_R10(r13);/* get back r10 */ \
  617. ld r4,PACA_EXGEN+EX_R11(r13);/* get back r11 */ \
  618. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 XXX can be wrong */ \
  619. std r3,GPR10(r1); /* save r10 to stackframe */ \
  620. std r4,GPR11(r1); /* save r11 to stackframe */ \
  621. std r12,GPR12(r1); /* save r12 in stackframe */ \
  622. std r5,GPR13(r1); /* save it to stackframe */ \
  623. mflr r10
  624. mfctr r11
  625. mfxer r12
  626. std r10,_LINK(r1)
  627. std r11,_CTR(r1)
  628. std r12,_XER(r1)
  629. SAVE_10GPRS(14,r1)
  630. SAVE_8GPRS(24,r1)
  631. lhz r12,PACA_TRAP_SAVE(r13)
  632. std r12,_TRAP(r1)
  633. addi r11,r1,INT_FRAME_SIZE
  634. std r11,0(r1)
  635. li r12,0
  636. std r12,0(r11)
  637. ld r2,PACATOC(r13)
  638. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  639. bl .kernel_bad_stack
  640. b 1b
  641. /*
  642. * Setup the initial TLB for a core. This current implementation
  643. * assume that whatever we are running off will not conflict with
  644. * the new mapping at PAGE_OFFSET.
  645. */
  646. _GLOBAL(initial_tlb_book3e)
  647. /* Look for the first TLB with IPROT set */
  648. mfspr r4,SPRN_TLB0CFG
  649. andi. r3,r4,TLBnCFG_IPROT
  650. lis r3,MAS0_TLBSEL(0)@h
  651. bne found_iprot
  652. mfspr r4,SPRN_TLB1CFG
  653. andi. r3,r4,TLBnCFG_IPROT
  654. lis r3,MAS0_TLBSEL(1)@h
  655. bne found_iprot
  656. mfspr r4,SPRN_TLB2CFG
  657. andi. r3,r4,TLBnCFG_IPROT
  658. lis r3,MAS0_TLBSEL(2)@h
  659. bne found_iprot
  660. lis r3,MAS0_TLBSEL(3)@h
  661. mfspr r4,SPRN_TLB3CFG
  662. /* fall through */
  663. found_iprot:
  664. andi. r5,r4,TLBnCFG_HES
  665. bne have_hes
  666. mflr r8 /* save LR */
  667. /* 1. Find the index of the entry we're executing in
  668. *
  669. * r3 = MAS0_TLBSEL (for the iprot array)
  670. * r4 = SPRN_TLBnCFG
  671. */
  672. bl invstr /* Find our address */
  673. invstr: mflr r6 /* Make it accessible */
  674. mfmsr r7
  675. rlwinm r5,r7,27,31,31 /* extract MSR[IS] */
  676. mfspr r7,SPRN_PID
  677. slwi r7,r7,16
  678. or r7,r7,r5
  679. mtspr SPRN_MAS6,r7
  680. tlbsx 0,r6 /* search MSR[IS], SPID=PID */
  681. mfspr r3,SPRN_MAS0
  682. rlwinm r5,r3,16,20,31 /* Extract MAS0(Entry) */
  683. mfspr r7,SPRN_MAS1 /* Insure IPROT set */
  684. oris r7,r7,MAS1_IPROT@h
  685. mtspr SPRN_MAS1,r7
  686. tlbwe
  687. /* 2. Invalidate all entries except the entry we're executing in
  688. *
  689. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  690. * r4 = SPRN_TLBnCFG
  691. * r5 = ESEL of entry we are running in
  692. */
  693. andi. r4,r4,TLBnCFG_N_ENTRY /* Extract # entries */
  694. li r6,0 /* Set Entry counter to 0 */
  695. 1: mr r7,r3 /* Set MAS0(TLBSEL) */
  696. rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
  697. mtspr SPRN_MAS0,r7
  698. tlbre
  699. mfspr r7,SPRN_MAS1
  700. rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
  701. cmpw r5,r6
  702. beq skpinv /* Dont update the current execution TLB */
  703. mtspr SPRN_MAS1,r7
  704. tlbwe
  705. isync
  706. skpinv: addi r6,r6,1 /* Increment */
  707. cmpw r6,r4 /* Are we done? */
  708. bne 1b /* If not, repeat */
  709. /* Invalidate all TLBs */
  710. PPC_TLBILX_ALL(0,0)
  711. sync
  712. isync
  713. /* 3. Setup a temp mapping and jump to it
  714. *
  715. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  716. * r5 = ESEL of entry we are running in
  717. */
  718. andi. r7,r5,0x1 /* Find an entry not used and is non-zero */
  719. addi r7,r7,0x1
  720. mr r4,r3 /* Set MAS0(TLBSEL) = 1 */
  721. mtspr SPRN_MAS0,r4
  722. tlbre
  723. rlwimi r4,r7,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r7) */
  724. mtspr SPRN_MAS0,r4
  725. mfspr r7,SPRN_MAS1
  726. xori r6,r7,MAS1_TS /* Setup TMP mapping in the other Address space */
  727. mtspr SPRN_MAS1,r6
  728. tlbwe
  729. mfmsr r6
  730. xori r6,r6,MSR_IS
  731. mtspr SPRN_SRR1,r6
  732. bl 1f /* Find our address */
  733. 1: mflr r6
  734. addi r6,r6,(2f - 1b)
  735. mtspr SPRN_SRR0,r6
  736. rfi
  737. 2:
  738. /* 4. Clear out PIDs & Search info
  739. *
  740. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  741. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  742. * r5 = MAS3
  743. */
  744. li r6,0
  745. mtspr SPRN_MAS6,r6
  746. mtspr SPRN_PID,r6
  747. /* 5. Invalidate mapping we started in
  748. *
  749. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  750. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  751. * r5 = MAS3
  752. */
  753. mtspr SPRN_MAS0,r3
  754. tlbre
  755. mfspr r6,SPRN_MAS1
  756. rlwinm r6,r6,0,2,0 /* clear IPROT */
  757. mtspr SPRN_MAS1,r6
  758. tlbwe
  759. /* Invalidate TLB1 */
  760. PPC_TLBILX_ALL(0,0)
  761. sync
  762. isync
  763. /* The mapping only needs to be cache-coherent on SMP */
  764. #ifdef CONFIG_SMP
  765. #define M_IF_SMP MAS2_M
  766. #else
  767. #define M_IF_SMP 0
  768. #endif
  769. /* 6. Setup KERNELBASE mapping in TLB[0]
  770. *
  771. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  772. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  773. * r5 = MAS3
  774. */
  775. rlwinm r3,r3,0,16,3 /* clear ESEL */
  776. mtspr SPRN_MAS0,r3
  777. lis r6,(MAS1_VALID|MAS1_IPROT)@h
  778. ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_1GB))@l
  779. mtspr SPRN_MAS1,r6
  780. LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET | M_IF_SMP)
  781. mtspr SPRN_MAS2,r6
  782. rlwinm r5,r5,0,0,25
  783. ori r5,r5,MAS3_SR | MAS3_SW | MAS3_SX
  784. mtspr SPRN_MAS3,r5
  785. li r5,-1
  786. rlwinm r5,r5,0,0,25
  787. tlbwe
  788. /* 7. Jump to KERNELBASE mapping
  789. *
  790. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  791. */
  792. /* Now we branch the new virtual address mapped by this entry */
  793. LOAD_REG_IMMEDIATE(r6,2f)
  794. lis r7,MSR_KERNEL@h
  795. ori r7,r7,MSR_KERNEL@l
  796. mtspr SPRN_SRR0,r6
  797. mtspr SPRN_SRR1,r7
  798. rfi /* start execution out of TLB1[0] entry */
  799. 2:
  800. /* 8. Clear out the temp mapping
  801. *
  802. * r4 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  803. */
  804. mtspr SPRN_MAS0,r4
  805. tlbre
  806. mfspr r5,SPRN_MAS1
  807. rlwinm r5,r5,0,2,0 /* clear IPROT */
  808. mtspr SPRN_MAS1,r5
  809. tlbwe
  810. /* Invalidate TLB1 */
  811. PPC_TLBILX_ALL(0,0)
  812. sync
  813. isync
  814. /* We translate LR and return */
  815. tovirt(r8,r8)
  816. mtlr r8
  817. blr
  818. have_hes:
  819. /* Setup MAS 0,1,2,3 and 7 for tlbwe of a 1G entry that maps the
  820. * kernel linear mapping. We also set MAS8 once for all here though
  821. * that will have to be made dependent on whether we are running under
  822. * a hypervisor I suppose.
  823. */
  824. /* BEWARE, MAGIC
  825. * This code is called as an ordinary function on the boot CPU. But to
  826. * avoid duplication, this code is also used in SCOM bringup of
  827. * secondary CPUs. We read the code between the initial_tlb_code_start
  828. * and initial_tlb_code_end labels one instruction at a time and RAM it
  829. * into the new core via SCOM. That doesn't process branches, so there
  830. * must be none between those two labels. It also means if this code
  831. * ever takes any parameters, the SCOM code must also be updated to
  832. * provide them.
  833. */
  834. .globl a2_tlbinit_code_start
  835. a2_tlbinit_code_start:
  836. ori r11,r3,MAS0_WQ_ALLWAYS
  837. oris r11,r11,MAS0_ESEL(3)@h /* Use way 3: workaround A2 erratum 376 */
  838. mtspr SPRN_MAS0,r11
  839. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  840. ori r3,r3,BOOK3E_PAGESZ_1GB << MAS1_TSIZE_SHIFT
  841. mtspr SPRN_MAS1,r3
  842. LOAD_REG_IMMEDIATE(r3, PAGE_OFFSET | MAS2_M)
  843. mtspr SPRN_MAS2,r3
  844. li r3,MAS3_SR | MAS3_SW | MAS3_SX
  845. mtspr SPRN_MAS7_MAS3,r3
  846. li r3,0
  847. mtspr SPRN_MAS8,r3
  848. /* Write the TLB entry */
  849. tlbwe
  850. .globl a2_tlbinit_after_linear_map
  851. a2_tlbinit_after_linear_map:
  852. /* Now we branch the new virtual address mapped by this entry */
  853. LOAD_REG_IMMEDIATE(r3,1f)
  854. mtctr r3
  855. bctr
  856. 1: /* We are now running at PAGE_OFFSET, clean the TLB of everything
  857. * else (including IPROTed things left by firmware)
  858. * r4 = TLBnCFG
  859. * r3 = current address (more or less)
  860. */
  861. li r5,0
  862. mtspr SPRN_MAS6,r5
  863. tlbsx 0,r3
  864. rlwinm r9,r4,0,TLBnCFG_N_ENTRY
  865. rlwinm r10,r4,8,0xff
  866. addi r10,r10,-1 /* Get inner loop mask */
  867. li r3,1
  868. mfspr r5,SPRN_MAS1
  869. rlwinm r5,r5,0,(~(MAS1_VALID|MAS1_IPROT))
  870. mfspr r6,SPRN_MAS2
  871. rldicr r6,r6,0,51 /* Extract EPN */
  872. mfspr r7,SPRN_MAS0
  873. rlwinm r7,r7,0,0xffff0fff /* Clear HES and WQ */
  874. rlwinm r8,r7,16,0xfff /* Extract ESEL */
  875. 2: add r4,r3,r8
  876. and r4,r4,r10
  877. rlwimi r7,r4,16,MAS0_ESEL_MASK
  878. mtspr SPRN_MAS0,r7
  879. mtspr SPRN_MAS1,r5
  880. mtspr SPRN_MAS2,r6
  881. tlbwe
  882. addi r3,r3,1
  883. and. r4,r3,r10
  884. bne 3f
  885. addis r6,r6,(1<<30)@h
  886. 3:
  887. cmpw r3,r9
  888. blt 2b
  889. .globl a2_tlbinit_after_iprot_flush
  890. a2_tlbinit_after_iprot_flush:
  891. #ifdef CONFIG_PPC_EARLY_DEBUG_WSP
  892. /* Now establish early debug mappings if applicable */
  893. /* Restore the MAS0 we used for linear mapping load */
  894. mtspr SPRN_MAS0,r11
  895. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  896. ori r3,r3,(BOOK3E_PAGESZ_4K << MAS1_TSIZE_SHIFT)
  897. mtspr SPRN_MAS1,r3
  898. LOAD_REG_IMMEDIATE(r3, WSP_UART_VIRT | MAS2_I | MAS2_G)
  899. mtspr SPRN_MAS2,r3
  900. LOAD_REG_IMMEDIATE(r3, WSP_UART_PHYS | MAS3_SR | MAS3_SW)
  901. mtspr SPRN_MAS7_MAS3,r3
  902. /* re-use the MAS8 value from the linear mapping */
  903. tlbwe
  904. #endif /* CONFIG_PPC_EARLY_DEBUG_WSP */
  905. PPC_TLBILX(0,0,0)
  906. sync
  907. isync
  908. .globl a2_tlbinit_code_end
  909. a2_tlbinit_code_end:
  910. /* We translate LR and return */
  911. mflr r3
  912. tovirt(r3,r3)
  913. mtlr r3
  914. blr
  915. /*
  916. * Main entry (boot CPU, thread 0)
  917. *
  918. * We enter here from head_64.S, possibly after the prom_init trampoline
  919. * with r3 and r4 already saved to r31 and 30 respectively and in 64 bits
  920. * mode. Anything else is as it was left by the bootloader
  921. *
  922. * Initial requirements of this port:
  923. *
  924. * - Kernel loaded at 0 physical
  925. * - A good lump of memory mapped 0:0 by UTLB entry 0
  926. * - MSR:IS & MSR:DS set to 0
  927. *
  928. * Note that some of the above requirements will be relaxed in the future
  929. * as the kernel becomes smarter at dealing with different initial conditions
  930. * but for now you have to be careful
  931. */
  932. _GLOBAL(start_initialization_book3e)
  933. mflr r28
  934. /* First, we need to setup some initial TLBs to map the kernel
  935. * text, data and bss at PAGE_OFFSET. We don't have a real mode
  936. * and always use AS 0, so we just set it up to match our link
  937. * address and never use 0 based addresses.
  938. */
  939. bl .initial_tlb_book3e
  940. /* Init global core bits */
  941. bl .init_core_book3e
  942. /* Init per-thread bits */
  943. bl .init_thread_book3e
  944. /* Return to common init code */
  945. tovirt(r28,r28)
  946. mtlr r28
  947. blr
  948. /*
  949. * Secondary core/processor entry
  950. *
  951. * This is entered for thread 0 of a secondary core, all other threads
  952. * are expected to be stopped. It's similar to start_initialization_book3e
  953. * except that it's generally entered from the holding loop in head_64.S
  954. * after CPUs have been gathered by Open Firmware.
  955. *
  956. * We assume we are in 32 bits mode running with whatever TLB entry was
  957. * set for us by the firmware or POR engine.
  958. */
  959. _GLOBAL(book3e_secondary_core_init_tlb_set)
  960. li r4,1
  961. b .generic_secondary_smp_init
  962. _GLOBAL(book3e_secondary_core_init)
  963. mflr r28
  964. /* Do we need to setup initial TLB entry ? */
  965. cmplwi r4,0
  966. bne 2f
  967. /* Setup TLB for this core */
  968. bl .initial_tlb_book3e
  969. /* We can return from the above running at a different
  970. * address, so recalculate r2 (TOC)
  971. */
  972. bl .relative_toc
  973. /* Init global core bits */
  974. 2: bl .init_core_book3e
  975. /* Init per-thread bits */
  976. 3: bl .init_thread_book3e
  977. /* Return to common init code at proper virtual address.
  978. *
  979. * Due to various previous assumptions, we know we entered this
  980. * function at either the final PAGE_OFFSET mapping or using a
  981. * 1:1 mapping at 0, so we don't bother doing a complicated check
  982. * here, we just ensure the return address has the right top bits.
  983. *
  984. * Note that if we ever want to be smarter about where we can be
  985. * started from, we have to be careful that by the time we reach
  986. * the code below we may already be running at a different location
  987. * than the one we were called from since initial_tlb_book3e can
  988. * have moved us already.
  989. */
  990. cmpdi cr0,r28,0
  991. blt 1f
  992. lis r3,PAGE_OFFSET@highest
  993. sldi r3,r3,32
  994. or r28,r28,r3
  995. 1: mtlr r28
  996. blr
  997. _GLOBAL(book3e_secondary_thread_init)
  998. mflr r28
  999. b 3b
  1000. _STATIC(init_core_book3e)
  1001. /* Establish the interrupt vector base */
  1002. LOAD_REG_IMMEDIATE(r3, interrupt_base_book3e)
  1003. mtspr SPRN_IVPR,r3
  1004. sync
  1005. blr
  1006. _STATIC(init_thread_book3e)
  1007. lis r3,(SPRN_EPCR_ICM | SPRN_EPCR_GICM)@h
  1008. mtspr SPRN_EPCR,r3
  1009. /* Make sure interrupts are off */
  1010. wrteei 0
  1011. /* disable all timers and clear out status */
  1012. li r3,0
  1013. mtspr SPRN_TCR,r3
  1014. mfspr r3,SPRN_TSR
  1015. mtspr SPRN_TSR,r3
  1016. blr
  1017. _GLOBAL(__setup_base_ivors)
  1018. SET_IVOR(0, 0x020) /* Critical Input */
  1019. SET_IVOR(1, 0x000) /* Machine Check */
  1020. SET_IVOR(2, 0x060) /* Data Storage */
  1021. SET_IVOR(3, 0x080) /* Instruction Storage */
  1022. SET_IVOR(4, 0x0a0) /* External Input */
  1023. SET_IVOR(5, 0x0c0) /* Alignment */
  1024. SET_IVOR(6, 0x0e0) /* Program */
  1025. SET_IVOR(7, 0x100) /* FP Unavailable */
  1026. SET_IVOR(8, 0x120) /* System Call */
  1027. SET_IVOR(9, 0x140) /* Auxiliary Processor Unavailable */
  1028. SET_IVOR(10, 0x160) /* Decrementer */
  1029. SET_IVOR(11, 0x180) /* Fixed Interval Timer */
  1030. SET_IVOR(12, 0x1a0) /* Watchdog Timer */
  1031. SET_IVOR(13, 0x1c0) /* Data TLB Error */
  1032. SET_IVOR(14, 0x1e0) /* Instruction TLB Error */
  1033. SET_IVOR(15, 0x040) /* Debug */
  1034. sync
  1035. blr