ux500_dma.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420
  1. /*
  2. * drivers/usb/musb/ux500_dma.c
  3. *
  4. * U8500 and U5500 DMA support code
  5. *
  6. * Copyright (C) 2009 STMicroelectronics
  7. * Copyright (C) 2011 ST-Ericsson SA
  8. * Authors:
  9. * Mian Yousaf Kaukab <mian.yousaf.kaukab@stericsson.com>
  10. * Praveena Nadahally <praveen.nadahally@stericsson.com>
  11. * Rajaram Regupathy <ragupathy.rajaram@stericsson.com>
  12. *
  13. * This program is free software: you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation, either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  25. */
  26. #include <linux/device.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/dmaengine.h>
  31. #include <linux/pfn.h>
  32. #include <mach/usb.h>
  33. #include "musb_core.h"
  34. struct ux500_dma_channel {
  35. struct dma_channel channel;
  36. struct ux500_dma_controller *controller;
  37. struct musb_hw_ep *hw_ep;
  38. struct work_struct channel_work;
  39. struct dma_chan *dma_chan;
  40. unsigned int cur_len;
  41. dma_cookie_t cookie;
  42. u8 ch_num;
  43. u8 is_tx;
  44. u8 is_allocated;
  45. };
  46. struct ux500_dma_controller {
  47. struct dma_controller controller;
  48. struct ux500_dma_channel rx_channel[UX500_MUSB_DMA_NUM_RX_CHANNELS];
  49. struct ux500_dma_channel tx_channel[UX500_MUSB_DMA_NUM_TX_CHANNELS];
  50. u32 num_rx_channels;
  51. u32 num_tx_channels;
  52. void *private_data;
  53. dma_addr_t phy_base;
  54. };
  55. /* Work function invoked from DMA callback to handle tx transfers. */
  56. static void ux500_tx_work(struct work_struct *data)
  57. {
  58. struct ux500_dma_channel *ux500_channel = container_of(data,
  59. struct ux500_dma_channel, channel_work);
  60. struct musb_hw_ep *hw_ep = ux500_channel->hw_ep;
  61. struct musb *musb = hw_ep->musb;
  62. unsigned long flags;
  63. DBG(4, "DMA tx transfer done on hw_ep=%d\n", hw_ep->epnum);
  64. spin_lock_irqsave(&musb->lock, flags);
  65. ux500_channel->channel.actual_len = ux500_channel->cur_len;
  66. ux500_channel->channel.status = MUSB_DMA_STATUS_FREE;
  67. musb_dma_completion(musb, hw_ep->epnum,
  68. ux500_channel->is_tx);
  69. spin_unlock_irqrestore(&musb->lock, flags);
  70. }
  71. /* Work function invoked from DMA callback to handle rx transfers. */
  72. static void ux500_rx_work(struct work_struct *data)
  73. {
  74. struct ux500_dma_channel *ux500_channel = container_of(data,
  75. struct ux500_dma_channel, channel_work);
  76. struct musb_hw_ep *hw_ep = ux500_channel->hw_ep;
  77. struct musb *musb = hw_ep->musb;
  78. unsigned long flags;
  79. DBG(4, "DMA rx transfer done on hw_ep=%d\n", hw_ep->epnum);
  80. spin_lock_irqsave(&musb->lock, flags);
  81. ux500_channel->channel.actual_len = ux500_channel->cur_len;
  82. ux500_channel->channel.status = MUSB_DMA_STATUS_FREE;
  83. musb_dma_completion(musb, hw_ep->epnum,
  84. ux500_channel->is_tx);
  85. spin_unlock_irqrestore(&musb->lock, flags);
  86. }
  87. void ux500_dma_callback(void *private_data)
  88. {
  89. struct dma_channel *channel = (struct dma_channel *)private_data;
  90. struct ux500_dma_channel *ux500_channel = channel->private_data;
  91. schedule_work(&ux500_channel->channel_work);
  92. }
  93. static bool ux500_configure_channel(struct dma_channel *channel,
  94. u16 packet_sz, u8 mode,
  95. dma_addr_t dma_addr, u32 len)
  96. {
  97. struct ux500_dma_channel *ux500_channel = channel->private_data;
  98. struct musb_hw_ep *hw_ep = ux500_channel->hw_ep;
  99. struct dma_chan *dma_chan = ux500_channel->dma_chan;
  100. struct dma_async_tx_descriptor *dma_desc;
  101. enum dma_data_direction direction;
  102. struct scatterlist sg;
  103. struct dma_slave_config slave_conf;
  104. enum dma_slave_buswidth addr_width;
  105. dma_addr_t usb_fifo_addr = (MUSB_FIFO_OFFSET(hw_ep->epnum) +
  106. ux500_channel->controller->phy_base);
  107. DBG(4, "packet_sz=%d, mode=%d, dma_addr=0x%x, len=%d is_tx=%d\n",
  108. packet_sz, mode, dma_addr, len, ux500_channel->is_tx);
  109. ux500_channel->cur_len = len;
  110. sg_init_table(&sg, 1);
  111. sg_set_page(&sg, pfn_to_page(PFN_DOWN(dma_addr)), len,
  112. offset_in_page(dma_addr));
  113. sg_dma_address(&sg) = dma_addr;
  114. sg_dma_len(&sg) = len;
  115. direction = ux500_channel->is_tx ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
  116. addr_width = (len & 0x3) ? DMA_SLAVE_BUSWIDTH_1_BYTE :
  117. DMA_SLAVE_BUSWIDTH_4_BYTES;
  118. slave_conf.direction = direction;
  119. slave_conf.src_addr = usb_fifo_addr;
  120. slave_conf.src_addr_width = addr_width;
  121. slave_conf.src_maxburst = 16;
  122. slave_conf.dst_addr = usb_fifo_addr;
  123. slave_conf.dst_addr_width = addr_width;
  124. slave_conf.dst_maxburst = 16;
  125. dma_chan->device->device_control(dma_chan, DMA_SLAVE_CONFIG,
  126. (unsigned long) &slave_conf);
  127. dma_desc = dma_chan->device->
  128. device_prep_slave_sg(dma_chan, &sg, 1, direction,
  129. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  130. if (!dma_desc)
  131. return false;
  132. dma_desc->callback = ux500_dma_callback;
  133. dma_desc->callback_param = channel;
  134. ux500_channel->cookie = dma_desc->tx_submit(dma_desc);
  135. dma_async_issue_pending(dma_chan);
  136. return true;
  137. }
  138. static struct dma_channel *ux500_dma_channel_allocate(struct dma_controller *c,
  139. struct musb_hw_ep *hw_ep, u8 is_tx)
  140. {
  141. struct ux500_dma_controller *controller = container_of(c,
  142. struct ux500_dma_controller, controller);
  143. struct ux500_dma_channel *ux500_channel = NULL;
  144. u8 ch_num = hw_ep->epnum - 1;
  145. u32 max_ch;
  146. /* Max 8 DMA channels (0 - 7). Each DMA channel can only be allocated
  147. * to specified hw_ep. For example DMA channel 0 can only be allocated
  148. * to hw_ep 1 and 9.
  149. */
  150. if (ch_num > 7)
  151. ch_num -= 8;
  152. max_ch = is_tx ? controller->num_tx_channels :
  153. controller->num_rx_channels;
  154. if (ch_num >= max_ch)
  155. return NULL;
  156. ux500_channel = is_tx ? &(controller->tx_channel[ch_num]) :
  157. &(controller->rx_channel[ch_num]) ;
  158. /* Check if channel is already used. */
  159. if (ux500_channel->is_allocated)
  160. return NULL;
  161. ux500_channel->hw_ep = hw_ep;
  162. ux500_channel->is_allocated = 1;
  163. DBG(7, "hw_ep=%d, is_tx=0x%x, channel=%d\n",
  164. hw_ep->epnum, is_tx, ch_num);
  165. return &(ux500_channel->channel);
  166. }
  167. static void ux500_dma_channel_release(struct dma_channel *channel)
  168. {
  169. struct ux500_dma_channel *ux500_channel = channel->private_data;
  170. DBG(7, "channel=%d\n", ux500_channel->ch_num);
  171. if (ux500_channel->is_allocated) {
  172. ux500_channel->is_allocated = 0;
  173. channel->status = MUSB_DMA_STATUS_FREE;
  174. channel->actual_len = 0;
  175. }
  176. }
  177. static int ux500_dma_is_compatible(struct dma_channel *channel,
  178. u16 maxpacket, void *buf, u32 length)
  179. {
  180. if ((maxpacket & 0x3) ||
  181. ((int)buf & 0x3) ||
  182. (length < 512) ||
  183. (length & 0x3))
  184. return false;
  185. else
  186. return true;
  187. }
  188. static int ux500_dma_channel_program(struct dma_channel *channel,
  189. u16 packet_sz, u8 mode,
  190. dma_addr_t dma_addr, u32 len)
  191. {
  192. int ret;
  193. BUG_ON(channel->status == MUSB_DMA_STATUS_UNKNOWN ||
  194. channel->status == MUSB_DMA_STATUS_BUSY);
  195. if (!ux500_dma_is_compatible(channel, packet_sz, (void *)dma_addr, len))
  196. return false;
  197. channel->status = MUSB_DMA_STATUS_BUSY;
  198. channel->actual_len = 0;
  199. ret = ux500_configure_channel(channel, packet_sz, mode, dma_addr, len);
  200. if (!ret)
  201. channel->status = MUSB_DMA_STATUS_FREE;
  202. return ret;
  203. }
  204. static int ux500_dma_channel_abort(struct dma_channel *channel)
  205. {
  206. struct ux500_dma_channel *ux500_channel = channel->private_data;
  207. struct ux500_dma_controller *controller = ux500_channel->controller;
  208. struct musb *musb = controller->private_data;
  209. void __iomem *epio = musb->endpoints[ux500_channel->hw_ep->epnum].regs;
  210. u16 csr;
  211. DBG(4, "channel=%d, is_tx=%d\n", ux500_channel->ch_num,
  212. ux500_channel->is_tx);
  213. if (channel->status == MUSB_DMA_STATUS_BUSY) {
  214. if (ux500_channel->is_tx) {
  215. csr = musb_readw(epio, MUSB_TXCSR);
  216. csr &= ~(MUSB_TXCSR_AUTOSET |
  217. MUSB_TXCSR_DMAENAB |
  218. MUSB_TXCSR_DMAMODE);
  219. musb_writew(epio, MUSB_TXCSR, csr);
  220. } else {
  221. csr = musb_readw(epio, MUSB_RXCSR);
  222. csr &= ~(MUSB_RXCSR_AUTOCLEAR |
  223. MUSB_RXCSR_DMAENAB |
  224. MUSB_RXCSR_DMAMODE);
  225. musb_writew(epio, MUSB_RXCSR, csr);
  226. }
  227. ux500_channel->dma_chan->device->
  228. device_control(ux500_channel->dma_chan,
  229. DMA_TERMINATE_ALL, 0);
  230. channel->status = MUSB_DMA_STATUS_FREE;
  231. }
  232. return 0;
  233. }
  234. static int ux500_dma_controller_stop(struct dma_controller *c)
  235. {
  236. struct ux500_dma_controller *controller = container_of(c,
  237. struct ux500_dma_controller, controller);
  238. struct ux500_dma_channel *ux500_channel;
  239. struct dma_channel *channel;
  240. u8 ch_num;
  241. for (ch_num = 0; ch_num < controller->num_rx_channels; ch_num++) {
  242. channel = &controller->rx_channel[ch_num].channel;
  243. ux500_channel = channel->private_data;
  244. ux500_dma_channel_release(channel);
  245. if (ux500_channel->dma_chan)
  246. dma_release_channel(ux500_channel->dma_chan);
  247. }
  248. for (ch_num = 0; ch_num < controller->num_tx_channels; ch_num++) {
  249. channel = &controller->tx_channel[ch_num].channel;
  250. ux500_channel = channel->private_data;
  251. ux500_dma_channel_release(channel);
  252. if (ux500_channel->dma_chan)
  253. dma_release_channel(ux500_channel->dma_chan);
  254. }
  255. return 0;
  256. }
  257. static int ux500_dma_controller_start(struct dma_controller *c)
  258. {
  259. struct ux500_dma_controller *controller = container_of(c,
  260. struct ux500_dma_controller, controller);
  261. struct ux500_dma_channel *ux500_channel = NULL;
  262. struct musb *musb = controller->private_data;
  263. struct device *dev = musb->controller;
  264. struct musb_hdrc_platform_data *plat = dev->platform_data;
  265. struct ux500_musb_board_data *data = plat->board_data;
  266. struct dma_channel *dma_channel = NULL;
  267. u32 ch_num;
  268. u8 dir;
  269. u8 is_tx = 0;
  270. void **param_array;
  271. struct ux500_dma_channel *channel_array;
  272. u32 ch_count;
  273. void (*musb_channel_work)(struct work_struct *);
  274. dma_cap_mask_t mask;
  275. if ((data->num_rx_channels > UX500_MUSB_DMA_NUM_RX_CHANNELS) ||
  276. (data->num_tx_channels > UX500_MUSB_DMA_NUM_TX_CHANNELS))
  277. return -EINVAL;
  278. controller->num_rx_channels = data->num_rx_channels;
  279. controller->num_tx_channels = data->num_tx_channels;
  280. dma_cap_zero(mask);
  281. dma_cap_set(DMA_SLAVE, mask);
  282. /* Prepare the loop for RX channels */
  283. channel_array = controller->rx_channel;
  284. ch_count = data->num_rx_channels;
  285. param_array = data->dma_rx_param_array;
  286. musb_channel_work = ux500_rx_work;
  287. for (dir = 0; dir < 2; dir++) {
  288. for (ch_num = 0; ch_num < ch_count; ch_num++) {
  289. ux500_channel = &channel_array[ch_num];
  290. ux500_channel->controller = controller;
  291. ux500_channel->ch_num = ch_num;
  292. ux500_channel->is_tx = is_tx;
  293. dma_channel = &(ux500_channel->channel);
  294. dma_channel->private_data = ux500_channel;
  295. dma_channel->status = MUSB_DMA_STATUS_FREE;
  296. dma_channel->max_len = SZ_16M;
  297. ux500_channel->dma_chan = dma_request_channel(mask,
  298. data->dma_filter,
  299. param_array[ch_num]);
  300. if (!ux500_channel->dma_chan) {
  301. ERR("Dma pipe allocation error dir=%d ch=%d\n",
  302. dir, ch_num);
  303. /* Release already allocated channels */
  304. ux500_dma_controller_stop(c);
  305. return -EBUSY;
  306. }
  307. INIT_WORK(&ux500_channel->channel_work,
  308. musb_channel_work);
  309. }
  310. /* Prepare the loop for TX channels */
  311. channel_array = controller->tx_channel;
  312. ch_count = data->num_tx_channels;
  313. param_array = data->dma_tx_param_array;
  314. musb_channel_work = ux500_tx_work;
  315. is_tx = 1;
  316. }
  317. return 0;
  318. }
  319. void dma_controller_destroy(struct dma_controller *c)
  320. {
  321. struct ux500_dma_controller *controller = container_of(c,
  322. struct ux500_dma_controller, controller);
  323. kfree(controller);
  324. }
  325. struct dma_controller *__init
  326. dma_controller_create(struct musb *musb, void __iomem *base)
  327. {
  328. struct ux500_dma_controller *controller;
  329. struct platform_device *pdev = to_platform_device(musb->controller);
  330. struct resource *iomem;
  331. controller = kzalloc(sizeof(*controller), GFP_KERNEL);
  332. if (!controller)
  333. return NULL;
  334. controller->private_data = musb;
  335. /* Save physical address for DMA controller. */
  336. iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  337. controller->phy_base = (dma_addr_t) iomem->start;
  338. controller->controller.start = ux500_dma_controller_start;
  339. controller->controller.stop = ux500_dma_controller_stop;
  340. controller->controller.channel_alloc = ux500_dma_channel_allocate;
  341. controller->controller.channel_release = ux500_dma_channel_release;
  342. controller->controller.channel_program = ux500_dma_channel_program;
  343. controller->controller.channel_abort = ux500_dma_channel_abort;
  344. controller->controller.is_compatible = ux500_dma_is_compatible;
  345. return &controller->controller;
  346. }