pci.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925
  1. /*
  2. * $Id: pci.c,v 1.91 1999/01/21 13:34:01 davem Exp $
  3. *
  4. * PCI Bus Services, see include/linux/pci.h for further explanation.
  5. *
  6. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  7. * David Mosberger-Tang
  8. *
  9. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  18. #include "pci.h"
  19. /**
  20. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  21. * @bus: pointer to PCI bus structure to search
  22. *
  23. * Given a PCI bus, returns the highest PCI bus number present in the set
  24. * including the given PCI bus and its list of child PCI buses.
  25. */
  26. unsigned char __devinit
  27. pci_bus_max_busnr(struct pci_bus* bus)
  28. {
  29. struct list_head *tmp;
  30. unsigned char max, n;
  31. max = bus->number;
  32. list_for_each(tmp, &bus->children) {
  33. n = pci_bus_max_busnr(pci_bus_b(tmp));
  34. if(n > max)
  35. max = n;
  36. }
  37. return max;
  38. }
  39. /**
  40. * pci_max_busnr - returns maximum PCI bus number
  41. *
  42. * Returns the highest PCI bus number present in the system global list of
  43. * PCI buses.
  44. */
  45. unsigned char __devinit
  46. pci_max_busnr(void)
  47. {
  48. struct pci_bus *bus = NULL;
  49. unsigned char max, n;
  50. max = 0;
  51. while ((bus = pci_find_next_bus(bus)) != NULL) {
  52. n = pci_bus_max_busnr(bus);
  53. if(n > max)
  54. max = n;
  55. }
  56. return max;
  57. }
  58. static int __pci_bus_find_cap(struct pci_bus *bus, unsigned int devfn, u8 hdr_type, int cap)
  59. {
  60. u16 status;
  61. u8 pos, id;
  62. int ttl = 48;
  63. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  64. if (!(status & PCI_STATUS_CAP_LIST))
  65. return 0;
  66. switch (hdr_type) {
  67. case PCI_HEADER_TYPE_NORMAL:
  68. case PCI_HEADER_TYPE_BRIDGE:
  69. pci_bus_read_config_byte(bus, devfn, PCI_CAPABILITY_LIST, &pos);
  70. break;
  71. case PCI_HEADER_TYPE_CARDBUS:
  72. pci_bus_read_config_byte(bus, devfn, PCI_CB_CAPABILITY_LIST, &pos);
  73. break;
  74. default:
  75. return 0;
  76. }
  77. while (ttl-- && pos >= 0x40) {
  78. pos &= ~3;
  79. pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID, &id);
  80. if (id == 0xff)
  81. break;
  82. if (id == cap)
  83. return pos;
  84. pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_NEXT, &pos);
  85. }
  86. return 0;
  87. }
  88. /**
  89. * pci_find_capability - query for devices' capabilities
  90. * @dev: PCI device to query
  91. * @cap: capability code
  92. *
  93. * Tell if a device supports a given PCI capability.
  94. * Returns the address of the requested capability structure within the
  95. * device's PCI configuration space or 0 in case the device does not
  96. * support it. Possible values for @cap:
  97. *
  98. * %PCI_CAP_ID_PM Power Management
  99. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  100. * %PCI_CAP_ID_VPD Vital Product Data
  101. * %PCI_CAP_ID_SLOTID Slot Identification
  102. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  103. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  104. * %PCI_CAP_ID_PCIX PCI-X
  105. * %PCI_CAP_ID_EXP PCI Express
  106. */
  107. int pci_find_capability(struct pci_dev *dev, int cap)
  108. {
  109. return __pci_bus_find_cap(dev->bus, dev->devfn, dev->hdr_type, cap);
  110. }
  111. /**
  112. * pci_bus_find_capability - query for devices' capabilities
  113. * @bus: the PCI bus to query
  114. * @devfn: PCI device to query
  115. * @cap: capability code
  116. *
  117. * Like pci_find_capability() but works for pci devices that do not have a
  118. * pci_dev structure set up yet.
  119. *
  120. * Returns the address of the requested capability structure within the
  121. * device's PCI configuration space or 0 in case the device does not
  122. * support it.
  123. */
  124. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  125. {
  126. u8 hdr_type;
  127. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  128. return __pci_bus_find_cap(bus, devfn, hdr_type & 0x7f, cap);
  129. }
  130. /**
  131. * pci_find_ext_capability - Find an extended capability
  132. * @dev: PCI device to query
  133. * @cap: capability code
  134. *
  135. * Returns the address of the requested extended capability structure
  136. * within the device's PCI configuration space or 0 if the device does
  137. * not support it. Possible values for @cap:
  138. *
  139. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  140. * %PCI_EXT_CAP_ID_VC Virtual Channel
  141. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  142. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  143. */
  144. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  145. {
  146. u32 header;
  147. int ttl = 480; /* 3840 bytes, minimum 8 bytes per capability */
  148. int pos = 0x100;
  149. if (dev->cfg_size <= 256)
  150. return 0;
  151. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  152. return 0;
  153. /*
  154. * If we have no capabilities, this is indicated by cap ID,
  155. * cap version and next pointer all being 0.
  156. */
  157. if (header == 0)
  158. return 0;
  159. while (ttl-- > 0) {
  160. if (PCI_EXT_CAP_ID(header) == cap)
  161. return pos;
  162. pos = PCI_EXT_CAP_NEXT(header);
  163. if (pos < 0x100)
  164. break;
  165. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  166. break;
  167. }
  168. return 0;
  169. }
  170. /**
  171. * pci_find_parent_resource - return resource region of parent bus of given region
  172. * @dev: PCI device structure contains resources to be searched
  173. * @res: child resource record for which parent is sought
  174. *
  175. * For given resource region of given device, return the resource
  176. * region of parent bus the given region is contained in or where
  177. * it should be allocated from.
  178. */
  179. struct resource *
  180. pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
  181. {
  182. const struct pci_bus *bus = dev->bus;
  183. int i;
  184. struct resource *best = NULL;
  185. for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
  186. struct resource *r = bus->resource[i];
  187. if (!r)
  188. continue;
  189. if (res->start && !(res->start >= r->start && res->end <= r->end))
  190. continue; /* Not contained */
  191. if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
  192. continue; /* Wrong type */
  193. if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
  194. return r; /* Exact match */
  195. if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
  196. best = r; /* Approximating prefetchable by non-prefetchable */
  197. }
  198. return best;
  199. }
  200. /**
  201. * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
  202. * @dev: PCI device to have its BARs restored
  203. *
  204. * Restore the BAR values for a given device, so as to make it
  205. * accessible by its driver.
  206. */
  207. void
  208. pci_restore_bars(struct pci_dev *dev)
  209. {
  210. int i, numres;
  211. switch (dev->hdr_type) {
  212. case PCI_HEADER_TYPE_NORMAL:
  213. numres = 6;
  214. break;
  215. case PCI_HEADER_TYPE_BRIDGE:
  216. numres = 2;
  217. break;
  218. case PCI_HEADER_TYPE_CARDBUS:
  219. numres = 1;
  220. break;
  221. default:
  222. /* Should never get here, but just in case... */
  223. return;
  224. }
  225. for (i = 0; i < numres; i ++)
  226. pci_update_resource(dev, &dev->resource[i], i);
  227. }
  228. /**
  229. * pci_set_power_state - Set the power state of a PCI device
  230. * @dev: PCI device to be suspended
  231. * @state: PCI power state (D0, D1, D2, D3hot, D3cold) we're entering
  232. *
  233. * Transition a device to a new power state, using the Power Management
  234. * Capabilities in the device's config space.
  235. *
  236. * RETURN VALUE:
  237. * -EINVAL if trying to enter a lower state than we're already in.
  238. * 0 if we're already in the requested state.
  239. * -EIO if device does not support PCI PM.
  240. * 0 if we can successfully change the power state.
  241. */
  242. int (*platform_pci_set_power_state)(struct pci_dev *dev, pci_power_t t);
  243. int
  244. pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  245. {
  246. int pm, need_restore = 0;
  247. u16 pmcsr, pmc;
  248. /* bound the state we're entering */
  249. if (state > PCI_D3hot)
  250. state = PCI_D3hot;
  251. /* Validate current state:
  252. * Can enter D0 from any state, but if we can only go deeper
  253. * to sleep if we're already in a low power state
  254. */
  255. if (state != PCI_D0 && dev->current_state > state)
  256. return -EINVAL;
  257. else if (dev->current_state == state)
  258. return 0; /* we're already there */
  259. /* find PCI PM capability in list */
  260. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  261. /* abort if the device doesn't support PM capabilities */
  262. if (!pm)
  263. return -EIO;
  264. pci_read_config_word(dev,pm + PCI_PM_PMC,&pmc);
  265. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  266. printk(KERN_DEBUG
  267. "PCI: %s has unsupported PM cap regs version (%u)\n",
  268. pci_name(dev), pmc & PCI_PM_CAP_VER_MASK);
  269. return -EIO;
  270. }
  271. /* check if this device supports the desired state */
  272. if (state == PCI_D1 && !(pmc & PCI_PM_CAP_D1))
  273. return -EIO;
  274. else if (state == PCI_D2 && !(pmc & PCI_PM_CAP_D2))
  275. return -EIO;
  276. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  277. /* If we're (effectively) in D3, force entire word to 0.
  278. * This doesn't affect PME_Status, disables PME_En, and
  279. * sets PowerState to 0.
  280. */
  281. switch (dev->current_state) {
  282. case PCI_D0:
  283. case PCI_D1:
  284. case PCI_D2:
  285. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  286. pmcsr |= state;
  287. break;
  288. case PCI_UNKNOWN: /* Boot-up */
  289. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  290. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  291. need_restore = 1;
  292. /* Fall-through: force to D0 */
  293. default:
  294. pmcsr = 0;
  295. break;
  296. }
  297. /* enter specified state */
  298. pci_write_config_word(dev, pm + PCI_PM_CTRL, pmcsr);
  299. /* Mandatory power management transition delays */
  300. /* see PCI PM 1.1 5.6.1 table 18 */
  301. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  302. msleep(10);
  303. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  304. udelay(200);
  305. /*
  306. * Give firmware a chance to be called, such as ACPI _PRx, _PSx
  307. * Firmware method after natice method ?
  308. */
  309. if (platform_pci_set_power_state)
  310. platform_pci_set_power_state(dev, state);
  311. dev->current_state = state;
  312. /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  313. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  314. * from D3hot to D0 _may_ perform an internal reset, thereby
  315. * going to "D0 Uninitialized" rather than "D0 Initialized".
  316. * For example, at least some versions of the 3c905B and the
  317. * 3c556B exhibit this behaviour.
  318. *
  319. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  320. * devices in a D3hot state at boot. Consequently, we need to
  321. * restore at least the BARs so that the device will be
  322. * accessible to its driver.
  323. */
  324. if (need_restore)
  325. pci_restore_bars(dev);
  326. return 0;
  327. }
  328. int (*platform_pci_choose_state)(struct pci_dev *dev, pm_message_t state);
  329. /**
  330. * pci_choose_state - Choose the power state of a PCI device
  331. * @dev: PCI device to be suspended
  332. * @state: target sleep state for the whole system. This is the value
  333. * that is passed to suspend() function.
  334. *
  335. * Returns PCI power state suitable for given device and given system
  336. * message.
  337. */
  338. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  339. {
  340. int ret;
  341. if (!pci_find_capability(dev, PCI_CAP_ID_PM))
  342. return PCI_D0;
  343. if (platform_pci_choose_state) {
  344. ret = platform_pci_choose_state(dev, state);
  345. if (ret >= 0)
  346. state.event = ret;
  347. }
  348. switch (state.event) {
  349. case PM_EVENT_ON:
  350. return PCI_D0;
  351. case PM_EVENT_FREEZE:
  352. case PM_EVENT_SUSPEND:
  353. return PCI_D3hot;
  354. default:
  355. printk("They asked me for state %d\n", state.event);
  356. BUG();
  357. }
  358. return PCI_D0;
  359. }
  360. EXPORT_SYMBOL(pci_choose_state);
  361. /**
  362. * pci_save_state - save the PCI configuration space of a device before suspending
  363. * @dev: - PCI device that we're dealing with
  364. */
  365. int
  366. pci_save_state(struct pci_dev *dev)
  367. {
  368. int i;
  369. /* XXX: 100% dword access ok here? */
  370. for (i = 0; i < 16; i++)
  371. pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
  372. return 0;
  373. }
  374. /**
  375. * pci_restore_state - Restore the saved state of a PCI device
  376. * @dev: - PCI device that we're dealing with
  377. */
  378. int
  379. pci_restore_state(struct pci_dev *dev)
  380. {
  381. int i;
  382. for (i = 0; i < 16; i++)
  383. pci_write_config_dword(dev,i * 4, dev->saved_config_space[i]);
  384. return 0;
  385. }
  386. /**
  387. * pci_enable_device_bars - Initialize some of a device for use
  388. * @dev: PCI device to be initialized
  389. * @bars: bitmask of BAR's that must be configured
  390. *
  391. * Initialize device before it's used by a driver. Ask low-level code
  392. * to enable selected I/O and memory resources. Wake up the device if it
  393. * was suspended. Beware, this function can fail.
  394. */
  395. int
  396. pci_enable_device_bars(struct pci_dev *dev, int bars)
  397. {
  398. int err;
  399. err = pci_set_power_state(dev, PCI_D0);
  400. if (err < 0 && err != -EIO)
  401. return err;
  402. err = pcibios_enable_device(dev, bars);
  403. if (err < 0)
  404. return err;
  405. return 0;
  406. }
  407. /**
  408. * pci_enable_device - Initialize device before it's used by a driver.
  409. * @dev: PCI device to be initialized
  410. *
  411. * Initialize device before it's used by a driver. Ask low-level code
  412. * to enable I/O and memory. Wake up the device if it was suspended.
  413. * Beware, this function can fail.
  414. */
  415. int
  416. pci_enable_device(struct pci_dev *dev)
  417. {
  418. int err;
  419. if ((err = pci_enable_device_bars(dev, (1 << PCI_NUM_RESOURCES) - 1)))
  420. return err;
  421. pci_fixup_device(pci_fixup_enable, dev);
  422. dev->is_enabled = 1;
  423. return 0;
  424. }
  425. /**
  426. * pcibios_disable_device - disable arch specific PCI resources for device dev
  427. * @dev: the PCI device to disable
  428. *
  429. * Disables architecture specific PCI resources for the device. This
  430. * is the default implementation. Architecture implementations can
  431. * override this.
  432. */
  433. void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
  434. /**
  435. * pci_disable_device - Disable PCI device after use
  436. * @dev: PCI device to be disabled
  437. *
  438. * Signal to the system that the PCI device is not in use by the system
  439. * anymore. This only involves disabling PCI bus-mastering, if active.
  440. */
  441. void
  442. pci_disable_device(struct pci_dev *dev)
  443. {
  444. u16 pci_command;
  445. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  446. if (pci_command & PCI_COMMAND_MASTER) {
  447. pci_command &= ~PCI_COMMAND_MASTER;
  448. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  449. }
  450. dev->is_busmaster = 0;
  451. pcibios_disable_device(dev);
  452. dev->is_enabled = 0;
  453. }
  454. /**
  455. * pci_enable_wake - enable device to generate PME# when suspended
  456. * @dev: - PCI device to operate on
  457. * @state: - Current state of device.
  458. * @enable: - Flag to enable or disable generation
  459. *
  460. * Set the bits in the device's PM Capabilities to generate PME# when
  461. * the system is suspended.
  462. *
  463. * -EIO is returned if device doesn't have PM Capabilities.
  464. * -EINVAL is returned if device supports it, but can't generate wake events.
  465. * 0 if operation is successful.
  466. *
  467. */
  468. int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable)
  469. {
  470. int pm;
  471. u16 value;
  472. /* find PCI PM capability in list */
  473. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  474. /* If device doesn't support PM Capabilities, but request is to disable
  475. * wake events, it's a nop; otherwise fail */
  476. if (!pm)
  477. return enable ? -EIO : 0;
  478. /* Check device's ability to generate PME# */
  479. pci_read_config_word(dev,pm+PCI_PM_PMC,&value);
  480. value &= PCI_PM_CAP_PME_MASK;
  481. value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
  482. /* Check if it can generate PME# from requested state. */
  483. if (!value || !(value & (1 << state)))
  484. return enable ? -EINVAL : 0;
  485. pci_read_config_word(dev, pm + PCI_PM_CTRL, &value);
  486. /* Clear PME_Status by writing 1 to it and enable PME# */
  487. value |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  488. if (!enable)
  489. value &= ~PCI_PM_CTRL_PME_ENABLE;
  490. pci_write_config_word(dev, pm + PCI_PM_CTRL, value);
  491. return 0;
  492. }
  493. int
  494. pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  495. {
  496. u8 pin;
  497. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  498. if (!pin)
  499. return -1;
  500. pin--;
  501. while (dev->bus->self) {
  502. pin = (pin + PCI_SLOT(dev->devfn)) % 4;
  503. dev = dev->bus->self;
  504. }
  505. *bridge = dev;
  506. return pin;
  507. }
  508. /**
  509. * pci_release_region - Release a PCI bar
  510. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  511. * @bar: BAR to release
  512. *
  513. * Releases the PCI I/O and memory resources previously reserved by a
  514. * successful call to pci_request_region. Call this function only
  515. * after all use of the PCI regions has ceased.
  516. */
  517. void pci_release_region(struct pci_dev *pdev, int bar)
  518. {
  519. if (pci_resource_len(pdev, bar) == 0)
  520. return;
  521. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  522. release_region(pci_resource_start(pdev, bar),
  523. pci_resource_len(pdev, bar));
  524. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  525. release_mem_region(pci_resource_start(pdev, bar),
  526. pci_resource_len(pdev, bar));
  527. }
  528. /**
  529. * pci_request_region - Reserved PCI I/O and memory resource
  530. * @pdev: PCI device whose resources are to be reserved
  531. * @bar: BAR to be reserved
  532. * @res_name: Name to be associated with resource.
  533. *
  534. * Mark the PCI region associated with PCI device @pdev BR @bar as
  535. * being reserved by owner @res_name. Do not access any
  536. * address inside the PCI regions unless this call returns
  537. * successfully.
  538. *
  539. * Returns 0 on success, or %EBUSY on error. A warning
  540. * message is also printed on failure.
  541. */
  542. int pci_request_region(struct pci_dev *pdev, int bar, char *res_name)
  543. {
  544. if (pci_resource_len(pdev, bar) == 0)
  545. return 0;
  546. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  547. if (!request_region(pci_resource_start(pdev, bar),
  548. pci_resource_len(pdev, bar), res_name))
  549. goto err_out;
  550. }
  551. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  552. if (!request_mem_region(pci_resource_start(pdev, bar),
  553. pci_resource_len(pdev, bar), res_name))
  554. goto err_out;
  555. }
  556. return 0;
  557. err_out:
  558. printk (KERN_WARNING "PCI: Unable to reserve %s region #%d:%lx@%lx for device %s\n",
  559. pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
  560. bar + 1, /* PCI BAR # */
  561. pci_resource_len(pdev, bar), pci_resource_start(pdev, bar),
  562. pci_name(pdev));
  563. return -EBUSY;
  564. }
  565. /**
  566. * pci_release_regions - Release reserved PCI I/O and memory resources
  567. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  568. *
  569. * Releases all PCI I/O and memory resources previously reserved by a
  570. * successful call to pci_request_regions. Call this function only
  571. * after all use of the PCI regions has ceased.
  572. */
  573. void pci_release_regions(struct pci_dev *pdev)
  574. {
  575. int i;
  576. for (i = 0; i < 6; i++)
  577. pci_release_region(pdev, i);
  578. }
  579. /**
  580. * pci_request_regions - Reserved PCI I/O and memory resources
  581. * @pdev: PCI device whose resources are to be reserved
  582. * @res_name: Name to be associated with resource.
  583. *
  584. * Mark all PCI regions associated with PCI device @pdev as
  585. * being reserved by owner @res_name. Do not access any
  586. * address inside the PCI regions unless this call returns
  587. * successfully.
  588. *
  589. * Returns 0 on success, or %EBUSY on error. A warning
  590. * message is also printed on failure.
  591. */
  592. int pci_request_regions(struct pci_dev *pdev, char *res_name)
  593. {
  594. int i;
  595. for (i = 0; i < 6; i++)
  596. if(pci_request_region(pdev, i, res_name))
  597. goto err_out;
  598. return 0;
  599. err_out:
  600. while(--i >= 0)
  601. pci_release_region(pdev, i);
  602. return -EBUSY;
  603. }
  604. /**
  605. * pci_set_master - enables bus-mastering for device dev
  606. * @dev: the PCI device to enable
  607. *
  608. * Enables bus-mastering on the device and calls pcibios_set_master()
  609. * to do the needed arch specific settings.
  610. */
  611. void
  612. pci_set_master(struct pci_dev *dev)
  613. {
  614. u16 cmd;
  615. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  616. if (! (cmd & PCI_COMMAND_MASTER)) {
  617. pr_debug("PCI: Enabling bus mastering for device %s\n", pci_name(dev));
  618. cmd |= PCI_COMMAND_MASTER;
  619. pci_write_config_word(dev, PCI_COMMAND, cmd);
  620. }
  621. dev->is_busmaster = 1;
  622. pcibios_set_master(dev);
  623. }
  624. #ifndef HAVE_ARCH_PCI_MWI
  625. /* This can be overridden by arch code. */
  626. u8 pci_cache_line_size = L1_CACHE_BYTES >> 2;
  627. /**
  628. * pci_generic_prep_mwi - helper function for pci_set_mwi
  629. * @dev: the PCI device for which MWI is enabled
  630. *
  631. * Helper function for generic implementation of pcibios_prep_mwi
  632. * function. Originally copied from drivers/net/acenic.c.
  633. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  634. *
  635. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  636. */
  637. static int
  638. pci_generic_prep_mwi(struct pci_dev *dev)
  639. {
  640. u8 cacheline_size;
  641. if (!pci_cache_line_size)
  642. return -EINVAL; /* The system doesn't support MWI. */
  643. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  644. equal to or multiple of the right value. */
  645. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  646. if (cacheline_size >= pci_cache_line_size &&
  647. (cacheline_size % pci_cache_line_size) == 0)
  648. return 0;
  649. /* Write the correct value. */
  650. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  651. /* Read it back. */
  652. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  653. if (cacheline_size == pci_cache_line_size)
  654. return 0;
  655. printk(KERN_DEBUG "PCI: cache line size of %d is not supported "
  656. "by device %s\n", pci_cache_line_size << 2, pci_name(dev));
  657. return -EINVAL;
  658. }
  659. #endif /* !HAVE_ARCH_PCI_MWI */
  660. /**
  661. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  662. * @dev: the PCI device for which MWI is enabled
  663. *
  664. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND,
  665. * and then calls @pcibios_set_mwi to do the needed arch specific
  666. * operations or a generic mwi-prep function.
  667. *
  668. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  669. */
  670. int
  671. pci_set_mwi(struct pci_dev *dev)
  672. {
  673. int rc;
  674. u16 cmd;
  675. #ifdef HAVE_ARCH_PCI_MWI
  676. rc = pcibios_prep_mwi(dev);
  677. #else
  678. rc = pci_generic_prep_mwi(dev);
  679. #endif
  680. if (rc)
  681. return rc;
  682. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  683. if (! (cmd & PCI_COMMAND_INVALIDATE)) {
  684. pr_debug("PCI: Enabling Mem-Wr-Inval for device %s\n", pci_name(dev));
  685. cmd |= PCI_COMMAND_INVALIDATE;
  686. pci_write_config_word(dev, PCI_COMMAND, cmd);
  687. }
  688. return 0;
  689. }
  690. /**
  691. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  692. * @dev: the PCI device to disable
  693. *
  694. * Disables PCI Memory-Write-Invalidate transaction on the device
  695. */
  696. void
  697. pci_clear_mwi(struct pci_dev *dev)
  698. {
  699. u16 cmd;
  700. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  701. if (cmd & PCI_COMMAND_INVALIDATE) {
  702. cmd &= ~PCI_COMMAND_INVALIDATE;
  703. pci_write_config_word(dev, PCI_COMMAND, cmd);
  704. }
  705. }
  706. /**
  707. * pci_intx - enables/disables PCI INTx for device dev
  708. * @dev: the PCI device to operate on
  709. * @enable: boolean
  710. *
  711. * Enables/disables PCI INTx for device dev
  712. */
  713. void
  714. pci_intx(struct pci_dev *pdev, int enable)
  715. {
  716. u16 pci_command, new;
  717. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  718. if (enable) {
  719. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  720. } else {
  721. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  722. }
  723. if (new != pci_command) {
  724. pci_write_config_word(pdev, PCI_COMMAND, new);
  725. }
  726. }
  727. #ifndef HAVE_ARCH_PCI_SET_DMA_MASK
  728. /*
  729. * These can be overridden by arch-specific implementations
  730. */
  731. int
  732. pci_set_dma_mask(struct pci_dev *dev, u64 mask)
  733. {
  734. if (!pci_dma_supported(dev, mask))
  735. return -EIO;
  736. dev->dma_mask = mask;
  737. return 0;
  738. }
  739. int
  740. pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
  741. {
  742. if (!pci_dma_supported(dev, mask))
  743. return -EIO;
  744. dev->dev.coherent_dma_mask = mask;
  745. return 0;
  746. }
  747. #endif
  748. static int __devinit pci_init(void)
  749. {
  750. struct pci_dev *dev = NULL;
  751. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  752. pci_fixup_device(pci_fixup_final, dev);
  753. }
  754. return 0;
  755. }
  756. static int __devinit pci_setup(char *str)
  757. {
  758. while (str) {
  759. char *k = strchr(str, ',');
  760. if (k)
  761. *k++ = 0;
  762. if (*str && (str = pcibios_setup(str)) && *str) {
  763. /* PCI layer options should be handled here */
  764. printk(KERN_ERR "PCI: Unknown option `%s'\n", str);
  765. }
  766. str = k;
  767. }
  768. return 1;
  769. }
  770. device_initcall(pci_init);
  771. __setup("pci=", pci_setup);
  772. #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
  773. /* FIXME: Some boxes have multiple ISA bridges! */
  774. struct pci_dev *isa_bridge;
  775. EXPORT_SYMBOL(isa_bridge);
  776. #endif
  777. EXPORT_SYMBOL_GPL(pci_restore_bars);
  778. EXPORT_SYMBOL(pci_enable_device_bars);
  779. EXPORT_SYMBOL(pci_enable_device);
  780. EXPORT_SYMBOL(pci_disable_device);
  781. EXPORT_SYMBOL(pci_max_busnr);
  782. EXPORT_SYMBOL(pci_bus_max_busnr);
  783. EXPORT_SYMBOL(pci_find_capability);
  784. EXPORT_SYMBOL(pci_bus_find_capability);
  785. EXPORT_SYMBOL(pci_release_regions);
  786. EXPORT_SYMBOL(pci_request_regions);
  787. EXPORT_SYMBOL(pci_release_region);
  788. EXPORT_SYMBOL(pci_request_region);
  789. EXPORT_SYMBOL(pci_set_master);
  790. EXPORT_SYMBOL(pci_set_mwi);
  791. EXPORT_SYMBOL(pci_clear_mwi);
  792. EXPORT_SYMBOL_GPL(pci_intx);
  793. EXPORT_SYMBOL(pci_set_dma_mask);
  794. EXPORT_SYMBOL(pci_set_consistent_dma_mask);
  795. EXPORT_SYMBOL(pci_assign_resource);
  796. EXPORT_SYMBOL(pci_find_parent_resource);
  797. EXPORT_SYMBOL(pci_set_power_state);
  798. EXPORT_SYMBOL(pci_save_state);
  799. EXPORT_SYMBOL(pci_restore_state);
  800. EXPORT_SYMBOL(pci_enable_wake);
  801. /* Quirk info */
  802. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  803. EXPORT_SYMBOL(pci_pci_problems);