i915_dma.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/vgaarb.h>
  37. #include <linux/acpi.h>
  38. #include <linux/pnp.h>
  39. #include <linux/vga_switcheroo.h>
  40. #include <linux/slab.h>
  41. /**
  42. * Sets up the hardware status page for devices that need a physical address
  43. * in the register.
  44. */
  45. static int i915_init_phys_hws(struct drm_device *dev)
  46. {
  47. drm_i915_private_t *dev_priv = dev->dev_private;
  48. /* Program Hardware Status Page */
  49. dev_priv->status_page_dmah =
  50. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  51. if (!dev_priv->status_page_dmah) {
  52. DRM_ERROR("Can not allocate hardware status page\n");
  53. return -ENOMEM;
  54. }
  55. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  56. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  57. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  58. if (IS_I965G(dev))
  59. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  60. 0xf0;
  61. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  62. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  63. return 0;
  64. }
  65. /**
  66. * Frees the hardware status page, whether it's a physical address or a virtual
  67. * address set up by the X Server.
  68. */
  69. static void i915_free_hws(struct drm_device *dev)
  70. {
  71. drm_i915_private_t *dev_priv = dev->dev_private;
  72. if (dev_priv->status_page_dmah) {
  73. drm_pci_free(dev, dev_priv->status_page_dmah);
  74. dev_priv->status_page_dmah = NULL;
  75. }
  76. if (dev_priv->status_gfx_addr) {
  77. dev_priv->status_gfx_addr = 0;
  78. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  79. }
  80. /* Need to rewrite hardware status page */
  81. I915_WRITE(HWS_PGA, 0x1ffff000);
  82. }
  83. void i915_kernel_lost_context(struct drm_device * dev)
  84. {
  85. drm_i915_private_t *dev_priv = dev->dev_private;
  86. struct drm_i915_master_private *master_priv;
  87. drm_i915_ring_buffer_t *ring = &(dev_priv->render_ring);
  88. /*
  89. * We should never lose context on the ring with modesetting
  90. * as we don't expose it to userspace
  91. */
  92. if (drm_core_check_feature(dev, DRIVER_MODESET))
  93. return;
  94. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  95. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  96. ring->space = ring->head - (ring->tail + 8);
  97. if (ring->space < 0)
  98. ring->space += ring->Size;
  99. if (!dev->primary->master)
  100. return;
  101. master_priv = dev->primary->master->driver_priv;
  102. if (ring->head == ring->tail && master_priv->sarea_priv)
  103. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  104. }
  105. static int i915_dma_cleanup(struct drm_device * dev)
  106. {
  107. drm_i915_private_t *dev_priv = dev->dev_private;
  108. /* Make sure interrupts are disabled here because the uninstall ioctl
  109. * may not have been called from userspace and after dev_private
  110. * is freed, it's too late.
  111. */
  112. if (dev->irq_enabled)
  113. drm_irq_uninstall(dev);
  114. if (dev_priv->render_ring.virtual_start) {
  115. drm_core_ioremapfree(&dev_priv->render_ring.map, dev);
  116. dev_priv->render_ring.virtual_start = NULL;
  117. dev_priv->render_ring.map.handle = NULL;
  118. dev_priv->render_ring.map.size = 0;
  119. }
  120. /* Clear the HWS virtual address at teardown */
  121. if (I915_NEED_GFX_HWS(dev))
  122. i915_free_hws(dev);
  123. return 0;
  124. }
  125. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  126. {
  127. drm_i915_private_t *dev_priv = dev->dev_private;
  128. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  129. master_priv->sarea = drm_getsarea(dev);
  130. if (master_priv->sarea) {
  131. master_priv->sarea_priv = (drm_i915_sarea_t *)
  132. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  133. } else {
  134. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  135. }
  136. if (init->ring_size != 0) {
  137. if (dev_priv->render_ring.ring_obj != NULL) {
  138. i915_dma_cleanup(dev);
  139. DRM_ERROR("Client tried to initialize ringbuffer in "
  140. "GEM mode\n");
  141. return -EINVAL;
  142. }
  143. dev_priv->render_ring.Size = init->ring_size;
  144. dev_priv->render_ring.map.offset = init->ring_start;
  145. dev_priv->render_ring.map.size = init->ring_size;
  146. dev_priv->render_ring.map.type = 0;
  147. dev_priv->render_ring.map.flags = 0;
  148. dev_priv->render_ring.map.mtrr = 0;
  149. drm_core_ioremap_wc(&dev_priv->render_ring.map, dev);
  150. if (dev_priv->render_ring.map.handle == NULL) {
  151. i915_dma_cleanup(dev);
  152. DRM_ERROR("can not ioremap virtual address for"
  153. " ring buffer\n");
  154. return -ENOMEM;
  155. }
  156. }
  157. dev_priv->render_ring.virtual_start = dev_priv->render_ring.map.handle;
  158. dev_priv->cpp = init->cpp;
  159. dev_priv->back_offset = init->back_offset;
  160. dev_priv->front_offset = init->front_offset;
  161. dev_priv->current_page = 0;
  162. if (master_priv->sarea_priv)
  163. master_priv->sarea_priv->pf_current_page = 0;
  164. /* Allow hardware batchbuffers unless told otherwise.
  165. */
  166. dev_priv->allow_batchbuffer = 1;
  167. return 0;
  168. }
  169. static int i915_dma_resume(struct drm_device * dev)
  170. {
  171. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  172. DRM_DEBUG_DRIVER("%s\n", __func__);
  173. if (dev_priv->render_ring.map.handle == NULL) {
  174. DRM_ERROR("can not ioremap virtual address for"
  175. " ring buffer\n");
  176. return -ENOMEM;
  177. }
  178. /* Program Hardware Status Page */
  179. if (!dev_priv->hw_status_page) {
  180. DRM_ERROR("Can not find hardware status page\n");
  181. return -EINVAL;
  182. }
  183. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  184. dev_priv->hw_status_page);
  185. if (dev_priv->status_gfx_addr != 0)
  186. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  187. else
  188. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  189. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  190. return 0;
  191. }
  192. static int i915_dma_init(struct drm_device *dev, void *data,
  193. struct drm_file *file_priv)
  194. {
  195. drm_i915_init_t *init = data;
  196. int retcode = 0;
  197. switch (init->func) {
  198. case I915_INIT_DMA:
  199. retcode = i915_initialize(dev, init);
  200. break;
  201. case I915_CLEANUP_DMA:
  202. retcode = i915_dma_cleanup(dev);
  203. break;
  204. case I915_RESUME_DMA:
  205. retcode = i915_dma_resume(dev);
  206. break;
  207. default:
  208. retcode = -EINVAL;
  209. break;
  210. }
  211. return retcode;
  212. }
  213. /* Implement basically the same security restrictions as hardware does
  214. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  215. *
  216. * Most of the calculations below involve calculating the size of a
  217. * particular instruction. It's important to get the size right as
  218. * that tells us where the next instruction to check is. Any illegal
  219. * instruction detected will be given a size of zero, which is a
  220. * signal to abort the rest of the buffer.
  221. */
  222. static int do_validate_cmd(int cmd)
  223. {
  224. switch (((cmd >> 29) & 0x7)) {
  225. case 0x0:
  226. switch ((cmd >> 23) & 0x3f) {
  227. case 0x0:
  228. return 1; /* MI_NOOP */
  229. case 0x4:
  230. return 1; /* MI_FLUSH */
  231. default:
  232. return 0; /* disallow everything else */
  233. }
  234. break;
  235. case 0x1:
  236. return 0; /* reserved */
  237. case 0x2:
  238. return (cmd & 0xff) + 2; /* 2d commands */
  239. case 0x3:
  240. if (((cmd >> 24) & 0x1f) <= 0x18)
  241. return 1;
  242. switch ((cmd >> 24) & 0x1f) {
  243. case 0x1c:
  244. return 1;
  245. case 0x1d:
  246. switch ((cmd >> 16) & 0xff) {
  247. case 0x3:
  248. return (cmd & 0x1f) + 2;
  249. case 0x4:
  250. return (cmd & 0xf) + 2;
  251. default:
  252. return (cmd & 0xffff) + 2;
  253. }
  254. case 0x1e:
  255. if (cmd & (1 << 23))
  256. return (cmd & 0xffff) + 1;
  257. else
  258. return 1;
  259. case 0x1f:
  260. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  261. return (cmd & 0x1ffff) + 2;
  262. else if (cmd & (1 << 17)) /* indirect random */
  263. if ((cmd & 0xffff) == 0)
  264. return 0; /* unknown length, too hard */
  265. else
  266. return (((cmd & 0xffff) + 1) / 2) + 1;
  267. else
  268. return 2; /* indirect sequential */
  269. default:
  270. return 0;
  271. }
  272. default:
  273. return 0;
  274. }
  275. return 0;
  276. }
  277. static int validate_cmd(int cmd)
  278. {
  279. int ret = do_validate_cmd(cmd);
  280. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  281. return ret;
  282. }
  283. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  284. {
  285. drm_i915_private_t *dev_priv = dev->dev_private;
  286. int i;
  287. RING_LOCALS;
  288. if ((dwords+1) * sizeof(int) >= dev_priv->render_ring.Size - 8)
  289. return -EINVAL;
  290. BEGIN_LP_RING((dwords+1)&~1);
  291. for (i = 0; i < dwords;) {
  292. int cmd, sz;
  293. cmd = buffer[i];
  294. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  295. return -EINVAL;
  296. OUT_RING(cmd);
  297. while (++i, --sz) {
  298. OUT_RING(buffer[i]);
  299. }
  300. }
  301. if (dwords & 1)
  302. OUT_RING(0);
  303. ADVANCE_LP_RING();
  304. return 0;
  305. }
  306. int
  307. i915_emit_box(struct drm_device *dev,
  308. struct drm_clip_rect *boxes,
  309. int i, int DR1, int DR4)
  310. {
  311. drm_i915_private_t *dev_priv = dev->dev_private;
  312. struct drm_clip_rect box = boxes[i];
  313. RING_LOCALS;
  314. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  315. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  316. box.x1, box.y1, box.x2, box.y2);
  317. return -EINVAL;
  318. }
  319. if (IS_I965G(dev)) {
  320. BEGIN_LP_RING(4);
  321. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  322. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  323. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  324. OUT_RING(DR4);
  325. ADVANCE_LP_RING();
  326. } else {
  327. BEGIN_LP_RING(6);
  328. OUT_RING(GFX_OP_DRAWRECT_INFO);
  329. OUT_RING(DR1);
  330. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  331. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  332. OUT_RING(DR4);
  333. OUT_RING(0);
  334. ADVANCE_LP_RING();
  335. }
  336. return 0;
  337. }
  338. /* XXX: Emitting the counter should really be moved to part of the IRQ
  339. * emit. For now, do it in both places:
  340. */
  341. static void i915_emit_breadcrumb(struct drm_device *dev)
  342. {
  343. drm_i915_private_t *dev_priv = dev->dev_private;
  344. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  345. RING_LOCALS;
  346. dev_priv->counter++;
  347. if (dev_priv->counter > 0x7FFFFFFFUL)
  348. dev_priv->counter = 0;
  349. if (master_priv->sarea_priv)
  350. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  351. BEGIN_LP_RING(4);
  352. OUT_RING(MI_STORE_DWORD_INDEX);
  353. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  354. OUT_RING(dev_priv->counter);
  355. OUT_RING(0);
  356. ADVANCE_LP_RING();
  357. }
  358. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  359. drm_i915_cmdbuffer_t *cmd,
  360. struct drm_clip_rect *cliprects,
  361. void *cmdbuf)
  362. {
  363. int nbox = cmd->num_cliprects;
  364. int i = 0, count, ret;
  365. if (cmd->sz & 0x3) {
  366. DRM_ERROR("alignment");
  367. return -EINVAL;
  368. }
  369. i915_kernel_lost_context(dev);
  370. count = nbox ? nbox : 1;
  371. for (i = 0; i < count; i++) {
  372. if (i < nbox) {
  373. ret = i915_emit_box(dev, cliprects, i,
  374. cmd->DR1, cmd->DR4);
  375. if (ret)
  376. return ret;
  377. }
  378. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  379. if (ret)
  380. return ret;
  381. }
  382. i915_emit_breadcrumb(dev);
  383. return 0;
  384. }
  385. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  386. drm_i915_batchbuffer_t * batch,
  387. struct drm_clip_rect *cliprects)
  388. {
  389. drm_i915_private_t *dev_priv = dev->dev_private;
  390. int nbox = batch->num_cliprects;
  391. int i = 0, count;
  392. RING_LOCALS;
  393. if ((batch->start | batch->used) & 0x7) {
  394. DRM_ERROR("alignment");
  395. return -EINVAL;
  396. }
  397. i915_kernel_lost_context(dev);
  398. count = nbox ? nbox : 1;
  399. for (i = 0; i < count; i++) {
  400. if (i < nbox) {
  401. int ret = i915_emit_box(dev, cliprects, i,
  402. batch->DR1, batch->DR4);
  403. if (ret)
  404. return ret;
  405. }
  406. if (!IS_I830(dev) && !IS_845G(dev)) {
  407. BEGIN_LP_RING(2);
  408. if (IS_I965G(dev)) {
  409. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  410. OUT_RING(batch->start);
  411. } else {
  412. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  413. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  414. }
  415. ADVANCE_LP_RING();
  416. } else {
  417. BEGIN_LP_RING(4);
  418. OUT_RING(MI_BATCH_BUFFER);
  419. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  420. OUT_RING(batch->start + batch->used - 4);
  421. OUT_RING(0);
  422. ADVANCE_LP_RING();
  423. }
  424. }
  425. i915_emit_breadcrumb(dev);
  426. return 0;
  427. }
  428. static int i915_dispatch_flip(struct drm_device * dev)
  429. {
  430. drm_i915_private_t *dev_priv = dev->dev_private;
  431. struct drm_i915_master_private *master_priv =
  432. dev->primary->master->driver_priv;
  433. RING_LOCALS;
  434. if (!master_priv->sarea_priv)
  435. return -EINVAL;
  436. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  437. __func__,
  438. dev_priv->current_page,
  439. master_priv->sarea_priv->pf_current_page);
  440. i915_kernel_lost_context(dev);
  441. BEGIN_LP_RING(2);
  442. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  443. OUT_RING(0);
  444. ADVANCE_LP_RING();
  445. BEGIN_LP_RING(6);
  446. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  447. OUT_RING(0);
  448. if (dev_priv->current_page == 0) {
  449. OUT_RING(dev_priv->back_offset);
  450. dev_priv->current_page = 1;
  451. } else {
  452. OUT_RING(dev_priv->front_offset);
  453. dev_priv->current_page = 0;
  454. }
  455. OUT_RING(0);
  456. ADVANCE_LP_RING();
  457. BEGIN_LP_RING(2);
  458. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  459. OUT_RING(0);
  460. ADVANCE_LP_RING();
  461. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  462. BEGIN_LP_RING(4);
  463. OUT_RING(MI_STORE_DWORD_INDEX);
  464. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  465. OUT_RING(dev_priv->counter);
  466. OUT_RING(0);
  467. ADVANCE_LP_RING();
  468. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  469. return 0;
  470. }
  471. static int i915_quiescent(struct drm_device * dev)
  472. {
  473. drm_i915_private_t *dev_priv = dev->dev_private;
  474. i915_kernel_lost_context(dev);
  475. return i915_wait_ring(dev, dev_priv->render_ring.Size - 8, __func__);
  476. }
  477. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  478. struct drm_file *file_priv)
  479. {
  480. int ret;
  481. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  482. mutex_lock(&dev->struct_mutex);
  483. ret = i915_quiescent(dev);
  484. mutex_unlock(&dev->struct_mutex);
  485. return ret;
  486. }
  487. static int i915_batchbuffer(struct drm_device *dev, void *data,
  488. struct drm_file *file_priv)
  489. {
  490. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  491. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  492. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  493. master_priv->sarea_priv;
  494. drm_i915_batchbuffer_t *batch = data;
  495. int ret;
  496. struct drm_clip_rect *cliprects = NULL;
  497. if (!dev_priv->allow_batchbuffer) {
  498. DRM_ERROR("Batchbuffer ioctl disabled\n");
  499. return -EINVAL;
  500. }
  501. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  502. batch->start, batch->used, batch->num_cliprects);
  503. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  504. if (batch->num_cliprects < 0)
  505. return -EINVAL;
  506. if (batch->num_cliprects) {
  507. cliprects = kcalloc(batch->num_cliprects,
  508. sizeof(struct drm_clip_rect),
  509. GFP_KERNEL);
  510. if (cliprects == NULL)
  511. return -ENOMEM;
  512. ret = copy_from_user(cliprects, batch->cliprects,
  513. batch->num_cliprects *
  514. sizeof(struct drm_clip_rect));
  515. if (ret != 0)
  516. goto fail_free;
  517. }
  518. mutex_lock(&dev->struct_mutex);
  519. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  520. mutex_unlock(&dev->struct_mutex);
  521. if (sarea_priv)
  522. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  523. fail_free:
  524. kfree(cliprects);
  525. return ret;
  526. }
  527. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  528. struct drm_file *file_priv)
  529. {
  530. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  531. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  532. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  533. master_priv->sarea_priv;
  534. drm_i915_cmdbuffer_t *cmdbuf = data;
  535. struct drm_clip_rect *cliprects = NULL;
  536. void *batch_data;
  537. int ret;
  538. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  539. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  540. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  541. if (cmdbuf->num_cliprects < 0)
  542. return -EINVAL;
  543. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  544. if (batch_data == NULL)
  545. return -ENOMEM;
  546. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  547. if (ret != 0)
  548. goto fail_batch_free;
  549. if (cmdbuf->num_cliprects) {
  550. cliprects = kcalloc(cmdbuf->num_cliprects,
  551. sizeof(struct drm_clip_rect), GFP_KERNEL);
  552. if (cliprects == NULL) {
  553. ret = -ENOMEM;
  554. goto fail_batch_free;
  555. }
  556. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  557. cmdbuf->num_cliprects *
  558. sizeof(struct drm_clip_rect));
  559. if (ret != 0)
  560. goto fail_clip_free;
  561. }
  562. mutex_lock(&dev->struct_mutex);
  563. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  564. mutex_unlock(&dev->struct_mutex);
  565. if (ret) {
  566. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  567. goto fail_clip_free;
  568. }
  569. if (sarea_priv)
  570. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  571. fail_clip_free:
  572. kfree(cliprects);
  573. fail_batch_free:
  574. kfree(batch_data);
  575. return ret;
  576. }
  577. static int i915_flip_bufs(struct drm_device *dev, void *data,
  578. struct drm_file *file_priv)
  579. {
  580. int ret;
  581. DRM_DEBUG_DRIVER("%s\n", __func__);
  582. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  583. mutex_lock(&dev->struct_mutex);
  584. ret = i915_dispatch_flip(dev);
  585. mutex_unlock(&dev->struct_mutex);
  586. return ret;
  587. }
  588. static int i915_getparam(struct drm_device *dev, void *data,
  589. struct drm_file *file_priv)
  590. {
  591. drm_i915_private_t *dev_priv = dev->dev_private;
  592. drm_i915_getparam_t *param = data;
  593. int value;
  594. if (!dev_priv) {
  595. DRM_ERROR("called with no initialization\n");
  596. return -EINVAL;
  597. }
  598. switch (param->param) {
  599. case I915_PARAM_IRQ_ACTIVE:
  600. value = dev->pdev->irq ? 1 : 0;
  601. break;
  602. case I915_PARAM_ALLOW_BATCHBUFFER:
  603. value = dev_priv->allow_batchbuffer ? 1 : 0;
  604. break;
  605. case I915_PARAM_LAST_DISPATCH:
  606. value = READ_BREADCRUMB(dev_priv);
  607. break;
  608. case I915_PARAM_CHIPSET_ID:
  609. value = dev->pci_device;
  610. break;
  611. case I915_PARAM_HAS_GEM:
  612. value = dev_priv->has_gem;
  613. break;
  614. case I915_PARAM_NUM_FENCES_AVAIL:
  615. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  616. break;
  617. case I915_PARAM_HAS_OVERLAY:
  618. value = dev_priv->overlay ? 1 : 0;
  619. break;
  620. case I915_PARAM_HAS_PAGEFLIPPING:
  621. value = 1;
  622. break;
  623. case I915_PARAM_HAS_EXECBUF2:
  624. /* depends on GEM */
  625. value = dev_priv->has_gem;
  626. break;
  627. default:
  628. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  629. param->param);
  630. return -EINVAL;
  631. }
  632. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  633. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  634. return -EFAULT;
  635. }
  636. return 0;
  637. }
  638. static int i915_setparam(struct drm_device *dev, void *data,
  639. struct drm_file *file_priv)
  640. {
  641. drm_i915_private_t *dev_priv = dev->dev_private;
  642. drm_i915_setparam_t *param = data;
  643. if (!dev_priv) {
  644. DRM_ERROR("called with no initialization\n");
  645. return -EINVAL;
  646. }
  647. switch (param->param) {
  648. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  649. break;
  650. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  651. dev_priv->tex_lru_log_granularity = param->value;
  652. break;
  653. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  654. dev_priv->allow_batchbuffer = param->value;
  655. break;
  656. case I915_SETPARAM_NUM_USED_FENCES:
  657. if (param->value > dev_priv->num_fence_regs ||
  658. param->value < 0)
  659. return -EINVAL;
  660. /* Userspace can use first N regs */
  661. dev_priv->fence_reg_start = param->value;
  662. break;
  663. default:
  664. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  665. param->param);
  666. return -EINVAL;
  667. }
  668. return 0;
  669. }
  670. static int i915_set_status_page(struct drm_device *dev, void *data,
  671. struct drm_file *file_priv)
  672. {
  673. drm_i915_private_t *dev_priv = dev->dev_private;
  674. drm_i915_hws_addr_t *hws = data;
  675. if (!I915_NEED_GFX_HWS(dev))
  676. return -EINVAL;
  677. if (!dev_priv) {
  678. DRM_ERROR("called with no initialization\n");
  679. return -EINVAL;
  680. }
  681. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  682. WARN(1, "tried to set status page when mode setting active\n");
  683. return 0;
  684. }
  685. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  686. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  687. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  688. dev_priv->hws_map.size = 4*1024;
  689. dev_priv->hws_map.type = 0;
  690. dev_priv->hws_map.flags = 0;
  691. dev_priv->hws_map.mtrr = 0;
  692. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  693. if (dev_priv->hws_map.handle == NULL) {
  694. i915_dma_cleanup(dev);
  695. dev_priv->status_gfx_addr = 0;
  696. DRM_ERROR("can not ioremap virtual address for"
  697. " G33 hw status page\n");
  698. return -ENOMEM;
  699. }
  700. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  701. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  702. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  703. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  704. dev_priv->status_gfx_addr);
  705. DRM_DEBUG_DRIVER("load hws at %p\n",
  706. dev_priv->hw_status_page);
  707. return 0;
  708. }
  709. static int i915_get_bridge_dev(struct drm_device *dev)
  710. {
  711. struct drm_i915_private *dev_priv = dev->dev_private;
  712. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  713. if (!dev_priv->bridge_dev) {
  714. DRM_ERROR("bridge device not found\n");
  715. return -1;
  716. }
  717. return 0;
  718. }
  719. #define MCHBAR_I915 0x44
  720. #define MCHBAR_I965 0x48
  721. #define MCHBAR_SIZE (4*4096)
  722. #define DEVEN_REG 0x54
  723. #define DEVEN_MCHBAR_EN (1 << 28)
  724. /* Allocate space for the MCH regs if needed, return nonzero on error */
  725. static int
  726. intel_alloc_mchbar_resource(struct drm_device *dev)
  727. {
  728. drm_i915_private_t *dev_priv = dev->dev_private;
  729. int reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  730. u32 temp_lo, temp_hi = 0;
  731. u64 mchbar_addr;
  732. int ret = 0;
  733. if (IS_I965G(dev))
  734. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  735. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  736. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  737. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  738. #ifdef CONFIG_PNP
  739. if (mchbar_addr &&
  740. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE)) {
  741. ret = 0;
  742. goto out;
  743. }
  744. #endif
  745. /* Get some space for it */
  746. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus, &dev_priv->mch_res,
  747. MCHBAR_SIZE, MCHBAR_SIZE,
  748. PCIBIOS_MIN_MEM,
  749. 0, pcibios_align_resource,
  750. dev_priv->bridge_dev);
  751. if (ret) {
  752. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  753. dev_priv->mch_res.start = 0;
  754. goto out;
  755. }
  756. if (IS_I965G(dev))
  757. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  758. upper_32_bits(dev_priv->mch_res.start));
  759. pci_write_config_dword(dev_priv->bridge_dev, reg,
  760. lower_32_bits(dev_priv->mch_res.start));
  761. out:
  762. return ret;
  763. }
  764. /* Setup MCHBAR if possible, return true if we should disable it again */
  765. static void
  766. intel_setup_mchbar(struct drm_device *dev)
  767. {
  768. drm_i915_private_t *dev_priv = dev->dev_private;
  769. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  770. u32 temp;
  771. bool enabled;
  772. dev_priv->mchbar_need_disable = false;
  773. if (IS_I915G(dev) || IS_I915GM(dev)) {
  774. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  775. enabled = !!(temp & DEVEN_MCHBAR_EN);
  776. } else {
  777. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  778. enabled = temp & 1;
  779. }
  780. /* If it's already enabled, don't have to do anything */
  781. if (enabled)
  782. return;
  783. if (intel_alloc_mchbar_resource(dev))
  784. return;
  785. dev_priv->mchbar_need_disable = true;
  786. /* Space is allocated or reserved, so enable it. */
  787. if (IS_I915G(dev) || IS_I915GM(dev)) {
  788. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  789. temp | DEVEN_MCHBAR_EN);
  790. } else {
  791. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  792. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  793. }
  794. }
  795. static void
  796. intel_teardown_mchbar(struct drm_device *dev)
  797. {
  798. drm_i915_private_t *dev_priv = dev->dev_private;
  799. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  800. u32 temp;
  801. if (dev_priv->mchbar_need_disable) {
  802. if (IS_I915G(dev) || IS_I915GM(dev)) {
  803. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  804. temp &= ~DEVEN_MCHBAR_EN;
  805. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  806. } else {
  807. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  808. temp &= ~1;
  809. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  810. }
  811. }
  812. if (dev_priv->mch_res.start)
  813. release_resource(&dev_priv->mch_res);
  814. }
  815. /**
  816. * i915_probe_agp - get AGP bootup configuration
  817. * @pdev: PCI device
  818. * @aperture_size: returns AGP aperture configured size
  819. * @preallocated_size: returns size of BIOS preallocated AGP space
  820. *
  821. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  822. * some RAM for the framebuffer at early boot. This code figures out
  823. * how much was set aside so we can use it for our own purposes.
  824. */
  825. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  826. uint32_t *preallocated_size,
  827. uint32_t *start)
  828. {
  829. struct drm_i915_private *dev_priv = dev->dev_private;
  830. u16 tmp = 0;
  831. unsigned long overhead;
  832. unsigned long stolen;
  833. /* Get the fb aperture size and "stolen" memory amount. */
  834. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  835. *aperture_size = 1024 * 1024;
  836. *preallocated_size = 1024 * 1024;
  837. switch (dev->pdev->device) {
  838. case PCI_DEVICE_ID_INTEL_82830_CGC:
  839. case PCI_DEVICE_ID_INTEL_82845G_IG:
  840. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  841. case PCI_DEVICE_ID_INTEL_82865_IG:
  842. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  843. *aperture_size *= 64;
  844. else
  845. *aperture_size *= 128;
  846. break;
  847. default:
  848. /* 9xx supports large sizes, just look at the length */
  849. *aperture_size = pci_resource_len(dev->pdev, 2);
  850. break;
  851. }
  852. /*
  853. * Some of the preallocated space is taken by the GTT
  854. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  855. */
  856. if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev))
  857. overhead = 4096;
  858. else
  859. overhead = (*aperture_size / 1024) + 4096;
  860. if (IS_GEN6(dev)) {
  861. /* SNB has memory control reg at 0x50.w */
  862. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &tmp);
  863. switch (tmp & SNB_GMCH_GMS_STOLEN_MASK) {
  864. case INTEL_855_GMCH_GMS_DISABLED:
  865. DRM_ERROR("video memory is disabled\n");
  866. return -1;
  867. case SNB_GMCH_GMS_STOLEN_32M:
  868. stolen = 32 * 1024 * 1024;
  869. break;
  870. case SNB_GMCH_GMS_STOLEN_64M:
  871. stolen = 64 * 1024 * 1024;
  872. break;
  873. case SNB_GMCH_GMS_STOLEN_96M:
  874. stolen = 96 * 1024 * 1024;
  875. break;
  876. case SNB_GMCH_GMS_STOLEN_128M:
  877. stolen = 128 * 1024 * 1024;
  878. break;
  879. case SNB_GMCH_GMS_STOLEN_160M:
  880. stolen = 160 * 1024 * 1024;
  881. break;
  882. case SNB_GMCH_GMS_STOLEN_192M:
  883. stolen = 192 * 1024 * 1024;
  884. break;
  885. case SNB_GMCH_GMS_STOLEN_224M:
  886. stolen = 224 * 1024 * 1024;
  887. break;
  888. case SNB_GMCH_GMS_STOLEN_256M:
  889. stolen = 256 * 1024 * 1024;
  890. break;
  891. case SNB_GMCH_GMS_STOLEN_288M:
  892. stolen = 288 * 1024 * 1024;
  893. break;
  894. case SNB_GMCH_GMS_STOLEN_320M:
  895. stolen = 320 * 1024 * 1024;
  896. break;
  897. case SNB_GMCH_GMS_STOLEN_352M:
  898. stolen = 352 * 1024 * 1024;
  899. break;
  900. case SNB_GMCH_GMS_STOLEN_384M:
  901. stolen = 384 * 1024 * 1024;
  902. break;
  903. case SNB_GMCH_GMS_STOLEN_416M:
  904. stolen = 416 * 1024 * 1024;
  905. break;
  906. case SNB_GMCH_GMS_STOLEN_448M:
  907. stolen = 448 * 1024 * 1024;
  908. break;
  909. case SNB_GMCH_GMS_STOLEN_480M:
  910. stolen = 480 * 1024 * 1024;
  911. break;
  912. case SNB_GMCH_GMS_STOLEN_512M:
  913. stolen = 512 * 1024 * 1024;
  914. break;
  915. default:
  916. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  917. tmp & SNB_GMCH_GMS_STOLEN_MASK);
  918. return -1;
  919. }
  920. } else {
  921. switch (tmp & INTEL_GMCH_GMS_MASK) {
  922. case INTEL_855_GMCH_GMS_DISABLED:
  923. DRM_ERROR("video memory is disabled\n");
  924. return -1;
  925. case INTEL_855_GMCH_GMS_STOLEN_1M:
  926. stolen = 1 * 1024 * 1024;
  927. break;
  928. case INTEL_855_GMCH_GMS_STOLEN_4M:
  929. stolen = 4 * 1024 * 1024;
  930. break;
  931. case INTEL_855_GMCH_GMS_STOLEN_8M:
  932. stolen = 8 * 1024 * 1024;
  933. break;
  934. case INTEL_855_GMCH_GMS_STOLEN_16M:
  935. stolen = 16 * 1024 * 1024;
  936. break;
  937. case INTEL_855_GMCH_GMS_STOLEN_32M:
  938. stolen = 32 * 1024 * 1024;
  939. break;
  940. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  941. stolen = 48 * 1024 * 1024;
  942. break;
  943. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  944. stolen = 64 * 1024 * 1024;
  945. break;
  946. case INTEL_GMCH_GMS_STOLEN_128M:
  947. stolen = 128 * 1024 * 1024;
  948. break;
  949. case INTEL_GMCH_GMS_STOLEN_256M:
  950. stolen = 256 * 1024 * 1024;
  951. break;
  952. case INTEL_GMCH_GMS_STOLEN_96M:
  953. stolen = 96 * 1024 * 1024;
  954. break;
  955. case INTEL_GMCH_GMS_STOLEN_160M:
  956. stolen = 160 * 1024 * 1024;
  957. break;
  958. case INTEL_GMCH_GMS_STOLEN_224M:
  959. stolen = 224 * 1024 * 1024;
  960. break;
  961. case INTEL_GMCH_GMS_STOLEN_352M:
  962. stolen = 352 * 1024 * 1024;
  963. break;
  964. default:
  965. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  966. tmp & INTEL_GMCH_GMS_MASK);
  967. return -1;
  968. }
  969. }
  970. *preallocated_size = stolen - overhead;
  971. *start = overhead;
  972. return 0;
  973. }
  974. #define PTE_ADDRESS_MASK 0xfffff000
  975. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  976. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  977. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  978. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  979. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  980. #define PTE_VALID (1 << 0)
  981. /**
  982. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  983. * @dev: drm device
  984. * @gtt_addr: address to translate
  985. *
  986. * Some chip functions require allocations from stolen space but need the
  987. * physical address of the memory in question. We use this routine
  988. * to get a physical address suitable for register programming from a given
  989. * GTT address.
  990. */
  991. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  992. unsigned long gtt_addr)
  993. {
  994. unsigned long *gtt;
  995. unsigned long entry, phys;
  996. int gtt_bar = IS_I9XX(dev) ? 0 : 1;
  997. int gtt_offset, gtt_size;
  998. if (IS_I965G(dev)) {
  999. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1000. gtt_offset = 2*1024*1024;
  1001. gtt_size = 2*1024*1024;
  1002. } else {
  1003. gtt_offset = 512*1024;
  1004. gtt_size = 512*1024;
  1005. }
  1006. } else {
  1007. gtt_bar = 3;
  1008. gtt_offset = 0;
  1009. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  1010. }
  1011. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  1012. gtt_size);
  1013. if (!gtt) {
  1014. DRM_ERROR("ioremap of GTT failed\n");
  1015. return 0;
  1016. }
  1017. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  1018. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  1019. /* Mask out these reserved bits on this hardware. */
  1020. if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
  1021. IS_I945G(dev) || IS_I945GM(dev)) {
  1022. entry &= ~PTE_ADDRESS_MASK_HIGH;
  1023. }
  1024. /* If it's not a mapping type we know, then bail. */
  1025. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  1026. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  1027. iounmap(gtt);
  1028. return 0;
  1029. }
  1030. if (!(entry & PTE_VALID)) {
  1031. DRM_ERROR("bad GTT entry in stolen space\n");
  1032. iounmap(gtt);
  1033. return 0;
  1034. }
  1035. iounmap(gtt);
  1036. phys =(entry & PTE_ADDRESS_MASK) |
  1037. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  1038. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  1039. return phys;
  1040. }
  1041. static void i915_warn_stolen(struct drm_device *dev)
  1042. {
  1043. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  1044. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  1045. }
  1046. static void i915_setup_compression(struct drm_device *dev, int size)
  1047. {
  1048. struct drm_i915_private *dev_priv = dev->dev_private;
  1049. struct drm_mm_node *compressed_fb, *compressed_llb;
  1050. unsigned long cfb_base;
  1051. unsigned long ll_base = 0;
  1052. /* Leave 1M for line length buffer & misc. */
  1053. compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
  1054. if (!compressed_fb) {
  1055. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1056. i915_warn_stolen(dev);
  1057. return;
  1058. }
  1059. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  1060. if (!compressed_fb) {
  1061. i915_warn_stolen(dev);
  1062. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1063. return;
  1064. }
  1065. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  1066. if (!cfb_base) {
  1067. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1068. drm_mm_put_block(compressed_fb);
  1069. }
  1070. if (!IS_GM45(dev)) {
  1071. compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
  1072. 4096, 0);
  1073. if (!compressed_llb) {
  1074. i915_warn_stolen(dev);
  1075. return;
  1076. }
  1077. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  1078. if (!compressed_llb) {
  1079. i915_warn_stolen(dev);
  1080. return;
  1081. }
  1082. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  1083. if (!ll_base) {
  1084. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1085. drm_mm_put_block(compressed_fb);
  1086. drm_mm_put_block(compressed_llb);
  1087. }
  1088. }
  1089. dev_priv->cfb_size = size;
  1090. intel_disable_fbc(dev);
  1091. dev_priv->compressed_fb = compressed_fb;
  1092. if (IS_GM45(dev)) {
  1093. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  1094. } else {
  1095. I915_WRITE(FBC_CFB_BASE, cfb_base);
  1096. I915_WRITE(FBC_LL_BASE, ll_base);
  1097. dev_priv->compressed_llb = compressed_llb;
  1098. }
  1099. DRM_DEBUG("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  1100. ll_base, size >> 20);
  1101. }
  1102. static void i915_cleanup_compression(struct drm_device *dev)
  1103. {
  1104. struct drm_i915_private *dev_priv = dev->dev_private;
  1105. drm_mm_put_block(dev_priv->compressed_fb);
  1106. if (!IS_GM45(dev))
  1107. drm_mm_put_block(dev_priv->compressed_llb);
  1108. }
  1109. /* true = enable decode, false = disable decoder */
  1110. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1111. {
  1112. struct drm_device *dev = cookie;
  1113. intel_modeset_vga_set_state(dev, state);
  1114. if (state)
  1115. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1116. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1117. else
  1118. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1119. }
  1120. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1121. {
  1122. struct drm_device *dev = pci_get_drvdata(pdev);
  1123. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1124. if (state == VGA_SWITCHEROO_ON) {
  1125. printk(KERN_INFO "i915: switched off\n");
  1126. /* i915 resume handler doesn't set to D0 */
  1127. pci_set_power_state(dev->pdev, PCI_D0);
  1128. i915_resume(dev);
  1129. } else {
  1130. printk(KERN_ERR "i915: switched off\n");
  1131. i915_suspend(dev, pmm);
  1132. }
  1133. }
  1134. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1135. {
  1136. struct drm_device *dev = pci_get_drvdata(pdev);
  1137. bool can_switch;
  1138. spin_lock(&dev->count_lock);
  1139. can_switch = (dev->open_count == 0);
  1140. spin_unlock(&dev->count_lock);
  1141. return can_switch;
  1142. }
  1143. static int i915_load_modeset_init(struct drm_device *dev,
  1144. unsigned long prealloc_start,
  1145. unsigned long prealloc_size,
  1146. unsigned long agp_size)
  1147. {
  1148. struct drm_i915_private *dev_priv = dev->dev_private;
  1149. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  1150. int ret = 0;
  1151. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  1152. 0xff000000;
  1153. /* Basic memrange allocator for stolen space (aka vram) */
  1154. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  1155. DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
  1156. /* We're off and running w/KMS */
  1157. dev_priv->mm.suspended = 0;
  1158. /* Let GEM Manage from end of prealloc space to end of aperture.
  1159. *
  1160. * However, leave one page at the end still bound to the scratch page.
  1161. * There are a number of places where the hardware apparently
  1162. * prefetches past the end of the object, and we've seen multiple
  1163. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1164. * at the last page of the aperture. One page should be enough to
  1165. * keep any prefetching inside of the aperture.
  1166. */
  1167. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1168. mutex_lock(&dev->struct_mutex);
  1169. ret = i915_gem_init_ringbuffer(dev);
  1170. mutex_unlock(&dev->struct_mutex);
  1171. if (ret)
  1172. goto out;
  1173. /* Try to set up FBC with a reasonable compressed buffer size */
  1174. if (I915_HAS_FBC(dev) && i915_powersave) {
  1175. int cfb_size;
  1176. /* Try to get an 8M buffer... */
  1177. if (prealloc_size > (9*1024*1024))
  1178. cfb_size = 8*1024*1024;
  1179. else /* fall back to 7/8 of the stolen space */
  1180. cfb_size = prealloc_size * 7 / 8;
  1181. i915_setup_compression(dev, cfb_size);
  1182. }
  1183. /* Allow hardware batchbuffers unless told otherwise.
  1184. */
  1185. dev_priv->allow_batchbuffer = 1;
  1186. ret = intel_init_bios(dev);
  1187. if (ret)
  1188. DRM_INFO("failed to find VBIOS tables\n");
  1189. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1190. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1191. if (ret)
  1192. goto destroy_ringbuffer;
  1193. ret = vga_switcheroo_register_client(dev->pdev,
  1194. i915_switcheroo_set_state,
  1195. i915_switcheroo_can_switch);
  1196. if (ret)
  1197. goto destroy_ringbuffer;
  1198. intel_modeset_init(dev);
  1199. ret = drm_irq_install(dev);
  1200. if (ret)
  1201. goto destroy_ringbuffer;
  1202. /* Always safe in the mode setting case. */
  1203. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1204. dev->vblank_disable_allowed = 1;
  1205. /*
  1206. * Initialize the hardware status page IRQ location.
  1207. */
  1208. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  1209. intel_fbdev_init(dev);
  1210. drm_kms_helper_poll_init(dev);
  1211. return 0;
  1212. destroy_ringbuffer:
  1213. mutex_lock(&dev->struct_mutex);
  1214. i915_gem_cleanup_ringbuffer(dev);
  1215. mutex_unlock(&dev->struct_mutex);
  1216. out:
  1217. return ret;
  1218. }
  1219. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1220. {
  1221. struct drm_i915_master_private *master_priv;
  1222. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1223. if (!master_priv)
  1224. return -ENOMEM;
  1225. master->driver_priv = master_priv;
  1226. return 0;
  1227. }
  1228. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1229. {
  1230. struct drm_i915_master_private *master_priv = master->driver_priv;
  1231. if (!master_priv)
  1232. return;
  1233. kfree(master_priv);
  1234. master->driver_priv = NULL;
  1235. }
  1236. static void i915_get_mem_freq(struct drm_device *dev)
  1237. {
  1238. drm_i915_private_t *dev_priv = dev->dev_private;
  1239. u32 tmp;
  1240. if (!IS_PINEVIEW(dev))
  1241. return;
  1242. tmp = I915_READ(CLKCFG);
  1243. switch (tmp & CLKCFG_FSB_MASK) {
  1244. case CLKCFG_FSB_533:
  1245. dev_priv->fsb_freq = 533; /* 133*4 */
  1246. break;
  1247. case CLKCFG_FSB_800:
  1248. dev_priv->fsb_freq = 800; /* 200*4 */
  1249. break;
  1250. case CLKCFG_FSB_667:
  1251. dev_priv->fsb_freq = 667; /* 167*4 */
  1252. break;
  1253. case CLKCFG_FSB_400:
  1254. dev_priv->fsb_freq = 400; /* 100*4 */
  1255. break;
  1256. }
  1257. switch (tmp & CLKCFG_MEM_MASK) {
  1258. case CLKCFG_MEM_533:
  1259. dev_priv->mem_freq = 533;
  1260. break;
  1261. case CLKCFG_MEM_667:
  1262. dev_priv->mem_freq = 667;
  1263. break;
  1264. case CLKCFG_MEM_800:
  1265. dev_priv->mem_freq = 800;
  1266. break;
  1267. }
  1268. }
  1269. /**
  1270. * i915_driver_load - setup chip and create an initial config
  1271. * @dev: DRM device
  1272. * @flags: startup flags
  1273. *
  1274. * The driver load routine has to do several things:
  1275. * - drive output discovery via intel_modeset_init()
  1276. * - initialize the memory manager
  1277. * - allocate initial config memory
  1278. * - setup the DRM framebuffer with the allocated memory
  1279. */
  1280. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1281. {
  1282. struct drm_i915_private *dev_priv;
  1283. resource_size_t base, size;
  1284. int ret = 0, mmio_bar;
  1285. uint32_t agp_size, prealloc_size, prealloc_start;
  1286. /* i915 has 4 more counters */
  1287. dev->counters += 4;
  1288. dev->types[6] = _DRM_STAT_IRQ;
  1289. dev->types[7] = _DRM_STAT_PRIMARY;
  1290. dev->types[8] = _DRM_STAT_SECONDARY;
  1291. dev->types[9] = _DRM_STAT_DMA;
  1292. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1293. if (dev_priv == NULL)
  1294. return -ENOMEM;
  1295. dev->dev_private = (void *)dev_priv;
  1296. dev_priv->dev = dev;
  1297. dev_priv->info = (struct intel_device_info *) flags;
  1298. /* Add register map (needed for suspend/resume) */
  1299. mmio_bar = IS_I9XX(dev) ? 0 : 1;
  1300. base = drm_get_resource_start(dev, mmio_bar);
  1301. size = drm_get_resource_len(dev, mmio_bar);
  1302. if (i915_get_bridge_dev(dev)) {
  1303. ret = -EIO;
  1304. goto free_priv;
  1305. }
  1306. dev_priv->regs = ioremap(base, size);
  1307. if (!dev_priv->regs) {
  1308. DRM_ERROR("failed to map registers\n");
  1309. ret = -EIO;
  1310. goto put_bridge;
  1311. }
  1312. dev_priv->mm.gtt_mapping =
  1313. io_mapping_create_wc(dev->agp->base,
  1314. dev->agp->agp_info.aper_size * 1024*1024);
  1315. if (dev_priv->mm.gtt_mapping == NULL) {
  1316. ret = -EIO;
  1317. goto out_rmmap;
  1318. }
  1319. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1320. * one would think, because the kernel disables PAT on first
  1321. * generation Core chips because WC PAT gets overridden by a UC
  1322. * MTRR if present. Even if a UC MTRR isn't present.
  1323. */
  1324. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1325. dev->agp->agp_info.aper_size *
  1326. 1024 * 1024,
  1327. MTRR_TYPE_WRCOMB, 1);
  1328. if (dev_priv->mm.gtt_mtrr < 0) {
  1329. DRM_INFO("MTRR allocation failed. Graphics "
  1330. "performance may suffer.\n");
  1331. }
  1332. ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
  1333. if (ret)
  1334. goto out_iomapfree;
  1335. dev_priv->wq = create_singlethread_workqueue("i915");
  1336. if (dev_priv->wq == NULL) {
  1337. DRM_ERROR("Failed to create our workqueue.\n");
  1338. ret = -ENOMEM;
  1339. goto out_iomapfree;
  1340. }
  1341. /* enable GEM by default */
  1342. dev_priv->has_gem = 1;
  1343. if (prealloc_size > agp_size * 3 / 4) {
  1344. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1345. "memory stolen.\n",
  1346. prealloc_size / 1024, agp_size / 1024);
  1347. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1348. "updating the BIOS to fix).\n");
  1349. dev_priv->has_gem = 0;
  1350. }
  1351. if (dev_priv->has_gem == 0 &&
  1352. drm_core_check_feature(dev, DRIVER_MODESET)) {
  1353. DRM_ERROR("kernel modesetting requires GEM, disabling driver.\n");
  1354. ret = -ENODEV;
  1355. goto out_iomapfree;
  1356. }
  1357. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1358. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1359. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1360. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1361. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1362. }
  1363. /* Try to make sure MCHBAR is enabled before poking at it */
  1364. intel_setup_mchbar(dev);
  1365. i915_gem_load(dev);
  1366. /* Init HWS */
  1367. if (!I915_NEED_GFX_HWS(dev)) {
  1368. ret = i915_init_phys_hws(dev);
  1369. if (ret != 0)
  1370. goto out_workqueue_free;
  1371. }
  1372. i915_get_mem_freq(dev);
  1373. /* On the 945G/GM, the chipset reports the MSI capability on the
  1374. * integrated graphics even though the support isn't actually there
  1375. * according to the published specs. It doesn't appear to function
  1376. * correctly in testing on 945G.
  1377. * This may be a side effect of MSI having been made available for PEG
  1378. * and the registers being closely associated.
  1379. *
  1380. * According to chipset errata, on the 965GM, MSI interrupts may
  1381. * be lost or delayed, but we use them anyways to avoid
  1382. * stuck interrupts on some machines.
  1383. */
  1384. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1385. pci_enable_msi(dev->pdev);
  1386. spin_lock_init(&dev_priv->user_irq_lock);
  1387. spin_lock_init(&dev_priv->error_lock);
  1388. dev_priv->user_irq_refcount = 0;
  1389. dev_priv->trace_irq_seqno = 0;
  1390. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1391. if (ret) {
  1392. (void) i915_driver_unload(dev);
  1393. return ret;
  1394. }
  1395. /* Start out suspended */
  1396. dev_priv->mm.suspended = 1;
  1397. intel_detect_pch(dev);
  1398. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1399. ret = i915_load_modeset_init(dev, prealloc_start,
  1400. prealloc_size, agp_size);
  1401. if (ret < 0) {
  1402. DRM_ERROR("failed to init modeset\n");
  1403. goto out_workqueue_free;
  1404. }
  1405. }
  1406. /* Must be done after probing outputs */
  1407. intel_opregion_init(dev, 0);
  1408. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1409. (unsigned long) dev);
  1410. return 0;
  1411. out_workqueue_free:
  1412. destroy_workqueue(dev_priv->wq);
  1413. out_iomapfree:
  1414. io_mapping_free(dev_priv->mm.gtt_mapping);
  1415. out_rmmap:
  1416. iounmap(dev_priv->regs);
  1417. put_bridge:
  1418. pci_dev_put(dev_priv->bridge_dev);
  1419. free_priv:
  1420. kfree(dev_priv);
  1421. return ret;
  1422. }
  1423. int i915_driver_unload(struct drm_device *dev)
  1424. {
  1425. struct drm_i915_private *dev_priv = dev->dev_private;
  1426. i915_destroy_error_state(dev);
  1427. destroy_workqueue(dev_priv->wq);
  1428. del_timer_sync(&dev_priv->hangcheck_timer);
  1429. io_mapping_free(dev_priv->mm.gtt_mapping);
  1430. if (dev_priv->mm.gtt_mtrr >= 0) {
  1431. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1432. dev->agp->agp_info.aper_size * 1024 * 1024);
  1433. dev_priv->mm.gtt_mtrr = -1;
  1434. }
  1435. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1436. intel_modeset_cleanup(dev);
  1437. /*
  1438. * free the memory space allocated for the child device
  1439. * config parsed from VBT
  1440. */
  1441. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1442. kfree(dev_priv->child_dev);
  1443. dev_priv->child_dev = NULL;
  1444. dev_priv->child_dev_num = 0;
  1445. }
  1446. drm_irq_uninstall(dev);
  1447. vga_switcheroo_unregister_client(dev->pdev);
  1448. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1449. }
  1450. if (dev->pdev->msi_enabled)
  1451. pci_disable_msi(dev->pdev);
  1452. if (dev_priv->regs != NULL)
  1453. iounmap(dev_priv->regs);
  1454. intel_opregion_free(dev, 0);
  1455. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1456. i915_gem_free_all_phys_object(dev);
  1457. mutex_lock(&dev->struct_mutex);
  1458. i915_gem_cleanup_ringbuffer(dev);
  1459. mutex_unlock(&dev->struct_mutex);
  1460. if (I915_HAS_FBC(dev) && i915_powersave)
  1461. i915_cleanup_compression(dev);
  1462. drm_mm_takedown(&dev_priv->vram);
  1463. i915_gem_lastclose(dev);
  1464. intel_cleanup_overlay(dev);
  1465. }
  1466. intel_teardown_mchbar(dev);
  1467. pci_dev_put(dev_priv->bridge_dev);
  1468. kfree(dev->dev_private);
  1469. return 0;
  1470. }
  1471. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1472. {
  1473. struct drm_i915_file_private *i915_file_priv;
  1474. DRM_DEBUG_DRIVER("\n");
  1475. i915_file_priv = (struct drm_i915_file_private *)
  1476. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1477. if (!i915_file_priv)
  1478. return -ENOMEM;
  1479. file_priv->driver_priv = i915_file_priv;
  1480. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1481. return 0;
  1482. }
  1483. /**
  1484. * i915_driver_lastclose - clean up after all DRM clients have exited
  1485. * @dev: DRM device
  1486. *
  1487. * Take care of cleaning up after all DRM clients have exited. In the
  1488. * mode setting case, we want to restore the kernel's initial mode (just
  1489. * in case the last client left us in a bad state).
  1490. *
  1491. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1492. * and DMA structures, since the kernel won't be using them, and clea
  1493. * up any GEM state.
  1494. */
  1495. void i915_driver_lastclose(struct drm_device * dev)
  1496. {
  1497. drm_i915_private_t *dev_priv = dev->dev_private;
  1498. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1499. drm_fb_helper_restore();
  1500. vga_switcheroo_process_delayed_switch();
  1501. return;
  1502. }
  1503. i915_gem_lastclose(dev);
  1504. if (dev_priv->agp_heap)
  1505. i915_mem_takedown(&(dev_priv->agp_heap));
  1506. i915_dma_cleanup(dev);
  1507. }
  1508. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1509. {
  1510. drm_i915_private_t *dev_priv = dev->dev_private;
  1511. i915_gem_release(dev, file_priv);
  1512. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1513. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1514. }
  1515. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1516. {
  1517. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1518. kfree(i915_file_priv);
  1519. }
  1520. struct drm_ioctl_desc i915_ioctls[] = {
  1521. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1522. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1523. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1524. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1525. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1526. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1527. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1528. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1529. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1530. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1531. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1532. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1533. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1534. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1535. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1536. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1537. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1538. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1539. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1540. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1541. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1542. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1543. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1544. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1545. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1546. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1547. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1548. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1549. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1550. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1551. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1552. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1553. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1554. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1555. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1556. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1557. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1558. DRM_IOCTL_DEF(DRM_I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1559. DRM_IOCTL_DEF(DRM_I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1560. DRM_IOCTL_DEF(DRM_I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1561. };
  1562. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1563. /**
  1564. * Determine if the device really is AGP or not.
  1565. *
  1566. * All Intel graphics chipsets are treated as AGP, even if they are really
  1567. * PCI-e.
  1568. *
  1569. * \param dev The device to be tested.
  1570. *
  1571. * \returns
  1572. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1573. */
  1574. int i915_driver_device_is_agp(struct drm_device * dev)
  1575. {
  1576. return 1;
  1577. }