pinctrl-rockchip.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571
  1. /*
  2. * Pinctrl driver for Rockchip SoCs
  3. *
  4. * Copyright (c) 2013 MundoReader S.L.
  5. * Author: Heiko Stuebner <heiko@sntech.de>
  6. *
  7. * With some ideas taken from pinctrl-samsung:
  8. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  9. * http://www.samsung.com
  10. * Copyright (c) 2012 Linaro Ltd
  11. * http://www.linaro.org
  12. *
  13. * and pinctrl-at91:
  14. * Copyright (C) 2011-2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as published
  18. * by the Free Software Foundation.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/io.h>
  28. #include <linux/bitops.h>
  29. #include <linux/gpio.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_irq.h>
  32. #include <linux/pinctrl/machine.h>
  33. #include <linux/pinctrl/pinconf.h>
  34. #include <linux/pinctrl/pinctrl.h>
  35. #include <linux/pinctrl/pinmux.h>
  36. #include <linux/pinctrl/pinconf-generic.h>
  37. #include <linux/irqchip/chained_irq.h>
  38. #include <linux/clk.h>
  39. #include <dt-bindings/pinctrl/rockchip.h>
  40. #include "core.h"
  41. #include "pinconf.h"
  42. /* GPIO control registers */
  43. #define GPIO_SWPORT_DR 0x00
  44. #define GPIO_SWPORT_DDR 0x04
  45. #define GPIO_INTEN 0x30
  46. #define GPIO_INTMASK 0x34
  47. #define GPIO_INTTYPE_LEVEL 0x38
  48. #define GPIO_INT_POLARITY 0x3c
  49. #define GPIO_INT_STATUS 0x40
  50. #define GPIO_INT_RAWSTATUS 0x44
  51. #define GPIO_DEBOUNCE 0x48
  52. #define GPIO_PORTS_EOI 0x4c
  53. #define GPIO_EXT_PORT 0x50
  54. #define GPIO_LS_SYNC 0x60
  55. enum rockchip_pinctrl_type {
  56. RK2928,
  57. RK3066B,
  58. RK3188,
  59. };
  60. enum rockchip_pin_bank_type {
  61. COMMON_BANK,
  62. RK3188_BANK0,
  63. };
  64. /**
  65. * @reg_base: register base of the gpio bank
  66. * @reg_pull: optional separate register for additional pull settings
  67. * @clk: clock of the gpio bank
  68. * @irq: interrupt of the gpio bank
  69. * @pin_base: first pin number
  70. * @nr_pins: number of pins in this bank
  71. * @name: name of the bank
  72. * @bank_num: number of the bank, to account for holes
  73. * @valid: are all necessary informations present
  74. * @of_node: dt node of this bank
  75. * @drvdata: common pinctrl basedata
  76. * @domain: irqdomain of the gpio bank
  77. * @gpio_chip: gpiolib chip
  78. * @grange: gpio range
  79. * @slock: spinlock for the gpio bank
  80. */
  81. struct rockchip_pin_bank {
  82. void __iomem *reg_base;
  83. void __iomem *reg_pull;
  84. struct clk *clk;
  85. int irq;
  86. u32 pin_base;
  87. u8 nr_pins;
  88. char *name;
  89. u8 bank_num;
  90. enum rockchip_pin_bank_type bank_type;
  91. bool valid;
  92. struct device_node *of_node;
  93. struct rockchip_pinctrl *drvdata;
  94. struct irq_domain *domain;
  95. struct gpio_chip gpio_chip;
  96. struct pinctrl_gpio_range grange;
  97. spinlock_t slock;
  98. u32 toggle_edge_mode;
  99. };
  100. #define PIN_BANK(id, pins, label) \
  101. { \
  102. .bank_num = id, \
  103. .nr_pins = pins, \
  104. .name = label, \
  105. }
  106. /**
  107. */
  108. struct rockchip_pin_ctrl {
  109. struct rockchip_pin_bank *pin_banks;
  110. u32 nr_banks;
  111. u32 nr_pins;
  112. char *label;
  113. enum rockchip_pinctrl_type type;
  114. int mux_offset;
  115. void (*pull_calc_reg)(struct rockchip_pin_bank *bank, int pin_num,
  116. void __iomem **reg, u8 *bit);
  117. };
  118. struct rockchip_pin_config {
  119. unsigned int func;
  120. unsigned long *configs;
  121. unsigned int nconfigs;
  122. };
  123. /**
  124. * struct rockchip_pin_group: represent group of pins of a pinmux function.
  125. * @name: name of the pin group, used to lookup the group.
  126. * @pins: the pins included in this group.
  127. * @npins: number of pins included in this group.
  128. * @func: the mux function number to be programmed when selected.
  129. * @configs: the config values to be set for each pin
  130. * @nconfigs: number of configs for each pin
  131. */
  132. struct rockchip_pin_group {
  133. const char *name;
  134. unsigned int npins;
  135. unsigned int *pins;
  136. struct rockchip_pin_config *data;
  137. };
  138. /**
  139. * struct rockchip_pmx_func: represent a pin function.
  140. * @name: name of the pin function, used to lookup the function.
  141. * @groups: one or more names of pin groups that provide this function.
  142. * @num_groups: number of groups included in @groups.
  143. */
  144. struct rockchip_pmx_func {
  145. const char *name;
  146. const char **groups;
  147. u8 ngroups;
  148. };
  149. struct rockchip_pinctrl {
  150. void __iomem *reg_base;
  151. void __iomem *reg_pull;
  152. struct device *dev;
  153. struct rockchip_pin_ctrl *ctrl;
  154. struct pinctrl_desc pctl;
  155. struct pinctrl_dev *pctl_dev;
  156. struct rockchip_pin_group *groups;
  157. unsigned int ngroups;
  158. struct rockchip_pmx_func *functions;
  159. unsigned int nfunctions;
  160. };
  161. static inline struct rockchip_pin_bank *gc_to_pin_bank(struct gpio_chip *gc)
  162. {
  163. return container_of(gc, struct rockchip_pin_bank, gpio_chip);
  164. }
  165. static const inline struct rockchip_pin_group *pinctrl_name_to_group(
  166. const struct rockchip_pinctrl *info,
  167. const char *name)
  168. {
  169. int i;
  170. for (i = 0; i < info->ngroups; i++) {
  171. if (!strcmp(info->groups[i].name, name))
  172. return &info->groups[i];
  173. }
  174. return NULL;
  175. }
  176. /*
  177. * given a pin number that is local to a pin controller, find out the pin bank
  178. * and the register base of the pin bank.
  179. */
  180. static struct rockchip_pin_bank *pin_to_bank(struct rockchip_pinctrl *info,
  181. unsigned pin)
  182. {
  183. struct rockchip_pin_bank *b = info->ctrl->pin_banks;
  184. while (pin >= (b->pin_base + b->nr_pins))
  185. b++;
  186. return b;
  187. }
  188. static struct rockchip_pin_bank *bank_num_to_bank(
  189. struct rockchip_pinctrl *info,
  190. unsigned num)
  191. {
  192. struct rockchip_pin_bank *b = info->ctrl->pin_banks;
  193. int i;
  194. for (i = 0; i < info->ctrl->nr_banks; i++, b++) {
  195. if (b->bank_num == num)
  196. return b;
  197. }
  198. return ERR_PTR(-EINVAL);
  199. }
  200. /*
  201. * Pinctrl_ops handling
  202. */
  203. static int rockchip_get_groups_count(struct pinctrl_dev *pctldev)
  204. {
  205. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  206. return info->ngroups;
  207. }
  208. static const char *rockchip_get_group_name(struct pinctrl_dev *pctldev,
  209. unsigned selector)
  210. {
  211. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  212. return info->groups[selector].name;
  213. }
  214. static int rockchip_get_group_pins(struct pinctrl_dev *pctldev,
  215. unsigned selector, const unsigned **pins,
  216. unsigned *npins)
  217. {
  218. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  219. if (selector >= info->ngroups)
  220. return -EINVAL;
  221. *pins = info->groups[selector].pins;
  222. *npins = info->groups[selector].npins;
  223. return 0;
  224. }
  225. static int rockchip_dt_node_to_map(struct pinctrl_dev *pctldev,
  226. struct device_node *np,
  227. struct pinctrl_map **map, unsigned *num_maps)
  228. {
  229. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  230. const struct rockchip_pin_group *grp;
  231. struct pinctrl_map *new_map;
  232. struct device_node *parent;
  233. int map_num = 1;
  234. int i;
  235. /*
  236. * first find the group of this node and check if we need to create
  237. * config maps for pins
  238. */
  239. grp = pinctrl_name_to_group(info, np->name);
  240. if (!grp) {
  241. dev_err(info->dev, "unable to find group for node %s\n",
  242. np->name);
  243. return -EINVAL;
  244. }
  245. map_num += grp->npins;
  246. new_map = devm_kzalloc(pctldev->dev, sizeof(*new_map) * map_num,
  247. GFP_KERNEL);
  248. if (!new_map)
  249. return -ENOMEM;
  250. *map = new_map;
  251. *num_maps = map_num;
  252. /* create mux map */
  253. parent = of_get_parent(np);
  254. if (!parent) {
  255. devm_kfree(pctldev->dev, new_map);
  256. return -EINVAL;
  257. }
  258. new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
  259. new_map[0].data.mux.function = parent->name;
  260. new_map[0].data.mux.group = np->name;
  261. of_node_put(parent);
  262. /* create config map */
  263. new_map++;
  264. for (i = 0; i < grp->npins; i++) {
  265. new_map[i].type = PIN_MAP_TYPE_CONFIGS_PIN;
  266. new_map[i].data.configs.group_or_pin =
  267. pin_get_name(pctldev, grp->pins[i]);
  268. new_map[i].data.configs.configs = grp->data[i].configs;
  269. new_map[i].data.configs.num_configs = grp->data[i].nconfigs;
  270. }
  271. dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
  272. (*map)->data.mux.function, (*map)->data.mux.group, map_num);
  273. return 0;
  274. }
  275. static void rockchip_dt_free_map(struct pinctrl_dev *pctldev,
  276. struct pinctrl_map *map, unsigned num_maps)
  277. {
  278. }
  279. static const struct pinctrl_ops rockchip_pctrl_ops = {
  280. .get_groups_count = rockchip_get_groups_count,
  281. .get_group_name = rockchip_get_group_name,
  282. .get_group_pins = rockchip_get_group_pins,
  283. .dt_node_to_map = rockchip_dt_node_to_map,
  284. .dt_free_map = rockchip_dt_free_map,
  285. };
  286. /*
  287. * Hardware access
  288. */
  289. /*
  290. * Set a new mux function for a pin.
  291. *
  292. * The register is divided into the upper and lower 16 bit. When changing
  293. * a value, the previous register value is not read and changed. Instead
  294. * it seems the changed bits are marked in the upper 16 bit, while the
  295. * changed value gets set in the same offset in the lower 16 bit.
  296. * All pin settings seem to be 2 bit wide in both the upper and lower
  297. * parts.
  298. * @bank: pin bank to change
  299. * @pin: pin to change
  300. * @mux: new mux function to set
  301. */
  302. static void rockchip_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
  303. {
  304. struct rockchip_pinctrl *info = bank->drvdata;
  305. void __iomem *reg = info->reg_base + info->ctrl->mux_offset;
  306. unsigned long flags;
  307. u8 bit;
  308. u32 data;
  309. dev_dbg(info->dev, "setting mux of GPIO%d-%d to %d\n",
  310. bank->bank_num, pin, mux);
  311. /* get basic quadrupel of mux registers and the correct reg inside */
  312. reg += bank->bank_num * 0x10;
  313. reg += (pin / 8) * 4;
  314. bit = (pin % 8) * 2;
  315. spin_lock_irqsave(&bank->slock, flags);
  316. data = (3 << (bit + 16));
  317. data |= (mux & 3) << bit;
  318. writel(data, reg);
  319. spin_unlock_irqrestore(&bank->slock, flags);
  320. }
  321. #define RK2928_PULL_OFFSET 0x118
  322. #define RK2928_PULL_PINS_PER_REG 16
  323. #define RK2928_PULL_BANK_STRIDE 8
  324. static void rk2928_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
  325. int pin_num, void __iomem **reg, u8 *bit)
  326. {
  327. struct rockchip_pinctrl *info = bank->drvdata;
  328. *reg = info->reg_base + RK2928_PULL_OFFSET;
  329. *reg += bank->bank_num * RK2928_PULL_BANK_STRIDE;
  330. *reg += (pin_num / RK2928_PULL_PINS_PER_REG) * 4;
  331. *bit = pin_num % RK2928_PULL_PINS_PER_REG;
  332. };
  333. #define RK3188_PULL_BITS_PER_PIN 2
  334. #define RK3188_PULL_PINS_PER_REG 8
  335. #define RK3188_PULL_BANK_STRIDE 16
  336. static void rk3188_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
  337. int pin_num, void __iomem **reg, u8 *bit)
  338. {
  339. struct rockchip_pinctrl *info = bank->drvdata;
  340. /* The first 12 pins of the first bank are located elsewhere */
  341. if (bank->bank_type == RK3188_BANK0 && pin_num < 12) {
  342. *reg = bank->reg_pull +
  343. ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
  344. *bit = pin_num % RK3188_PULL_PINS_PER_REG;
  345. *bit *= RK3188_PULL_BITS_PER_PIN;
  346. } else {
  347. *reg = info->reg_pull - 4;
  348. *reg += bank->bank_num * RK3188_PULL_BANK_STRIDE;
  349. *reg += ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
  350. /*
  351. * The bits in these registers have an inverse ordering
  352. * with the lowest pin being in bits 15:14 and the highest
  353. * pin in bits 1:0
  354. */
  355. *bit = 7 - (pin_num % RK3188_PULL_PINS_PER_REG);
  356. *bit *= RK3188_PULL_BITS_PER_PIN;
  357. }
  358. }
  359. static int rockchip_get_pull(struct rockchip_pin_bank *bank, int pin_num)
  360. {
  361. struct rockchip_pinctrl *info = bank->drvdata;
  362. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  363. void __iomem *reg;
  364. u8 bit;
  365. u32 data;
  366. /* rk3066b does support any pulls */
  367. if (ctrl->type == RK3066B)
  368. return PIN_CONFIG_BIAS_DISABLE;
  369. ctrl->pull_calc_reg(bank, pin_num, &reg, &bit);
  370. switch (ctrl->type) {
  371. case RK2928:
  372. return !(readl_relaxed(reg) & BIT(bit))
  373. ? PIN_CONFIG_BIAS_PULL_PIN_DEFAULT
  374. : PIN_CONFIG_BIAS_DISABLE;
  375. case RK3188:
  376. data = readl_relaxed(reg) >> bit;
  377. data &= (1 << RK3188_PULL_BITS_PER_PIN) - 1;
  378. switch (data) {
  379. case 0:
  380. return PIN_CONFIG_BIAS_DISABLE;
  381. case 1:
  382. return PIN_CONFIG_BIAS_PULL_UP;
  383. case 2:
  384. return PIN_CONFIG_BIAS_PULL_DOWN;
  385. case 3:
  386. return PIN_CONFIG_BIAS_BUS_HOLD;
  387. }
  388. dev_err(info->dev, "unknown pull setting\n");
  389. return -EIO;
  390. default:
  391. dev_err(info->dev, "unsupported pinctrl type\n");
  392. return -EINVAL;
  393. };
  394. }
  395. static int rockchip_set_pull(struct rockchip_pin_bank *bank,
  396. int pin_num, int pull)
  397. {
  398. struct rockchip_pinctrl *info = bank->drvdata;
  399. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  400. void __iomem *reg;
  401. unsigned long flags;
  402. u8 bit;
  403. u32 data;
  404. dev_dbg(info->dev, "setting pull of GPIO%d-%d to %d\n",
  405. bank->bank_num, pin_num, pull);
  406. /* rk3066b does support any pulls */
  407. if (ctrl->type == RK3066B)
  408. return pull ? -EINVAL : 0;
  409. ctrl->pull_calc_reg(bank, pin_num, &reg, &bit);
  410. switch (ctrl->type) {
  411. case RK2928:
  412. spin_lock_irqsave(&bank->slock, flags);
  413. data = BIT(bit + 16);
  414. if (pull == PIN_CONFIG_BIAS_DISABLE)
  415. data |= BIT(bit);
  416. writel(data, reg);
  417. spin_unlock_irqrestore(&bank->slock, flags);
  418. break;
  419. case RK3188:
  420. spin_lock_irqsave(&bank->slock, flags);
  421. /* enable the write to the equivalent lower bits */
  422. data = ((1 << RK3188_PULL_BITS_PER_PIN) - 1) << (bit + 16);
  423. switch (pull) {
  424. case PIN_CONFIG_BIAS_DISABLE:
  425. break;
  426. case PIN_CONFIG_BIAS_PULL_UP:
  427. data |= (1 << bit);
  428. break;
  429. case PIN_CONFIG_BIAS_PULL_DOWN:
  430. data |= (2 << bit);
  431. break;
  432. case PIN_CONFIG_BIAS_BUS_HOLD:
  433. data |= (3 << bit);
  434. break;
  435. default:
  436. spin_unlock_irqrestore(&bank->slock, flags);
  437. dev_err(info->dev, "unsupported pull setting %d\n",
  438. pull);
  439. return -EINVAL;
  440. }
  441. writel(data, reg);
  442. spin_unlock_irqrestore(&bank->slock, flags);
  443. break;
  444. default:
  445. dev_err(info->dev, "unsupported pinctrl type\n");
  446. return -EINVAL;
  447. }
  448. return 0;
  449. }
  450. /*
  451. * Pinmux_ops handling
  452. */
  453. static int rockchip_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
  454. {
  455. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  456. return info->nfunctions;
  457. }
  458. static const char *rockchip_pmx_get_func_name(struct pinctrl_dev *pctldev,
  459. unsigned selector)
  460. {
  461. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  462. return info->functions[selector].name;
  463. }
  464. static int rockchip_pmx_get_groups(struct pinctrl_dev *pctldev,
  465. unsigned selector, const char * const **groups,
  466. unsigned * const num_groups)
  467. {
  468. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  469. *groups = info->functions[selector].groups;
  470. *num_groups = info->functions[selector].ngroups;
  471. return 0;
  472. }
  473. static int rockchip_pmx_enable(struct pinctrl_dev *pctldev, unsigned selector,
  474. unsigned group)
  475. {
  476. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  477. const unsigned int *pins = info->groups[group].pins;
  478. const struct rockchip_pin_config *data = info->groups[group].data;
  479. struct rockchip_pin_bank *bank;
  480. int cnt;
  481. dev_dbg(info->dev, "enable function %s group %s\n",
  482. info->functions[selector].name, info->groups[group].name);
  483. /*
  484. * for each pin in the pin group selected, program the correspoding pin
  485. * pin function number in the config register.
  486. */
  487. for (cnt = 0; cnt < info->groups[group].npins; cnt++) {
  488. bank = pin_to_bank(info, pins[cnt]);
  489. rockchip_set_mux(bank, pins[cnt] - bank->pin_base,
  490. data[cnt].func);
  491. }
  492. return 0;
  493. }
  494. static void rockchip_pmx_disable(struct pinctrl_dev *pctldev,
  495. unsigned selector, unsigned group)
  496. {
  497. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  498. const unsigned int *pins = info->groups[group].pins;
  499. struct rockchip_pin_bank *bank;
  500. int cnt;
  501. dev_dbg(info->dev, "disable function %s group %s\n",
  502. info->functions[selector].name, info->groups[group].name);
  503. for (cnt = 0; cnt < info->groups[group].npins; cnt++) {
  504. bank = pin_to_bank(info, pins[cnt]);
  505. rockchip_set_mux(bank, pins[cnt] - bank->pin_base, 0);
  506. }
  507. }
  508. /*
  509. * The calls to gpio_direction_output() and gpio_direction_input()
  510. * leads to this function call (via the pinctrl_gpio_direction_{input|output}()
  511. * function called from the gpiolib interface).
  512. */
  513. static int rockchip_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  514. struct pinctrl_gpio_range *range,
  515. unsigned offset, bool input)
  516. {
  517. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  518. struct rockchip_pin_bank *bank;
  519. struct gpio_chip *chip;
  520. int pin;
  521. u32 data;
  522. chip = range->gc;
  523. bank = gc_to_pin_bank(chip);
  524. pin = offset - chip->base;
  525. dev_dbg(info->dev, "gpio_direction for pin %u as %s-%d to %s\n",
  526. offset, range->name, pin, input ? "input" : "output");
  527. rockchip_set_mux(bank, pin, RK_FUNC_GPIO);
  528. data = readl_relaxed(bank->reg_base + GPIO_SWPORT_DDR);
  529. /* set bit to 1 for output, 0 for input */
  530. if (!input)
  531. data |= BIT(pin);
  532. else
  533. data &= ~BIT(pin);
  534. writel_relaxed(data, bank->reg_base + GPIO_SWPORT_DDR);
  535. return 0;
  536. }
  537. static const struct pinmux_ops rockchip_pmx_ops = {
  538. .get_functions_count = rockchip_pmx_get_funcs_count,
  539. .get_function_name = rockchip_pmx_get_func_name,
  540. .get_function_groups = rockchip_pmx_get_groups,
  541. .enable = rockchip_pmx_enable,
  542. .disable = rockchip_pmx_disable,
  543. .gpio_set_direction = rockchip_pmx_gpio_set_direction,
  544. };
  545. /*
  546. * Pinconf_ops handling
  547. */
  548. static bool rockchip_pinconf_pull_valid(struct rockchip_pin_ctrl *ctrl,
  549. enum pin_config_param pull)
  550. {
  551. switch (ctrl->type) {
  552. case RK2928:
  553. return (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT ||
  554. pull == PIN_CONFIG_BIAS_DISABLE);
  555. case RK3066B:
  556. return pull ? false : true;
  557. case RK3188:
  558. return (pull != PIN_CONFIG_BIAS_PULL_PIN_DEFAULT);
  559. }
  560. return false;
  561. }
  562. /* set the pin config settings for a specified pin */
  563. static int rockchip_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
  564. unsigned long *configs, unsigned num_configs)
  565. {
  566. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  567. struct rockchip_pin_bank *bank = pin_to_bank(info, pin);
  568. enum pin_config_param param;
  569. u16 arg;
  570. int i;
  571. int rc;
  572. for (i = 0; i < num_configs; i++) {
  573. param = pinconf_to_config_param(configs[i]);
  574. arg = pinconf_to_config_argument(configs[i]);
  575. switch (param) {
  576. case PIN_CONFIG_BIAS_DISABLE:
  577. rc = rockchip_set_pull(bank, pin - bank->pin_base,
  578. param);
  579. if (rc)
  580. return rc;
  581. break;
  582. case PIN_CONFIG_BIAS_PULL_UP:
  583. case PIN_CONFIG_BIAS_PULL_DOWN:
  584. case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
  585. case PIN_CONFIG_BIAS_BUS_HOLD:
  586. if (!rockchip_pinconf_pull_valid(info->ctrl, param))
  587. return -ENOTSUPP;
  588. if (!arg)
  589. return -EINVAL;
  590. rc = rockchip_set_pull(bank, pin - bank->pin_base,
  591. param);
  592. if (rc)
  593. return rc;
  594. break;
  595. default:
  596. return -ENOTSUPP;
  597. break;
  598. }
  599. } /* for each config */
  600. return 0;
  601. }
  602. /* get the pin config settings for a specified pin */
  603. static int rockchip_pinconf_get(struct pinctrl_dev *pctldev, unsigned int pin,
  604. unsigned long *config)
  605. {
  606. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  607. struct rockchip_pin_bank *bank = pin_to_bank(info, pin);
  608. enum pin_config_param param = pinconf_to_config_param(*config);
  609. switch (param) {
  610. case PIN_CONFIG_BIAS_DISABLE:
  611. if (rockchip_get_pull(bank, pin - bank->pin_base) != param)
  612. return -EINVAL;
  613. *config = 0;
  614. break;
  615. case PIN_CONFIG_BIAS_PULL_UP:
  616. case PIN_CONFIG_BIAS_PULL_DOWN:
  617. case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
  618. case PIN_CONFIG_BIAS_BUS_HOLD:
  619. if (!rockchip_pinconf_pull_valid(info->ctrl, param))
  620. return -ENOTSUPP;
  621. if (rockchip_get_pull(bank, pin - bank->pin_base) != param)
  622. return -EINVAL;
  623. *config = 1;
  624. break;
  625. default:
  626. return -ENOTSUPP;
  627. break;
  628. }
  629. return 0;
  630. }
  631. static const struct pinconf_ops rockchip_pinconf_ops = {
  632. .pin_config_get = rockchip_pinconf_get,
  633. .pin_config_set = rockchip_pinconf_set,
  634. };
  635. static const struct of_device_id rockchip_bank_match[] = {
  636. { .compatible = "rockchip,gpio-bank" },
  637. { .compatible = "rockchip,rk3188-gpio-bank0" },
  638. {},
  639. };
  640. static void rockchip_pinctrl_child_count(struct rockchip_pinctrl *info,
  641. struct device_node *np)
  642. {
  643. struct device_node *child;
  644. for_each_child_of_node(np, child) {
  645. if (of_match_node(rockchip_bank_match, child))
  646. continue;
  647. info->nfunctions++;
  648. info->ngroups += of_get_child_count(child);
  649. }
  650. }
  651. static int rockchip_pinctrl_parse_groups(struct device_node *np,
  652. struct rockchip_pin_group *grp,
  653. struct rockchip_pinctrl *info,
  654. u32 index)
  655. {
  656. struct rockchip_pin_bank *bank;
  657. int size;
  658. const __be32 *list;
  659. int num;
  660. int i, j;
  661. int ret;
  662. dev_dbg(info->dev, "group(%d): %s\n", index, np->name);
  663. /* Initialise group */
  664. grp->name = np->name;
  665. /*
  666. * the binding format is rockchip,pins = <bank pin mux CONFIG>,
  667. * do sanity check and calculate pins number
  668. */
  669. list = of_get_property(np, "rockchip,pins", &size);
  670. /* we do not check return since it's safe node passed down */
  671. size /= sizeof(*list);
  672. if (!size || size % 4) {
  673. dev_err(info->dev, "wrong pins number or pins and configs should be by 4\n");
  674. return -EINVAL;
  675. }
  676. grp->npins = size / 4;
  677. grp->pins = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int),
  678. GFP_KERNEL);
  679. grp->data = devm_kzalloc(info->dev, grp->npins *
  680. sizeof(struct rockchip_pin_config),
  681. GFP_KERNEL);
  682. if (!grp->pins || !grp->data)
  683. return -ENOMEM;
  684. for (i = 0, j = 0; i < size; i += 4, j++) {
  685. const __be32 *phandle;
  686. struct device_node *np_config;
  687. num = be32_to_cpu(*list++);
  688. bank = bank_num_to_bank(info, num);
  689. if (IS_ERR(bank))
  690. return PTR_ERR(bank);
  691. grp->pins[j] = bank->pin_base + be32_to_cpu(*list++);
  692. grp->data[j].func = be32_to_cpu(*list++);
  693. phandle = list++;
  694. if (!phandle)
  695. return -EINVAL;
  696. np_config = of_find_node_by_phandle(be32_to_cpup(phandle));
  697. ret = pinconf_generic_parse_dt_config(np_config,
  698. &grp->data[j].configs, &grp->data[j].nconfigs);
  699. if (ret)
  700. return ret;
  701. }
  702. return 0;
  703. }
  704. static int rockchip_pinctrl_parse_functions(struct device_node *np,
  705. struct rockchip_pinctrl *info,
  706. u32 index)
  707. {
  708. struct device_node *child;
  709. struct rockchip_pmx_func *func;
  710. struct rockchip_pin_group *grp;
  711. int ret;
  712. static u32 grp_index;
  713. u32 i = 0;
  714. dev_dbg(info->dev, "parse function(%d): %s\n", index, np->name);
  715. func = &info->functions[index];
  716. /* Initialise function */
  717. func->name = np->name;
  718. func->ngroups = of_get_child_count(np);
  719. if (func->ngroups <= 0)
  720. return 0;
  721. func->groups = devm_kzalloc(info->dev,
  722. func->ngroups * sizeof(char *), GFP_KERNEL);
  723. if (!func->groups)
  724. return -ENOMEM;
  725. for_each_child_of_node(np, child) {
  726. func->groups[i] = child->name;
  727. grp = &info->groups[grp_index++];
  728. ret = rockchip_pinctrl_parse_groups(child, grp, info, i++);
  729. if (ret)
  730. return ret;
  731. }
  732. return 0;
  733. }
  734. static int rockchip_pinctrl_parse_dt(struct platform_device *pdev,
  735. struct rockchip_pinctrl *info)
  736. {
  737. struct device *dev = &pdev->dev;
  738. struct device_node *np = dev->of_node;
  739. struct device_node *child;
  740. int ret;
  741. int i;
  742. rockchip_pinctrl_child_count(info, np);
  743. dev_dbg(&pdev->dev, "nfunctions = %d\n", info->nfunctions);
  744. dev_dbg(&pdev->dev, "ngroups = %d\n", info->ngroups);
  745. info->functions = devm_kzalloc(dev, info->nfunctions *
  746. sizeof(struct rockchip_pmx_func),
  747. GFP_KERNEL);
  748. if (!info->functions) {
  749. dev_err(dev, "failed to allocate memory for function list\n");
  750. return -EINVAL;
  751. }
  752. info->groups = devm_kzalloc(dev, info->ngroups *
  753. sizeof(struct rockchip_pin_group),
  754. GFP_KERNEL);
  755. if (!info->groups) {
  756. dev_err(dev, "failed allocate memory for ping group list\n");
  757. return -EINVAL;
  758. }
  759. i = 0;
  760. for_each_child_of_node(np, child) {
  761. if (of_match_node(rockchip_bank_match, child))
  762. continue;
  763. ret = rockchip_pinctrl_parse_functions(child, info, i++);
  764. if (ret) {
  765. dev_err(&pdev->dev, "failed to parse function\n");
  766. return ret;
  767. }
  768. }
  769. return 0;
  770. }
  771. static int rockchip_pinctrl_register(struct platform_device *pdev,
  772. struct rockchip_pinctrl *info)
  773. {
  774. struct pinctrl_desc *ctrldesc = &info->pctl;
  775. struct pinctrl_pin_desc *pindesc, *pdesc;
  776. struct rockchip_pin_bank *pin_bank;
  777. int pin, bank, ret;
  778. int k;
  779. ctrldesc->name = "rockchip-pinctrl";
  780. ctrldesc->owner = THIS_MODULE;
  781. ctrldesc->pctlops = &rockchip_pctrl_ops;
  782. ctrldesc->pmxops = &rockchip_pmx_ops;
  783. ctrldesc->confops = &rockchip_pinconf_ops;
  784. pindesc = devm_kzalloc(&pdev->dev, sizeof(*pindesc) *
  785. info->ctrl->nr_pins, GFP_KERNEL);
  786. if (!pindesc) {
  787. dev_err(&pdev->dev, "mem alloc for pin descriptors failed\n");
  788. return -ENOMEM;
  789. }
  790. ctrldesc->pins = pindesc;
  791. ctrldesc->npins = info->ctrl->nr_pins;
  792. pdesc = pindesc;
  793. for (bank = 0 , k = 0; bank < info->ctrl->nr_banks; bank++) {
  794. pin_bank = &info->ctrl->pin_banks[bank];
  795. for (pin = 0; pin < pin_bank->nr_pins; pin++, k++) {
  796. pdesc->number = k;
  797. pdesc->name = kasprintf(GFP_KERNEL, "%s-%d",
  798. pin_bank->name, pin);
  799. pdesc++;
  800. }
  801. }
  802. info->pctl_dev = pinctrl_register(ctrldesc, &pdev->dev, info);
  803. if (!info->pctl_dev) {
  804. dev_err(&pdev->dev, "could not register pinctrl driver\n");
  805. return -EINVAL;
  806. }
  807. for (bank = 0; bank < info->ctrl->nr_banks; ++bank) {
  808. pin_bank = &info->ctrl->pin_banks[bank];
  809. pin_bank->grange.name = pin_bank->name;
  810. pin_bank->grange.id = bank;
  811. pin_bank->grange.pin_base = pin_bank->pin_base;
  812. pin_bank->grange.base = pin_bank->gpio_chip.base;
  813. pin_bank->grange.npins = pin_bank->gpio_chip.ngpio;
  814. pin_bank->grange.gc = &pin_bank->gpio_chip;
  815. pinctrl_add_gpio_range(info->pctl_dev, &pin_bank->grange);
  816. }
  817. ret = rockchip_pinctrl_parse_dt(pdev, info);
  818. if (ret) {
  819. pinctrl_unregister(info->pctl_dev);
  820. return ret;
  821. }
  822. return 0;
  823. }
  824. /*
  825. * GPIO handling
  826. */
  827. static int rockchip_gpio_request(struct gpio_chip *chip, unsigned offset)
  828. {
  829. return pinctrl_request_gpio(chip->base + offset);
  830. }
  831. static void rockchip_gpio_free(struct gpio_chip *chip, unsigned offset)
  832. {
  833. pinctrl_free_gpio(chip->base + offset);
  834. }
  835. static void rockchip_gpio_set(struct gpio_chip *gc, unsigned offset, int value)
  836. {
  837. struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
  838. void __iomem *reg = bank->reg_base + GPIO_SWPORT_DR;
  839. unsigned long flags;
  840. u32 data;
  841. spin_lock_irqsave(&bank->slock, flags);
  842. data = readl(reg);
  843. data &= ~BIT(offset);
  844. if (value)
  845. data |= BIT(offset);
  846. writel(data, reg);
  847. spin_unlock_irqrestore(&bank->slock, flags);
  848. }
  849. /*
  850. * Returns the level of the pin for input direction and setting of the DR
  851. * register for output gpios.
  852. */
  853. static int rockchip_gpio_get(struct gpio_chip *gc, unsigned offset)
  854. {
  855. struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
  856. u32 data;
  857. data = readl(bank->reg_base + GPIO_EXT_PORT);
  858. data >>= offset;
  859. data &= 1;
  860. return data;
  861. }
  862. /*
  863. * gpiolib gpio_direction_input callback function. The setting of the pin
  864. * mux function as 'gpio input' will be handled by the pinctrl susbsystem
  865. * interface.
  866. */
  867. static int rockchip_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
  868. {
  869. return pinctrl_gpio_direction_input(gc->base + offset);
  870. }
  871. /*
  872. * gpiolib gpio_direction_output callback function. The setting of the pin
  873. * mux function as 'gpio output' will be handled by the pinctrl susbsystem
  874. * interface.
  875. */
  876. static int rockchip_gpio_direction_output(struct gpio_chip *gc,
  877. unsigned offset, int value)
  878. {
  879. rockchip_gpio_set(gc, offset, value);
  880. return pinctrl_gpio_direction_output(gc->base + offset);
  881. }
  882. /*
  883. * gpiolib gpio_to_irq callback function. Creates a mapping between a GPIO pin
  884. * and a virtual IRQ, if not already present.
  885. */
  886. static int rockchip_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
  887. {
  888. struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
  889. unsigned int virq;
  890. if (!bank->domain)
  891. return -ENXIO;
  892. virq = irq_create_mapping(bank->domain, offset);
  893. return (virq) ? : -ENXIO;
  894. }
  895. static const struct gpio_chip rockchip_gpiolib_chip = {
  896. .request = rockchip_gpio_request,
  897. .free = rockchip_gpio_free,
  898. .set = rockchip_gpio_set,
  899. .get = rockchip_gpio_get,
  900. .direction_input = rockchip_gpio_direction_input,
  901. .direction_output = rockchip_gpio_direction_output,
  902. .to_irq = rockchip_gpio_to_irq,
  903. .owner = THIS_MODULE,
  904. };
  905. /*
  906. * Interrupt handling
  907. */
  908. static void rockchip_irq_demux(unsigned int irq, struct irq_desc *desc)
  909. {
  910. struct irq_chip *chip = irq_get_chip(irq);
  911. struct rockchip_pin_bank *bank = irq_get_handler_data(irq);
  912. u32 polarity = 0, data = 0;
  913. u32 pend;
  914. bool edge_changed = false;
  915. dev_dbg(bank->drvdata->dev, "got irq for bank %s\n", bank->name);
  916. chained_irq_enter(chip, desc);
  917. pend = readl_relaxed(bank->reg_base + GPIO_INT_STATUS);
  918. if (bank->toggle_edge_mode) {
  919. polarity = readl_relaxed(bank->reg_base +
  920. GPIO_INT_POLARITY);
  921. data = readl_relaxed(bank->reg_base + GPIO_EXT_PORT);
  922. }
  923. while (pend) {
  924. unsigned int virq;
  925. irq = __ffs(pend);
  926. pend &= ~BIT(irq);
  927. virq = irq_linear_revmap(bank->domain, irq);
  928. if (!virq) {
  929. dev_err(bank->drvdata->dev, "unmapped irq %d\n", irq);
  930. continue;
  931. }
  932. dev_dbg(bank->drvdata->dev, "handling irq %d\n", irq);
  933. /*
  934. * Triggering IRQ on both rising and falling edge
  935. * needs manual intervention.
  936. */
  937. if (bank->toggle_edge_mode & BIT(irq)) {
  938. if (data & BIT(irq))
  939. polarity &= ~BIT(irq);
  940. else
  941. polarity |= BIT(irq);
  942. edge_changed = true;
  943. }
  944. generic_handle_irq(virq);
  945. }
  946. if (bank->toggle_edge_mode && edge_changed) {
  947. /* Interrupt params should only be set with ints disabled */
  948. data = readl_relaxed(bank->reg_base + GPIO_INTEN);
  949. writel_relaxed(0, bank->reg_base + GPIO_INTEN);
  950. writel(polarity, bank->reg_base + GPIO_INT_POLARITY);
  951. writel(data, bank->reg_base + GPIO_INTEN);
  952. }
  953. chained_irq_exit(chip, desc);
  954. }
  955. static int rockchip_irq_set_type(struct irq_data *d, unsigned int type)
  956. {
  957. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  958. struct rockchip_pin_bank *bank = gc->private;
  959. u32 mask = BIT(d->hwirq);
  960. u32 polarity;
  961. u32 level;
  962. u32 data;
  963. /* make sure the pin is configured as gpio input */
  964. rockchip_set_mux(bank, d->hwirq, RK_FUNC_GPIO);
  965. data = readl_relaxed(bank->reg_base + GPIO_SWPORT_DDR);
  966. data &= ~mask;
  967. writel_relaxed(data, bank->reg_base + GPIO_SWPORT_DDR);
  968. if (type & IRQ_TYPE_EDGE_BOTH)
  969. __irq_set_handler_locked(d->irq, handle_edge_irq);
  970. else
  971. __irq_set_handler_locked(d->irq, handle_level_irq);
  972. irq_gc_lock(gc);
  973. level = readl_relaxed(gc->reg_base + GPIO_INTTYPE_LEVEL);
  974. polarity = readl_relaxed(gc->reg_base + GPIO_INT_POLARITY);
  975. switch (type) {
  976. case IRQ_TYPE_EDGE_BOTH:
  977. bank->toggle_edge_mode |= mask;
  978. level |= mask;
  979. /*
  980. * Determine gpio state. If 1 next interrupt should be falling
  981. * otherwise rising.
  982. */
  983. data = readl(bank->reg_base + GPIO_EXT_PORT);
  984. if (data & mask)
  985. polarity &= ~mask;
  986. else
  987. polarity |= mask;
  988. break;
  989. case IRQ_TYPE_EDGE_RISING:
  990. bank->toggle_edge_mode &= ~mask;
  991. level |= mask;
  992. polarity |= mask;
  993. break;
  994. case IRQ_TYPE_EDGE_FALLING:
  995. bank->toggle_edge_mode &= ~mask;
  996. level |= mask;
  997. polarity &= ~mask;
  998. break;
  999. case IRQ_TYPE_LEVEL_HIGH:
  1000. bank->toggle_edge_mode &= ~mask;
  1001. level &= ~mask;
  1002. polarity |= mask;
  1003. break;
  1004. case IRQ_TYPE_LEVEL_LOW:
  1005. bank->toggle_edge_mode &= ~mask;
  1006. level &= ~mask;
  1007. polarity &= ~mask;
  1008. break;
  1009. default:
  1010. irq_gc_unlock(gc);
  1011. return -EINVAL;
  1012. }
  1013. writel_relaxed(level, gc->reg_base + GPIO_INTTYPE_LEVEL);
  1014. writel_relaxed(polarity, gc->reg_base + GPIO_INT_POLARITY);
  1015. irq_gc_unlock(gc);
  1016. return 0;
  1017. }
  1018. static int rockchip_interrupts_register(struct platform_device *pdev,
  1019. struct rockchip_pinctrl *info)
  1020. {
  1021. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  1022. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  1023. unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
  1024. struct irq_chip_generic *gc;
  1025. int ret;
  1026. int i;
  1027. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1028. if (!bank->valid) {
  1029. dev_warn(&pdev->dev, "bank %s is not valid\n",
  1030. bank->name);
  1031. continue;
  1032. }
  1033. bank->domain = irq_domain_add_linear(bank->of_node, 32,
  1034. &irq_generic_chip_ops, NULL);
  1035. if (!bank->domain) {
  1036. dev_warn(&pdev->dev, "could not initialize irq domain for bank %s\n",
  1037. bank->name);
  1038. continue;
  1039. }
  1040. ret = irq_alloc_domain_generic_chips(bank->domain, 32, 1,
  1041. "rockchip_gpio_irq", handle_level_irq,
  1042. clr, 0, IRQ_GC_INIT_MASK_CACHE);
  1043. if (ret) {
  1044. dev_err(&pdev->dev, "could not alloc generic chips for bank %s\n",
  1045. bank->name);
  1046. irq_domain_remove(bank->domain);
  1047. continue;
  1048. }
  1049. gc = irq_get_domain_generic_chip(bank->domain, 0);
  1050. gc->reg_base = bank->reg_base;
  1051. gc->private = bank;
  1052. gc->chip_types[0].regs.mask = GPIO_INTEN;
  1053. gc->chip_types[0].regs.ack = GPIO_PORTS_EOI;
  1054. gc->chip_types[0].chip.irq_ack = irq_gc_ack_set_bit;
  1055. gc->chip_types[0].chip.irq_mask = irq_gc_mask_clr_bit;
  1056. gc->chip_types[0].chip.irq_unmask = irq_gc_mask_set_bit;
  1057. gc->chip_types[0].chip.irq_set_wake = irq_gc_set_wake;
  1058. gc->chip_types[0].chip.irq_set_type = rockchip_irq_set_type;
  1059. irq_set_handler_data(bank->irq, bank);
  1060. irq_set_chained_handler(bank->irq, rockchip_irq_demux);
  1061. }
  1062. return 0;
  1063. }
  1064. static int rockchip_gpiolib_register(struct platform_device *pdev,
  1065. struct rockchip_pinctrl *info)
  1066. {
  1067. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  1068. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  1069. struct gpio_chip *gc;
  1070. int ret;
  1071. int i;
  1072. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1073. if (!bank->valid) {
  1074. dev_warn(&pdev->dev, "bank %s is not valid\n",
  1075. bank->name);
  1076. continue;
  1077. }
  1078. bank->gpio_chip = rockchip_gpiolib_chip;
  1079. gc = &bank->gpio_chip;
  1080. gc->base = bank->pin_base;
  1081. gc->ngpio = bank->nr_pins;
  1082. gc->dev = &pdev->dev;
  1083. gc->of_node = bank->of_node;
  1084. gc->label = bank->name;
  1085. ret = gpiochip_add(gc);
  1086. if (ret) {
  1087. dev_err(&pdev->dev, "failed to register gpio_chip %s, error code: %d\n",
  1088. gc->label, ret);
  1089. goto fail;
  1090. }
  1091. }
  1092. rockchip_interrupts_register(pdev, info);
  1093. return 0;
  1094. fail:
  1095. for (--i, --bank; i >= 0; --i, --bank) {
  1096. if (!bank->valid)
  1097. continue;
  1098. if (gpiochip_remove(&bank->gpio_chip))
  1099. dev_err(&pdev->dev, "gpio chip %s remove failed\n",
  1100. bank->gpio_chip.label);
  1101. }
  1102. return ret;
  1103. }
  1104. static int rockchip_gpiolib_unregister(struct platform_device *pdev,
  1105. struct rockchip_pinctrl *info)
  1106. {
  1107. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  1108. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  1109. int ret = 0;
  1110. int i;
  1111. for (i = 0; !ret && i < ctrl->nr_banks; ++i, ++bank) {
  1112. if (!bank->valid)
  1113. continue;
  1114. ret = gpiochip_remove(&bank->gpio_chip);
  1115. }
  1116. if (ret)
  1117. dev_err(&pdev->dev, "gpio chip remove failed\n");
  1118. return ret;
  1119. }
  1120. static int rockchip_get_bank_data(struct rockchip_pin_bank *bank,
  1121. struct device *dev)
  1122. {
  1123. struct resource res;
  1124. if (of_address_to_resource(bank->of_node, 0, &res)) {
  1125. dev_err(dev, "cannot find IO resource for bank\n");
  1126. return -ENOENT;
  1127. }
  1128. bank->reg_base = devm_ioremap_resource(dev, &res);
  1129. if (IS_ERR(bank->reg_base))
  1130. return PTR_ERR(bank->reg_base);
  1131. /*
  1132. * special case, where parts of the pull setting-registers are
  1133. * part of the PMU register space
  1134. */
  1135. if (of_device_is_compatible(bank->of_node,
  1136. "rockchip,rk3188-gpio-bank0")) {
  1137. bank->bank_type = RK3188_BANK0;
  1138. if (of_address_to_resource(bank->of_node, 1, &res)) {
  1139. dev_err(dev, "cannot find IO resource for bank\n");
  1140. return -ENOENT;
  1141. }
  1142. bank->reg_pull = devm_ioremap_resource(dev, &res);
  1143. if (IS_ERR(bank->reg_pull))
  1144. return PTR_ERR(bank->reg_pull);
  1145. } else {
  1146. bank->bank_type = COMMON_BANK;
  1147. }
  1148. bank->irq = irq_of_parse_and_map(bank->of_node, 0);
  1149. bank->clk = of_clk_get(bank->of_node, 0);
  1150. if (IS_ERR(bank->clk))
  1151. return PTR_ERR(bank->clk);
  1152. return clk_prepare_enable(bank->clk);
  1153. }
  1154. static const struct of_device_id rockchip_pinctrl_dt_match[];
  1155. /* retrieve the soc specific data */
  1156. static struct rockchip_pin_ctrl *rockchip_pinctrl_get_soc_data(
  1157. struct rockchip_pinctrl *d,
  1158. struct platform_device *pdev)
  1159. {
  1160. const struct of_device_id *match;
  1161. struct device_node *node = pdev->dev.of_node;
  1162. struct device_node *np;
  1163. struct rockchip_pin_ctrl *ctrl;
  1164. struct rockchip_pin_bank *bank;
  1165. int i;
  1166. match = of_match_node(rockchip_pinctrl_dt_match, node);
  1167. ctrl = (struct rockchip_pin_ctrl *)match->data;
  1168. for_each_child_of_node(node, np) {
  1169. if (!of_find_property(np, "gpio-controller", NULL))
  1170. continue;
  1171. bank = ctrl->pin_banks;
  1172. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1173. if (!strcmp(bank->name, np->name)) {
  1174. bank->of_node = np;
  1175. if (!rockchip_get_bank_data(bank, &pdev->dev))
  1176. bank->valid = true;
  1177. break;
  1178. }
  1179. }
  1180. }
  1181. bank = ctrl->pin_banks;
  1182. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1183. spin_lock_init(&bank->slock);
  1184. bank->drvdata = d;
  1185. bank->pin_base = ctrl->nr_pins;
  1186. ctrl->nr_pins += bank->nr_pins;
  1187. }
  1188. return ctrl;
  1189. }
  1190. static int rockchip_pinctrl_probe(struct platform_device *pdev)
  1191. {
  1192. struct rockchip_pinctrl *info;
  1193. struct device *dev = &pdev->dev;
  1194. struct rockchip_pin_ctrl *ctrl;
  1195. struct resource *res;
  1196. int ret;
  1197. if (!dev->of_node) {
  1198. dev_err(dev, "device tree node not found\n");
  1199. return -ENODEV;
  1200. }
  1201. info = devm_kzalloc(dev, sizeof(struct rockchip_pinctrl), GFP_KERNEL);
  1202. if (!info)
  1203. return -ENOMEM;
  1204. ctrl = rockchip_pinctrl_get_soc_data(info, pdev);
  1205. if (!ctrl) {
  1206. dev_err(dev, "driver data not available\n");
  1207. return -EINVAL;
  1208. }
  1209. info->ctrl = ctrl;
  1210. info->dev = dev;
  1211. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1212. info->reg_base = devm_ioremap_resource(&pdev->dev, res);
  1213. if (IS_ERR(info->reg_base))
  1214. return PTR_ERR(info->reg_base);
  1215. /* The RK3188 has its pull registers in a separate place */
  1216. if (ctrl->type == RK3188) {
  1217. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1218. info->reg_pull = devm_ioremap_resource(&pdev->dev, res);
  1219. if (IS_ERR(info->reg_pull))
  1220. return PTR_ERR(info->reg_pull);
  1221. }
  1222. ret = rockchip_gpiolib_register(pdev, info);
  1223. if (ret)
  1224. return ret;
  1225. ret = rockchip_pinctrl_register(pdev, info);
  1226. if (ret) {
  1227. rockchip_gpiolib_unregister(pdev, info);
  1228. return ret;
  1229. }
  1230. platform_set_drvdata(pdev, info);
  1231. return 0;
  1232. }
  1233. static struct rockchip_pin_bank rk2928_pin_banks[] = {
  1234. PIN_BANK(0, 32, "gpio0"),
  1235. PIN_BANK(1, 32, "gpio1"),
  1236. PIN_BANK(2, 32, "gpio2"),
  1237. PIN_BANK(3, 32, "gpio3"),
  1238. };
  1239. static struct rockchip_pin_ctrl rk2928_pin_ctrl = {
  1240. .pin_banks = rk2928_pin_banks,
  1241. .nr_banks = ARRAY_SIZE(rk2928_pin_banks),
  1242. .label = "RK2928-GPIO",
  1243. .type = RK2928,
  1244. .mux_offset = 0xa8,
  1245. .pull_calc_reg = rk2928_calc_pull_reg_and_bit,
  1246. };
  1247. static struct rockchip_pin_bank rk3066a_pin_banks[] = {
  1248. PIN_BANK(0, 32, "gpio0"),
  1249. PIN_BANK(1, 32, "gpio1"),
  1250. PIN_BANK(2, 32, "gpio2"),
  1251. PIN_BANK(3, 32, "gpio3"),
  1252. PIN_BANK(4, 32, "gpio4"),
  1253. PIN_BANK(6, 16, "gpio6"),
  1254. };
  1255. static struct rockchip_pin_ctrl rk3066a_pin_ctrl = {
  1256. .pin_banks = rk3066a_pin_banks,
  1257. .nr_banks = ARRAY_SIZE(rk3066a_pin_banks),
  1258. .label = "RK3066a-GPIO",
  1259. .type = RK2928,
  1260. .mux_offset = 0xa8,
  1261. .pull_calc_reg = rk2928_calc_pull_reg_and_bit,
  1262. };
  1263. static struct rockchip_pin_bank rk3066b_pin_banks[] = {
  1264. PIN_BANK(0, 32, "gpio0"),
  1265. PIN_BANK(1, 32, "gpio1"),
  1266. PIN_BANK(2, 32, "gpio2"),
  1267. PIN_BANK(3, 32, "gpio3"),
  1268. };
  1269. static struct rockchip_pin_ctrl rk3066b_pin_ctrl = {
  1270. .pin_banks = rk3066b_pin_banks,
  1271. .nr_banks = ARRAY_SIZE(rk3066b_pin_banks),
  1272. .label = "RK3066b-GPIO",
  1273. .type = RK3066B,
  1274. .mux_offset = 0x60,
  1275. };
  1276. static struct rockchip_pin_bank rk3188_pin_banks[] = {
  1277. PIN_BANK(0, 32, "gpio0"),
  1278. PIN_BANK(1, 32, "gpio1"),
  1279. PIN_BANK(2, 32, "gpio2"),
  1280. PIN_BANK(3, 32, "gpio3"),
  1281. };
  1282. static struct rockchip_pin_ctrl rk3188_pin_ctrl = {
  1283. .pin_banks = rk3188_pin_banks,
  1284. .nr_banks = ARRAY_SIZE(rk3188_pin_banks),
  1285. .label = "RK3188-GPIO",
  1286. .type = RK3188,
  1287. .mux_offset = 0x68,
  1288. .pull_calc_reg = rk3188_calc_pull_reg_and_bit,
  1289. };
  1290. static const struct of_device_id rockchip_pinctrl_dt_match[] = {
  1291. { .compatible = "rockchip,rk2928-pinctrl",
  1292. .data = (void *)&rk2928_pin_ctrl },
  1293. { .compatible = "rockchip,rk3066a-pinctrl",
  1294. .data = (void *)&rk3066a_pin_ctrl },
  1295. { .compatible = "rockchip,rk3066b-pinctrl",
  1296. .data = (void *)&rk3066b_pin_ctrl },
  1297. { .compatible = "rockchip,rk3188-pinctrl",
  1298. .data = (void *)&rk3188_pin_ctrl },
  1299. {},
  1300. };
  1301. MODULE_DEVICE_TABLE(of, rockchip_pinctrl_dt_match);
  1302. static struct platform_driver rockchip_pinctrl_driver = {
  1303. .probe = rockchip_pinctrl_probe,
  1304. .driver = {
  1305. .name = "rockchip-pinctrl",
  1306. .owner = THIS_MODULE,
  1307. .of_match_table = rockchip_pinctrl_dt_match,
  1308. },
  1309. };
  1310. static int __init rockchip_pinctrl_drv_register(void)
  1311. {
  1312. return platform_driver_register(&rockchip_pinctrl_driver);
  1313. }
  1314. postcore_initcall(rockchip_pinctrl_drv_register);
  1315. MODULE_AUTHOR("Heiko Stuebner <heiko@sntech.de>");
  1316. MODULE_DESCRIPTION("Rockchip pinctrl driver");
  1317. MODULE_LICENSE("GPL v2");