i915_gem_gtt.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. #define GEN6_PPGTT_PD_ENTRIES 512
  30. #define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
  31. typedef uint64_t gen8_gtt_pte_t;
  32. /* PPGTT stuff */
  33. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  34. #define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
  35. #define GEN6_PDE_VALID (1 << 0)
  36. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  37. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  38. #define GEN6_PTE_VALID (1 << 0)
  39. #define GEN6_PTE_UNCACHED (1 << 1)
  40. #define HSW_PTE_UNCACHED (0)
  41. #define GEN6_PTE_CACHE_LLC (2 << 1)
  42. #define GEN7_PTE_CACHE_L3_LLC (3 << 1)
  43. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  44. #define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
  45. /* Cacheability Control is a 4-bit value. The low three bits are stored in *
  46. * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
  47. */
  48. #define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
  49. (((bits) & 0x8) << (11 - 3)))
  50. #define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
  51. #define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
  52. #define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
  53. #define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
  54. static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
  55. enum i915_cache_level level,
  56. bool valid)
  57. {
  58. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  59. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  60. switch (level) {
  61. case I915_CACHE_L3_LLC:
  62. case I915_CACHE_LLC:
  63. pte |= GEN6_PTE_CACHE_LLC;
  64. break;
  65. case I915_CACHE_NONE:
  66. pte |= GEN6_PTE_UNCACHED;
  67. break;
  68. default:
  69. WARN_ON(1);
  70. }
  71. return pte;
  72. }
  73. static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
  74. enum i915_cache_level level,
  75. bool valid)
  76. {
  77. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  78. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  79. switch (level) {
  80. case I915_CACHE_L3_LLC:
  81. pte |= GEN7_PTE_CACHE_L3_LLC;
  82. break;
  83. case I915_CACHE_LLC:
  84. pte |= GEN6_PTE_CACHE_LLC;
  85. break;
  86. case I915_CACHE_NONE:
  87. pte |= GEN6_PTE_UNCACHED;
  88. break;
  89. default:
  90. WARN_ON(1);
  91. }
  92. return pte;
  93. }
  94. #define BYT_PTE_WRITEABLE (1 << 1)
  95. #define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
  96. static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
  97. enum i915_cache_level level,
  98. bool valid)
  99. {
  100. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  101. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  102. /* Mark the page as writeable. Other platforms don't have a
  103. * setting for read-only/writable, so this matches that behavior.
  104. */
  105. pte |= BYT_PTE_WRITEABLE;
  106. if (level != I915_CACHE_NONE)
  107. pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
  108. return pte;
  109. }
  110. static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
  111. enum i915_cache_level level,
  112. bool valid)
  113. {
  114. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  115. pte |= HSW_PTE_ADDR_ENCODE(addr);
  116. if (level != I915_CACHE_NONE)
  117. pte |= HSW_WB_LLC_AGE3;
  118. return pte;
  119. }
  120. static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
  121. enum i915_cache_level level,
  122. bool valid)
  123. {
  124. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  125. pte |= HSW_PTE_ADDR_ENCODE(addr);
  126. switch (level) {
  127. case I915_CACHE_NONE:
  128. break;
  129. case I915_CACHE_WT:
  130. pte |= HSW_WT_ELLC_LLC_AGE0;
  131. break;
  132. default:
  133. pte |= HSW_WB_ELLC_LLC_AGE0;
  134. break;
  135. }
  136. return pte;
  137. }
  138. static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
  139. {
  140. struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
  141. gen6_gtt_pte_t __iomem *pd_addr;
  142. uint32_t pd_entry;
  143. int i;
  144. WARN_ON(ppgtt->pd_offset & 0x3f);
  145. pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
  146. ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
  147. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  148. dma_addr_t pt_addr;
  149. pt_addr = ppgtt->pt_dma_addr[i];
  150. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  151. pd_entry |= GEN6_PDE_VALID;
  152. writel(pd_entry, pd_addr + i);
  153. }
  154. readl(pd_addr);
  155. }
  156. static int gen6_ppgtt_enable(struct drm_device *dev)
  157. {
  158. drm_i915_private_t *dev_priv = dev->dev_private;
  159. uint32_t pd_offset;
  160. struct intel_ring_buffer *ring;
  161. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  162. int i;
  163. BUG_ON(ppgtt->pd_offset & 0x3f);
  164. gen6_write_pdes(ppgtt);
  165. pd_offset = ppgtt->pd_offset;
  166. pd_offset /= 64; /* in cachelines, */
  167. pd_offset <<= 16;
  168. if (INTEL_INFO(dev)->gen == 6) {
  169. uint32_t ecochk, gab_ctl, ecobits;
  170. ecobits = I915_READ(GAC_ECO_BITS);
  171. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
  172. ECOBITS_PPGTT_CACHE64B);
  173. gab_ctl = I915_READ(GAB_CTL);
  174. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  175. ecochk = I915_READ(GAM_ECOCHK);
  176. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  177. ECOCHK_PPGTT_CACHE64B);
  178. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  179. } else if (INTEL_INFO(dev)->gen >= 7) {
  180. uint32_t ecochk, ecobits;
  181. ecobits = I915_READ(GAC_ECO_BITS);
  182. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  183. ecochk = I915_READ(GAM_ECOCHK);
  184. if (IS_HASWELL(dev)) {
  185. ecochk |= ECOCHK_PPGTT_WB_HSW;
  186. } else {
  187. ecochk |= ECOCHK_PPGTT_LLC_IVB;
  188. ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
  189. }
  190. I915_WRITE(GAM_ECOCHK, ecochk);
  191. /* GFX_MODE is per-ring on gen7+ */
  192. }
  193. for_each_ring(ring, dev_priv, i) {
  194. if (INTEL_INFO(dev)->gen >= 7)
  195. I915_WRITE(RING_MODE_GEN7(ring),
  196. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  197. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  198. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  199. }
  200. return 0;
  201. }
  202. /* PPGTT support for Sandybdrige/Gen6 and later */
  203. static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
  204. unsigned first_entry,
  205. unsigned num_entries,
  206. bool use_scratch)
  207. {
  208. struct i915_hw_ppgtt *ppgtt =
  209. container_of(vm, struct i915_hw_ppgtt, base);
  210. gen6_gtt_pte_t *pt_vaddr, scratch_pte;
  211. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  212. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  213. unsigned last_pte, i;
  214. scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
  215. while (num_entries) {
  216. last_pte = first_pte + num_entries;
  217. if (last_pte > I915_PPGTT_PT_ENTRIES)
  218. last_pte = I915_PPGTT_PT_ENTRIES;
  219. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  220. for (i = first_pte; i < last_pte; i++)
  221. pt_vaddr[i] = scratch_pte;
  222. kunmap_atomic(pt_vaddr);
  223. num_entries -= last_pte - first_pte;
  224. first_pte = 0;
  225. act_pt++;
  226. }
  227. }
  228. static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
  229. struct sg_table *pages,
  230. unsigned first_entry,
  231. enum i915_cache_level cache_level)
  232. {
  233. struct i915_hw_ppgtt *ppgtt =
  234. container_of(vm, struct i915_hw_ppgtt, base);
  235. gen6_gtt_pte_t *pt_vaddr;
  236. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  237. unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  238. struct sg_page_iter sg_iter;
  239. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  240. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  241. dma_addr_t page_addr;
  242. page_addr = sg_page_iter_dma_address(&sg_iter);
  243. pt_vaddr[act_pte] = vm->pte_encode(page_addr, cache_level, true);
  244. if (++act_pte == I915_PPGTT_PT_ENTRIES) {
  245. kunmap_atomic(pt_vaddr);
  246. act_pt++;
  247. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  248. act_pte = 0;
  249. }
  250. }
  251. kunmap_atomic(pt_vaddr);
  252. }
  253. static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
  254. {
  255. struct i915_hw_ppgtt *ppgtt =
  256. container_of(vm, struct i915_hw_ppgtt, base);
  257. int i;
  258. drm_mm_takedown(&ppgtt->base.mm);
  259. if (ppgtt->pt_dma_addr) {
  260. for (i = 0; i < ppgtt->num_pd_entries; i++)
  261. pci_unmap_page(ppgtt->base.dev->pdev,
  262. ppgtt->pt_dma_addr[i],
  263. 4096, PCI_DMA_BIDIRECTIONAL);
  264. }
  265. kfree(ppgtt->pt_dma_addr);
  266. for (i = 0; i < ppgtt->num_pd_entries; i++)
  267. __free_page(ppgtt->pt_pages[i]);
  268. kfree(ppgtt->pt_pages);
  269. kfree(ppgtt);
  270. }
  271. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  272. {
  273. struct drm_device *dev = ppgtt->base.dev;
  274. struct drm_i915_private *dev_priv = dev->dev_private;
  275. unsigned first_pd_entry_in_global_pt;
  276. int i;
  277. int ret = -ENOMEM;
  278. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  279. * entries. For aliasing ppgtt support we just steal them at the end for
  280. * now. */
  281. first_pd_entry_in_global_pt = gtt_total_entries(dev_priv->gtt);
  282. ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
  283. ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
  284. ppgtt->enable = gen6_ppgtt_enable;
  285. ppgtt->base.clear_range = gen6_ppgtt_clear_range;
  286. ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
  287. ppgtt->base.cleanup = gen6_ppgtt_cleanup;
  288. ppgtt->base.scratch = dev_priv->gtt.base.scratch;
  289. ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
  290. GFP_KERNEL);
  291. if (!ppgtt->pt_pages)
  292. return -ENOMEM;
  293. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  294. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  295. if (!ppgtt->pt_pages[i])
  296. goto err_pt_alloc;
  297. }
  298. ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
  299. GFP_KERNEL);
  300. if (!ppgtt->pt_dma_addr)
  301. goto err_pt_alloc;
  302. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  303. dma_addr_t pt_addr;
  304. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  305. PCI_DMA_BIDIRECTIONAL);
  306. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  307. ret = -EIO;
  308. goto err_pd_pin;
  309. }
  310. ppgtt->pt_dma_addr[i] = pt_addr;
  311. }
  312. ppgtt->base.clear_range(&ppgtt->base, 0,
  313. ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES, true);
  314. ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
  315. return 0;
  316. err_pd_pin:
  317. if (ppgtt->pt_dma_addr) {
  318. for (i--; i >= 0; i--)
  319. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  320. 4096, PCI_DMA_BIDIRECTIONAL);
  321. }
  322. err_pt_alloc:
  323. kfree(ppgtt->pt_dma_addr);
  324. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  325. if (ppgtt->pt_pages[i])
  326. __free_page(ppgtt->pt_pages[i]);
  327. }
  328. kfree(ppgtt->pt_pages);
  329. return ret;
  330. }
  331. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  332. {
  333. struct drm_i915_private *dev_priv = dev->dev_private;
  334. struct i915_hw_ppgtt *ppgtt;
  335. int ret;
  336. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  337. if (!ppgtt)
  338. return -ENOMEM;
  339. ppgtt->base.dev = dev;
  340. if (INTEL_INFO(dev)->gen < 8)
  341. ret = gen6_ppgtt_init(ppgtt);
  342. else if (IS_GEN8(dev))
  343. ret = -ENOSYS;
  344. else
  345. BUG();
  346. if (ret)
  347. kfree(ppgtt);
  348. else {
  349. dev_priv->mm.aliasing_ppgtt = ppgtt;
  350. drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
  351. ppgtt->base.total);
  352. }
  353. return ret;
  354. }
  355. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  356. {
  357. struct drm_i915_private *dev_priv = dev->dev_private;
  358. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  359. if (!ppgtt)
  360. return;
  361. ppgtt->base.cleanup(&ppgtt->base);
  362. dev_priv->mm.aliasing_ppgtt = NULL;
  363. }
  364. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  365. struct drm_i915_gem_object *obj,
  366. enum i915_cache_level cache_level)
  367. {
  368. ppgtt->base.insert_entries(&ppgtt->base, obj->pages,
  369. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  370. cache_level);
  371. }
  372. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  373. struct drm_i915_gem_object *obj)
  374. {
  375. ppgtt->base.clear_range(&ppgtt->base,
  376. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  377. obj->base.size >> PAGE_SHIFT,
  378. true);
  379. }
  380. extern int intel_iommu_gfx_mapped;
  381. /* Certain Gen5 chipsets require require idling the GPU before
  382. * unmapping anything from the GTT when VT-d is enabled.
  383. */
  384. static inline bool needs_idle_maps(struct drm_device *dev)
  385. {
  386. #ifdef CONFIG_INTEL_IOMMU
  387. /* Query intel_iommu to see if we need the workaround. Presumably that
  388. * was loaded first.
  389. */
  390. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  391. return true;
  392. #endif
  393. return false;
  394. }
  395. static bool do_idling(struct drm_i915_private *dev_priv)
  396. {
  397. bool ret = dev_priv->mm.interruptible;
  398. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  399. dev_priv->mm.interruptible = false;
  400. if (i915_gpu_idle(dev_priv->dev)) {
  401. DRM_ERROR("Couldn't idle GPU\n");
  402. /* Wait a bit, in hopes it avoids the hang */
  403. udelay(10);
  404. }
  405. }
  406. return ret;
  407. }
  408. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  409. {
  410. if (unlikely(dev_priv->gtt.do_idle_maps))
  411. dev_priv->mm.interruptible = interruptible;
  412. }
  413. void i915_check_and_clear_faults(struct drm_device *dev)
  414. {
  415. struct drm_i915_private *dev_priv = dev->dev_private;
  416. struct intel_ring_buffer *ring;
  417. int i;
  418. if (INTEL_INFO(dev)->gen < 6)
  419. return;
  420. for_each_ring(ring, dev_priv, i) {
  421. u32 fault_reg;
  422. fault_reg = I915_READ(RING_FAULT_REG(ring));
  423. if (fault_reg & RING_FAULT_VALID) {
  424. DRM_DEBUG_DRIVER("Unexpected fault\n"
  425. "\tAddr: 0x%08lx\\n"
  426. "\tAddress space: %s\n"
  427. "\tSource ID: %d\n"
  428. "\tType: %d\n",
  429. fault_reg & PAGE_MASK,
  430. fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
  431. RING_FAULT_SRCID(fault_reg),
  432. RING_FAULT_FAULT_TYPE(fault_reg));
  433. I915_WRITE(RING_FAULT_REG(ring),
  434. fault_reg & ~RING_FAULT_VALID);
  435. }
  436. }
  437. POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
  438. }
  439. void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
  440. {
  441. struct drm_i915_private *dev_priv = dev->dev_private;
  442. /* Don't bother messing with faults pre GEN6 as we have little
  443. * documentation supporting that it's a good idea.
  444. */
  445. if (INTEL_INFO(dev)->gen < 6)
  446. return;
  447. i915_check_and_clear_faults(dev);
  448. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  449. dev_priv->gtt.base.start / PAGE_SIZE,
  450. dev_priv->gtt.base.total / PAGE_SIZE,
  451. false);
  452. }
  453. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  454. {
  455. struct drm_i915_private *dev_priv = dev->dev_private;
  456. struct drm_i915_gem_object *obj;
  457. i915_check_and_clear_faults(dev);
  458. /* First fill our portion of the GTT with scratch pages */
  459. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  460. dev_priv->gtt.base.start / PAGE_SIZE,
  461. dev_priv->gtt.base.total / PAGE_SIZE,
  462. true);
  463. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  464. i915_gem_clflush_object(obj, obj->pin_display);
  465. i915_gem_gtt_bind_object(obj, obj->cache_level);
  466. }
  467. i915_gem_chipset_flush(dev);
  468. }
  469. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  470. {
  471. if (obj->has_dma_mapping)
  472. return 0;
  473. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  474. obj->pages->sgl, obj->pages->nents,
  475. PCI_DMA_BIDIRECTIONAL))
  476. return -ENOSPC;
  477. return 0;
  478. }
  479. /*
  480. * Binds an object into the global gtt with the specified cache level. The object
  481. * will be accessible to the GPU via commands whose operands reference offsets
  482. * within the global GTT as well as accessible by the GPU through the GMADR
  483. * mapped BAR (dev_priv->mm.gtt->gtt).
  484. */
  485. static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
  486. struct sg_table *st,
  487. unsigned int first_entry,
  488. enum i915_cache_level level)
  489. {
  490. struct drm_i915_private *dev_priv = vm->dev->dev_private;
  491. gen6_gtt_pte_t __iomem *gtt_entries =
  492. (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  493. int i = 0;
  494. struct sg_page_iter sg_iter;
  495. dma_addr_t addr;
  496. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  497. addr = sg_page_iter_dma_address(&sg_iter);
  498. iowrite32(vm->pte_encode(addr, level, true), &gtt_entries[i]);
  499. i++;
  500. }
  501. /* XXX: This serves as a posting read to make sure that the PTE has
  502. * actually been updated. There is some concern that even though
  503. * registers and PTEs are within the same BAR that they are potentially
  504. * of NUMA access patterns. Therefore, even with the way we assume
  505. * hardware should work, we must keep this posting read for paranoia.
  506. */
  507. if (i != 0)
  508. WARN_ON(readl(&gtt_entries[i-1]) !=
  509. vm->pte_encode(addr, level, true));
  510. /* This next bit makes the above posting read even more important. We
  511. * want to flush the TLBs only after we're certain all the PTE updates
  512. * have finished.
  513. */
  514. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  515. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  516. }
  517. static void gen6_ggtt_clear_range(struct i915_address_space *vm,
  518. unsigned int first_entry,
  519. unsigned int num_entries,
  520. bool use_scratch)
  521. {
  522. struct drm_i915_private *dev_priv = vm->dev->dev_private;
  523. gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
  524. (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  525. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  526. int i;
  527. if (WARN(num_entries > max_entries,
  528. "First entry = %d; Num entries = %d (max=%d)\n",
  529. first_entry, num_entries, max_entries))
  530. num_entries = max_entries;
  531. scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch);
  532. for (i = 0; i < num_entries; i++)
  533. iowrite32(scratch_pte, &gtt_base[i]);
  534. readl(gtt_base);
  535. }
  536. static void i915_ggtt_insert_entries(struct i915_address_space *vm,
  537. struct sg_table *st,
  538. unsigned int pg_start,
  539. enum i915_cache_level cache_level)
  540. {
  541. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  542. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  543. intel_gtt_insert_sg_entries(st, pg_start, flags);
  544. }
  545. static void i915_ggtt_clear_range(struct i915_address_space *vm,
  546. unsigned int first_entry,
  547. unsigned int num_entries,
  548. bool unused)
  549. {
  550. intel_gtt_clear_range(first_entry, num_entries);
  551. }
  552. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  553. enum i915_cache_level cache_level)
  554. {
  555. struct drm_device *dev = obj->base.dev;
  556. struct drm_i915_private *dev_priv = dev->dev_private;
  557. const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
  558. dev_priv->gtt.base.insert_entries(&dev_priv->gtt.base, obj->pages,
  559. entry,
  560. cache_level);
  561. obj->has_global_gtt_mapping = 1;
  562. }
  563. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  564. {
  565. struct drm_device *dev = obj->base.dev;
  566. struct drm_i915_private *dev_priv = dev->dev_private;
  567. const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
  568. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  569. entry,
  570. obj->base.size >> PAGE_SHIFT,
  571. true);
  572. obj->has_global_gtt_mapping = 0;
  573. }
  574. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  575. {
  576. struct drm_device *dev = obj->base.dev;
  577. struct drm_i915_private *dev_priv = dev->dev_private;
  578. bool interruptible;
  579. interruptible = do_idling(dev_priv);
  580. if (!obj->has_dma_mapping)
  581. dma_unmap_sg(&dev->pdev->dev,
  582. obj->pages->sgl, obj->pages->nents,
  583. PCI_DMA_BIDIRECTIONAL);
  584. undo_idling(dev_priv, interruptible);
  585. }
  586. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  587. unsigned long color,
  588. unsigned long *start,
  589. unsigned long *end)
  590. {
  591. if (node->color != color)
  592. *start += 4096;
  593. if (!list_empty(&node->node_list)) {
  594. node = list_entry(node->node_list.next,
  595. struct drm_mm_node,
  596. node_list);
  597. if (node->allocated && node->color != color)
  598. *end -= 4096;
  599. }
  600. }
  601. void i915_gem_setup_global_gtt(struct drm_device *dev,
  602. unsigned long start,
  603. unsigned long mappable_end,
  604. unsigned long end)
  605. {
  606. /* Let GEM Manage all of the aperture.
  607. *
  608. * However, leave one page at the end still bound to the scratch page.
  609. * There are a number of places where the hardware apparently prefetches
  610. * past the end of the object, and we've seen multiple hangs with the
  611. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  612. * aperture. One page should be enough to keep any prefetching inside
  613. * of the aperture.
  614. */
  615. struct drm_i915_private *dev_priv = dev->dev_private;
  616. struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
  617. struct drm_mm_node *entry;
  618. struct drm_i915_gem_object *obj;
  619. unsigned long hole_start, hole_end;
  620. BUG_ON(mappable_end > end);
  621. /* Subtract the guard page ... */
  622. drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
  623. if (!HAS_LLC(dev))
  624. dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
  625. /* Mark any preallocated objects as occupied */
  626. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  627. struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
  628. int ret;
  629. DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
  630. i915_gem_obj_ggtt_offset(obj), obj->base.size);
  631. WARN_ON(i915_gem_obj_ggtt_bound(obj));
  632. ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
  633. if (ret)
  634. DRM_DEBUG_KMS("Reservation failed\n");
  635. obj->has_global_gtt_mapping = 1;
  636. list_add(&vma->vma_link, &obj->vma_list);
  637. }
  638. dev_priv->gtt.base.start = start;
  639. dev_priv->gtt.base.total = end - start;
  640. /* Clear any non-preallocated blocks */
  641. drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
  642. const unsigned long count = (hole_end - hole_start) / PAGE_SIZE;
  643. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  644. hole_start, hole_end);
  645. ggtt_vm->clear_range(ggtt_vm, hole_start / PAGE_SIZE, count, true);
  646. }
  647. /* And finally clear the reserved guard page */
  648. ggtt_vm->clear_range(ggtt_vm, end / PAGE_SIZE - 1, 1, true);
  649. }
  650. static bool
  651. intel_enable_ppgtt(struct drm_device *dev)
  652. {
  653. if (i915_enable_ppgtt >= 0)
  654. return i915_enable_ppgtt;
  655. #ifdef CONFIG_INTEL_IOMMU
  656. /* Disable ppgtt on SNB if VT-d is on. */
  657. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  658. return false;
  659. #endif
  660. return true;
  661. }
  662. void i915_gem_init_global_gtt(struct drm_device *dev)
  663. {
  664. struct drm_i915_private *dev_priv = dev->dev_private;
  665. unsigned long gtt_size, mappable_size;
  666. gtt_size = dev_priv->gtt.base.total;
  667. mappable_size = dev_priv->gtt.mappable_end;
  668. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  669. int ret;
  670. if (INTEL_INFO(dev)->gen <= 7) {
  671. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  672. * aperture accordingly when using aliasing ppgtt. */
  673. gtt_size -= GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
  674. }
  675. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  676. ret = i915_gem_init_aliasing_ppgtt(dev);
  677. if (!ret)
  678. return;
  679. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  680. drm_mm_takedown(&dev_priv->gtt.base.mm);
  681. gtt_size += GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
  682. }
  683. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  684. }
  685. static int setup_scratch_page(struct drm_device *dev)
  686. {
  687. struct drm_i915_private *dev_priv = dev->dev_private;
  688. struct page *page;
  689. dma_addr_t dma_addr;
  690. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  691. if (page == NULL)
  692. return -ENOMEM;
  693. get_page(page);
  694. set_pages_uc(page, 1);
  695. #ifdef CONFIG_INTEL_IOMMU
  696. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  697. PCI_DMA_BIDIRECTIONAL);
  698. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  699. return -EINVAL;
  700. #else
  701. dma_addr = page_to_phys(page);
  702. #endif
  703. dev_priv->gtt.base.scratch.page = page;
  704. dev_priv->gtt.base.scratch.addr = dma_addr;
  705. return 0;
  706. }
  707. static void teardown_scratch_page(struct drm_device *dev)
  708. {
  709. struct drm_i915_private *dev_priv = dev->dev_private;
  710. struct page *page = dev_priv->gtt.base.scratch.page;
  711. set_pages_wb(page, 1);
  712. pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
  713. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  714. put_page(page);
  715. __free_page(page);
  716. }
  717. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  718. {
  719. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  720. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  721. return snb_gmch_ctl << 20;
  722. }
  723. static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
  724. {
  725. bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
  726. bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
  727. if (bdw_gmch_ctl)
  728. bdw_gmch_ctl = 1 << bdw_gmch_ctl;
  729. return bdw_gmch_ctl << 20;
  730. }
  731. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  732. {
  733. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  734. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  735. return snb_gmch_ctl << 25; /* 32 MB units */
  736. }
  737. static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
  738. {
  739. bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
  740. bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
  741. return bdw_gmch_ctl << 25; /* 32 MB units */
  742. }
  743. static int ggtt_probe_common(struct drm_device *dev,
  744. size_t gtt_size)
  745. {
  746. struct drm_i915_private *dev_priv = dev->dev_private;
  747. phys_addr_t gtt_bus_addr;
  748. int ret;
  749. /* For Modern GENs the PTEs and register space are split in the BAR */
  750. gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
  751. (pci_resource_len(dev->pdev, 0) / 2);
  752. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  753. if (!dev_priv->gtt.gsm) {
  754. DRM_ERROR("Failed to map the gtt page table\n");
  755. return -ENOMEM;
  756. }
  757. ret = setup_scratch_page(dev);
  758. if (ret) {
  759. DRM_ERROR("Scratch setup failed\n");
  760. /* iounmap will also get called at remove, but meh */
  761. iounmap(dev_priv->gtt.gsm);
  762. }
  763. return ret;
  764. }
  765. static int gen8_gmch_probe(struct drm_device *dev,
  766. size_t *gtt_total,
  767. size_t *stolen,
  768. phys_addr_t *mappable_base,
  769. unsigned long *mappable_end)
  770. {
  771. struct drm_i915_private *dev_priv = dev->dev_private;
  772. unsigned int gtt_size;
  773. u16 snb_gmch_ctl;
  774. int ret;
  775. /* TODO: We're not aware of mappable constraints on gen8 yet */
  776. *mappable_base = pci_resource_start(dev->pdev, 2);
  777. *mappable_end = pci_resource_len(dev->pdev, 2);
  778. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
  779. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
  780. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  781. *stolen = gen8_get_stolen_size(snb_gmch_ctl);
  782. gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
  783. *gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
  784. ret = ggtt_probe_common(dev, gtt_size);
  785. dev_priv->gtt.base.clear_range = NULL;
  786. dev_priv->gtt.base.insert_entries = NULL;
  787. return ret;
  788. }
  789. static int gen6_gmch_probe(struct drm_device *dev,
  790. size_t *gtt_total,
  791. size_t *stolen,
  792. phys_addr_t *mappable_base,
  793. unsigned long *mappable_end)
  794. {
  795. struct drm_i915_private *dev_priv = dev->dev_private;
  796. unsigned int gtt_size;
  797. u16 snb_gmch_ctl;
  798. int ret;
  799. *mappable_base = pci_resource_start(dev->pdev, 2);
  800. *mappable_end = pci_resource_len(dev->pdev, 2);
  801. /* 64/512MB is the current min/max we actually know of, but this is just
  802. * a coarse sanity check.
  803. */
  804. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  805. DRM_ERROR("Unknown GMADR size (%lx)\n",
  806. dev_priv->gtt.mappable_end);
  807. return -ENXIO;
  808. }
  809. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  810. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  811. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  812. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  813. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  814. *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
  815. ret = ggtt_probe_common(dev, gtt_size);
  816. dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
  817. dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
  818. return ret;
  819. }
  820. static void gen6_gmch_remove(struct i915_address_space *vm)
  821. {
  822. struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
  823. iounmap(gtt->gsm);
  824. teardown_scratch_page(vm->dev);
  825. }
  826. static int i915_gmch_probe(struct drm_device *dev,
  827. size_t *gtt_total,
  828. size_t *stolen,
  829. phys_addr_t *mappable_base,
  830. unsigned long *mappable_end)
  831. {
  832. struct drm_i915_private *dev_priv = dev->dev_private;
  833. int ret;
  834. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  835. if (!ret) {
  836. DRM_ERROR("failed to set up gmch\n");
  837. return -EIO;
  838. }
  839. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  840. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  841. dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
  842. dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
  843. return 0;
  844. }
  845. static void i915_gmch_remove(struct i915_address_space *vm)
  846. {
  847. intel_gmch_remove();
  848. }
  849. int i915_gem_gtt_init(struct drm_device *dev)
  850. {
  851. struct drm_i915_private *dev_priv = dev->dev_private;
  852. struct i915_gtt *gtt = &dev_priv->gtt;
  853. int ret;
  854. if (INTEL_INFO(dev)->gen <= 5) {
  855. gtt->gtt_probe = i915_gmch_probe;
  856. gtt->base.cleanup = i915_gmch_remove;
  857. } else if (INTEL_INFO(dev)->gen < 8) {
  858. gtt->gtt_probe = gen6_gmch_probe;
  859. gtt->base.cleanup = gen6_gmch_remove;
  860. if (IS_HASWELL(dev) && dev_priv->ellc_size)
  861. gtt->base.pte_encode = iris_pte_encode;
  862. else if (IS_HASWELL(dev))
  863. gtt->base.pte_encode = hsw_pte_encode;
  864. else if (IS_VALLEYVIEW(dev))
  865. gtt->base.pte_encode = byt_pte_encode;
  866. else if (INTEL_INFO(dev)->gen >= 7)
  867. gtt->base.pte_encode = ivb_pte_encode;
  868. else
  869. gtt->base.pte_encode = snb_pte_encode;
  870. } else {
  871. dev_priv->gtt.gtt_probe = gen8_gmch_probe;
  872. dev_priv->gtt.base.cleanup = gen6_gmch_remove;
  873. }
  874. ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
  875. &gtt->mappable_base, &gtt->mappable_end);
  876. if (ret)
  877. return ret;
  878. gtt->base.dev = dev;
  879. /* GMADR is the PCI mmio aperture into the global GTT. */
  880. DRM_INFO("Memory usable by graphics device = %zdM\n",
  881. gtt->base.total >> 20);
  882. DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
  883. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
  884. return 0;
  885. }