bookehv_interrupts.S 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
  16. *
  17. * Author: Varun Sethi <varun.sethi@freescale.com>
  18. * Author: Scott Wood <scotwood@freescale.com>
  19. *
  20. * This file is derived from arch/powerpc/kvm/booke_interrupts.S
  21. */
  22. #include <asm/ppc_asm.h>
  23. #include <asm/kvm_asm.h>
  24. #include <asm/reg.h>
  25. #include <asm/mmu-44x.h>
  26. #include <asm/page.h>
  27. #include <asm/asm-compat.h>
  28. #include <asm/asm-offsets.h>
  29. #include <asm/bitsperlong.h>
  30. #include "../kernel/head_booke.h" /* for THREAD_NORMSAVE() */
  31. #define GET_VCPU(vcpu, thread) \
  32. PPC_LL vcpu, THREAD_KVM_VCPU(thread)
  33. #define SET_VCPU(vcpu) \
  34. PPC_STL vcpu, (THREAD + THREAD_KVM_VCPU)(r2)
  35. #define LONGBYTES (BITS_PER_LONG / 8)
  36. #define VCPU_GPR(n) (VCPU_GPRS + (n * LONGBYTES))
  37. #define VCPU_GUEST_SPRG(n) (VCPU_GUEST_SPRGS + (n * LONGBYTES))
  38. /* The host stack layout: */
  39. #define HOST_R1 (0 * LONGBYTES) /* Implied by stwu. */
  40. #define HOST_CALLEE_LR (1 * LONGBYTES)
  41. #define HOST_RUN (2 * LONGBYTES) /* struct kvm_run */
  42. /*
  43. * r2 is special: it holds 'current', and it made nonvolatile in the
  44. * kernel with the -ffixed-r2 gcc option.
  45. */
  46. #define HOST_R2 (3 * LONGBYTES)
  47. #define HOST_NV_GPRS (4 * LONGBYTES)
  48. #define HOST_NV_GPR(n) (HOST_NV_GPRS + ((n - 14) * LONGBYTES))
  49. #define HOST_MIN_STACK_SIZE (HOST_NV_GPR(31) + LONGBYTES)
  50. #define HOST_STACK_SIZE ((HOST_MIN_STACK_SIZE + 15) & ~15) /* Align. */
  51. #define HOST_STACK_LR (HOST_STACK_SIZE + LONGBYTES) /* In caller stack frame. */
  52. #define NEED_EMU 0x00000001 /* emulation -- save nv regs */
  53. #define NEED_DEAR 0x00000002 /* save faulting DEAR */
  54. #define NEED_ESR 0x00000004 /* save faulting ESR */
  55. /*
  56. * On entry:
  57. * r4 = vcpu, r5 = srr0, r6 = srr1
  58. * saved in vcpu: cr, ctr, r3-r13
  59. */
  60. .macro kvm_handler_common intno, srr0, flags
  61. mfspr r10, SPRN_PID
  62. lwz r8, VCPU_HOST_PID(r4)
  63. PPC_LL r11, VCPU_SHARED(r4)
  64. PPC_STL r14, VCPU_GPR(r14)(r4) /* We need a non-volatile GPR. */
  65. li r14, \intno
  66. stw r10, VCPU_GUEST_PID(r4)
  67. mtspr SPRN_PID, r8
  68. .if \flags & NEED_EMU
  69. lwz r9, VCPU_KVM(r4)
  70. .endif
  71. #ifdef CONFIG_KVM_EXIT_TIMING
  72. /* save exit time */
  73. 1: mfspr r7, SPRN_TBRU
  74. mfspr r8, SPRN_TBRL
  75. mfspr r9, SPRN_TBRU
  76. cmpw r9, r7
  77. PPC_STL r8, VCPU_TIMING_EXIT_TBL(r4)
  78. bne- 1b
  79. PPC_STL r9, VCPU_TIMING_EXIT_TBU(r4)
  80. #endif
  81. oris r8, r6, MSR_CE@h
  82. #ifndef CONFIG_64BIT
  83. stw r6, (VCPU_SHARED_MSR + 4)(r11)
  84. #else
  85. std r6, (VCPU_SHARED_MSR)(r11)
  86. #endif
  87. ori r8, r8, MSR_ME | MSR_RI
  88. PPC_STL r5, VCPU_PC(r4)
  89. /*
  90. * Make sure CE/ME/RI are set (if appropriate for exception type)
  91. * whether or not the guest had it set. Since mfmsr/mtmsr are
  92. * somewhat expensive, skip in the common case where the guest
  93. * had all these bits set (and thus they're still set if
  94. * appropriate for the exception type).
  95. */
  96. cmpw r6, r8
  97. .if \flags & NEED_EMU
  98. lwz r9, KVM_LPID(r9)
  99. .endif
  100. beq 1f
  101. mfmsr r7
  102. .if \srr0 != SPRN_MCSRR0 && \srr0 != SPRN_CSRR0
  103. oris r7, r7, MSR_CE@h
  104. .endif
  105. .if \srr0 != SPRN_MCSRR0
  106. ori r7, r7, MSR_ME | MSR_RI
  107. .endif
  108. mtmsr r7
  109. 1:
  110. .if \flags & NEED_EMU
  111. /*
  112. * This assumes you have external PID support.
  113. * To support a bookehv CPU without external PID, you'll
  114. * need to look up the TLB entry and create a temporary mapping.
  115. *
  116. * FIXME: we don't currently handle if the lwepx faults. PR-mode
  117. * booke doesn't handle it either. Since Linux doesn't use
  118. * broadcast tlbivax anymore, the only way this should happen is
  119. * if the guest maps its memory execute-but-not-read, or if we
  120. * somehow take a TLB miss in the middle of this entry code and
  121. * evict the relevant entry. On e500mc, all kernel lowmem is
  122. * bolted into TLB1 large page mappings, and we don't use
  123. * broadcast invalidates, so we should not take a TLB miss here.
  124. *
  125. * Later we'll need to deal with faults here. Disallowing guest
  126. * mappings that are execute-but-not-read could be an option on
  127. * e500mc, but not on chips with an LRAT if it is used.
  128. */
  129. mfspr r3, SPRN_EPLC /* will already have correct ELPID and EGS */
  130. PPC_STL r15, VCPU_GPR(r15)(r4)
  131. PPC_STL r16, VCPU_GPR(r16)(r4)
  132. PPC_STL r17, VCPU_GPR(r17)(r4)
  133. PPC_STL r18, VCPU_GPR(r18)(r4)
  134. PPC_STL r19, VCPU_GPR(r19)(r4)
  135. mr r8, r3
  136. PPC_STL r20, VCPU_GPR(r20)(r4)
  137. rlwimi r8, r6, EPC_EAS_SHIFT - MSR_IR_LG, EPC_EAS
  138. PPC_STL r21, VCPU_GPR(r21)(r4)
  139. rlwimi r8, r6, EPC_EPR_SHIFT - MSR_PR_LG, EPC_EPR
  140. PPC_STL r22, VCPU_GPR(r22)(r4)
  141. rlwimi r8, r10, EPC_EPID_SHIFT, EPC_EPID
  142. PPC_STL r23, VCPU_GPR(r23)(r4)
  143. PPC_STL r24, VCPU_GPR(r24)(r4)
  144. PPC_STL r25, VCPU_GPR(r25)(r4)
  145. PPC_STL r26, VCPU_GPR(r26)(r4)
  146. PPC_STL r27, VCPU_GPR(r27)(r4)
  147. PPC_STL r28, VCPU_GPR(r28)(r4)
  148. PPC_STL r29, VCPU_GPR(r29)(r4)
  149. PPC_STL r30, VCPU_GPR(r30)(r4)
  150. PPC_STL r31, VCPU_GPR(r31)(r4)
  151. mtspr SPRN_EPLC, r8
  152. isync
  153. lwepx r9, 0, r5
  154. mtspr SPRN_EPLC, r3
  155. stw r9, VCPU_LAST_INST(r4)
  156. .endif
  157. .if \flags & NEED_ESR
  158. mfspr r8, SPRN_ESR
  159. PPC_STL r8, VCPU_FAULT_ESR(r4)
  160. .endif
  161. .if \flags & NEED_DEAR
  162. mfspr r9, SPRN_DEAR
  163. PPC_STL r9, VCPU_FAULT_DEAR(r4)
  164. .endif
  165. b kvmppc_resume_host
  166. .endm
  167. /*
  168. * For input register values, see arch/powerpc/include/asm/kvm_booke_hv_asm.h
  169. */
  170. .macro kvm_handler intno srr0, srr1, flags
  171. _GLOBAL(kvmppc_handler_\intno\()_\srr1)
  172. GET_VCPU(r11, r10)
  173. PPC_STL r3, VCPU_GPR(r3)(r11)
  174. mfspr r3, SPRN_SPRG_RSCRATCH0
  175. PPC_STL r4, VCPU_GPR(r4)(r11)
  176. PPC_LL r4, THREAD_NORMSAVE(0)(r10)
  177. PPC_STL r5, VCPU_GPR(r5)(r11)
  178. PPC_STL r13, VCPU_CR(r11)
  179. mfspr r5, \srr0
  180. PPC_STL r3, VCPU_GPR(r10)(r11)
  181. PPC_LL r3, THREAD_NORMSAVE(2)(r10)
  182. PPC_STL r6, VCPU_GPR(r6)(r11)
  183. PPC_STL r4, VCPU_GPR(r11)(r11)
  184. mfspr r6, \srr1
  185. PPC_STL r7, VCPU_GPR(r7)(r11)
  186. PPC_STL r8, VCPU_GPR(r8)(r11)
  187. PPC_STL r9, VCPU_GPR(r9)(r11)
  188. PPC_STL r3, VCPU_GPR(r13)(r11)
  189. mfctr r7
  190. PPC_STL r12, VCPU_GPR(r12)(r11)
  191. PPC_STL r7, VCPU_CTR(r11)
  192. mr r4, r11
  193. kvm_handler_common \intno, \srr0, \flags
  194. .endm
  195. .macro kvm_lvl_handler intno scratch srr0, srr1, flags
  196. _GLOBAL(kvmppc_handler_\intno\()_\srr1)
  197. mfspr r10, SPRN_SPRG_THREAD
  198. GET_VCPU(r11, r10)
  199. PPC_STL r3, VCPU_GPR(r3)(r11)
  200. mfspr r3, \scratch
  201. PPC_STL r4, VCPU_GPR(r4)(r11)
  202. PPC_LL r4, GPR9(r8)
  203. PPC_STL r5, VCPU_GPR(r5)(r11)
  204. PPC_STL r9, VCPU_CR(r11)
  205. mfspr r5, \srr0
  206. PPC_STL r3, VCPU_GPR(r8)(r11)
  207. PPC_LL r3, GPR10(r8)
  208. PPC_STL r6, VCPU_GPR(r6)(r11)
  209. PPC_STL r4, VCPU_GPR(r9)(r11)
  210. mfspr r6, \srr1
  211. PPC_LL r4, GPR11(r8)
  212. PPC_STL r7, VCPU_GPR(r7)(r11)
  213. PPC_STL r8, VCPU_GPR(r8)(r11)
  214. PPC_STL r3, VCPU_GPR(r10)(r11)
  215. mfctr r7
  216. PPC_STL r12, VCPU_GPR(r12)(r11)
  217. PPC_STL r4, VCPU_GPR(r11)(r11)
  218. PPC_STL r7, VCPU_CTR(r11)
  219. mr r4, r11
  220. kvm_handler_common \intno, \srr0, \flags
  221. .endm
  222. kvm_lvl_handler BOOKE_INTERRUPT_CRITICAL, \
  223. SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
  224. kvm_lvl_handler BOOKE_INTERRUPT_MACHINE_CHECK, \
  225. SPRN_SPRG_RSCRATCH_MC, SPRN_MCSRR0, SPRN_MCSRR1, 0
  226. kvm_handler BOOKE_INTERRUPT_DATA_STORAGE, \
  227. SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR)
  228. kvm_handler BOOKE_INTERRUPT_INST_STORAGE, SPRN_SRR0, SPRN_SRR1, NEED_ESR
  229. kvm_handler BOOKE_INTERRUPT_EXTERNAL, SPRN_SRR0, SPRN_SRR1, 0
  230. kvm_handler BOOKE_INTERRUPT_ALIGNMENT, \
  231. SPRN_SRR0, SPRN_SRR1, (NEED_DEAR | NEED_ESR)
  232. kvm_handler BOOKE_INTERRUPT_PROGRAM, SPRN_SRR0, SPRN_SRR1, NEED_ESR
  233. kvm_handler BOOKE_INTERRUPT_FP_UNAVAIL, SPRN_SRR0, SPRN_SRR1, 0
  234. kvm_handler BOOKE_INTERRUPT_SYSCALL, SPRN_SRR0, SPRN_SRR1, 0
  235. kvm_handler BOOKE_INTERRUPT_AP_UNAVAIL, SPRN_SRR0, SPRN_SRR1, 0
  236. kvm_handler BOOKE_INTERRUPT_DECREMENTER, SPRN_SRR0, SPRN_SRR1, 0
  237. kvm_handler BOOKE_INTERRUPT_FIT, SPRN_SRR0, SPRN_SRR1, 0
  238. kvm_lvl_handler BOOKE_INTERRUPT_WATCHDOG, \
  239. SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
  240. kvm_handler BOOKE_INTERRUPT_DTLB_MISS, \
  241. SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
  242. kvm_handler BOOKE_INTERRUPT_ITLB_MISS, SPRN_SRR0, SPRN_SRR1, 0
  243. kvm_handler BOOKE_INTERRUPT_SPE_UNAVAIL, SPRN_SRR0, SPRN_SRR1, 0
  244. kvm_handler BOOKE_INTERRUPT_SPE_FP_DATA, SPRN_SRR0, SPRN_SRR1, 0
  245. kvm_handler BOOKE_INTERRUPT_SPE_FP_ROUND, SPRN_SRR0, SPRN_SRR1, 0
  246. kvm_handler BOOKE_INTERRUPT_PERFORMANCE_MONITOR, SPRN_SRR0, SPRN_SRR1, 0
  247. kvm_handler BOOKE_INTERRUPT_DOORBELL, SPRN_SRR0, SPRN_SRR1, 0
  248. kvm_lvl_handler BOOKE_INTERRUPT_DOORBELL_CRITICAL, \
  249. SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
  250. kvm_handler BOOKE_INTERRUPT_HV_PRIV, SPRN_SRR0, SPRN_SRR1, NEED_EMU
  251. kvm_handler BOOKE_INTERRUPT_HV_SYSCALL, SPRN_SRR0, SPRN_SRR1, 0
  252. kvm_handler BOOKE_INTERRUPT_GUEST_DBELL, SPRN_GSRR0, SPRN_GSRR1, 0
  253. kvm_lvl_handler BOOKE_INTERRUPT_GUEST_DBELL_CRIT, \
  254. SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
  255. kvm_lvl_handler BOOKE_INTERRUPT_DEBUG, \
  256. SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
  257. kvm_lvl_handler BOOKE_INTERRUPT_DEBUG, \
  258. SPRN_SPRG_RSCRATCH_DBG, SPRN_DSRR0, SPRN_DSRR1, 0
  259. /* Registers:
  260. * SPRG_SCRATCH0: guest r10
  261. * r4: vcpu pointer
  262. * r11: vcpu->arch.shared
  263. * r14: KVM exit number
  264. */
  265. _GLOBAL(kvmppc_resume_host)
  266. /* Save remaining volatile guest register state to vcpu. */
  267. mfspr r3, SPRN_VRSAVE
  268. PPC_STL r0, VCPU_GPR(r0)(r4)
  269. PPC_STL r1, VCPU_GPR(r1)(r4)
  270. mflr r5
  271. mfspr r6, SPRN_SPRG4
  272. PPC_STL r2, VCPU_GPR(r2)(r4)
  273. PPC_STL r5, VCPU_LR(r4)
  274. mfspr r7, SPRN_SPRG5
  275. PPC_STL r3, VCPU_VRSAVE(r4)
  276. PPC_STL r6, VCPU_SHARED_SPRG4(r11)
  277. mfspr r8, SPRN_SPRG6
  278. PPC_STL r7, VCPU_SHARED_SPRG5(r11)
  279. mfspr r9, SPRN_SPRG7
  280. PPC_STL r8, VCPU_SHARED_SPRG6(r11)
  281. mfxer r3
  282. PPC_STL r9, VCPU_SHARED_SPRG7(r11)
  283. /* save guest MAS registers and restore host mas4 & mas6 */
  284. mfspr r5, SPRN_MAS0
  285. PPC_STL r3, VCPU_XER(r4)
  286. mfspr r6, SPRN_MAS1
  287. stw r5, VCPU_SHARED_MAS0(r11)
  288. mfspr r7, SPRN_MAS2
  289. stw r6, VCPU_SHARED_MAS1(r11)
  290. #ifndef CONFIG_64BIT
  291. stw r7, (VCPU_SHARED_MAS2 + 4)(r11)
  292. #else
  293. std r7, (VCPU_SHARED_MAS2)(r11)
  294. #endif
  295. mfspr r5, SPRN_MAS3
  296. mfspr r6, SPRN_MAS4
  297. stw r5, VCPU_SHARED_MAS7_3+4(r11)
  298. mfspr r7, SPRN_MAS6
  299. stw r6, VCPU_SHARED_MAS4(r11)
  300. mfspr r5, SPRN_MAS7
  301. lwz r6, VCPU_HOST_MAS4(r4)
  302. stw r7, VCPU_SHARED_MAS6(r11)
  303. lwz r8, VCPU_HOST_MAS6(r4)
  304. mtspr SPRN_MAS4, r6
  305. stw r5, VCPU_SHARED_MAS7_3+0(r11)
  306. mtspr SPRN_MAS6, r8
  307. mfspr r3, SPRN_EPCR
  308. rlwinm r3, r3, 0, ~SPRN_EPCR_DMIUH
  309. mtspr SPRN_EPCR, r3
  310. isync
  311. /* Restore host stack pointer */
  312. PPC_LL r1, VCPU_HOST_STACK(r4)
  313. PPC_LL r2, HOST_R2(r1)
  314. /* Switch to kernel stack and jump to handler. */
  315. PPC_LL r3, HOST_RUN(r1)
  316. mr r5, r14 /* intno */
  317. mr r14, r4 /* Save vcpu pointer. */
  318. bl kvmppc_handle_exit
  319. /* Restore vcpu pointer and the nonvolatiles we used. */
  320. mr r4, r14
  321. PPC_LL r14, VCPU_GPR(r14)(r4)
  322. andi. r5, r3, RESUME_FLAG_NV
  323. beq skip_nv_load
  324. PPC_LL r15, VCPU_GPR(r15)(r4)
  325. PPC_LL r16, VCPU_GPR(r16)(r4)
  326. PPC_LL r17, VCPU_GPR(r17)(r4)
  327. PPC_LL r18, VCPU_GPR(r18)(r4)
  328. PPC_LL r19, VCPU_GPR(r19)(r4)
  329. PPC_LL r20, VCPU_GPR(r20)(r4)
  330. PPC_LL r21, VCPU_GPR(r21)(r4)
  331. PPC_LL r22, VCPU_GPR(r22)(r4)
  332. PPC_LL r23, VCPU_GPR(r23)(r4)
  333. PPC_LL r24, VCPU_GPR(r24)(r4)
  334. PPC_LL r25, VCPU_GPR(r25)(r4)
  335. PPC_LL r26, VCPU_GPR(r26)(r4)
  336. PPC_LL r27, VCPU_GPR(r27)(r4)
  337. PPC_LL r28, VCPU_GPR(r28)(r4)
  338. PPC_LL r29, VCPU_GPR(r29)(r4)
  339. PPC_LL r30, VCPU_GPR(r30)(r4)
  340. PPC_LL r31, VCPU_GPR(r31)(r4)
  341. skip_nv_load:
  342. /* Should we return to the guest? */
  343. andi. r5, r3, RESUME_FLAG_HOST
  344. beq lightweight_exit
  345. srawi r3, r3, 2 /* Shift -ERR back down. */
  346. heavyweight_exit:
  347. /* Not returning to guest. */
  348. PPC_LL r5, HOST_STACK_LR(r1)
  349. /*
  350. * We already saved guest volatile register state; now save the
  351. * non-volatiles.
  352. */
  353. PPC_STL r15, VCPU_GPR(r15)(r4)
  354. PPC_STL r16, VCPU_GPR(r16)(r4)
  355. PPC_STL r17, VCPU_GPR(r17)(r4)
  356. PPC_STL r18, VCPU_GPR(r18)(r4)
  357. PPC_STL r19, VCPU_GPR(r19)(r4)
  358. PPC_STL r20, VCPU_GPR(r20)(r4)
  359. PPC_STL r21, VCPU_GPR(r21)(r4)
  360. PPC_STL r22, VCPU_GPR(r22)(r4)
  361. PPC_STL r23, VCPU_GPR(r23)(r4)
  362. PPC_STL r24, VCPU_GPR(r24)(r4)
  363. PPC_STL r25, VCPU_GPR(r25)(r4)
  364. PPC_STL r26, VCPU_GPR(r26)(r4)
  365. PPC_STL r27, VCPU_GPR(r27)(r4)
  366. PPC_STL r28, VCPU_GPR(r28)(r4)
  367. PPC_STL r29, VCPU_GPR(r29)(r4)
  368. PPC_STL r30, VCPU_GPR(r30)(r4)
  369. PPC_STL r31, VCPU_GPR(r31)(r4)
  370. /* Load host non-volatile register state from host stack. */
  371. PPC_LL r14, HOST_NV_GPR(r14)(r1)
  372. PPC_LL r15, HOST_NV_GPR(r15)(r1)
  373. PPC_LL r16, HOST_NV_GPR(r16)(r1)
  374. PPC_LL r17, HOST_NV_GPR(r17)(r1)
  375. PPC_LL r18, HOST_NV_GPR(r18)(r1)
  376. PPC_LL r19, HOST_NV_GPR(r19)(r1)
  377. PPC_LL r20, HOST_NV_GPR(r20)(r1)
  378. PPC_LL r21, HOST_NV_GPR(r21)(r1)
  379. PPC_LL r22, HOST_NV_GPR(r22)(r1)
  380. PPC_LL r23, HOST_NV_GPR(r23)(r1)
  381. PPC_LL r24, HOST_NV_GPR(r24)(r1)
  382. PPC_LL r25, HOST_NV_GPR(r25)(r1)
  383. PPC_LL r26, HOST_NV_GPR(r26)(r1)
  384. PPC_LL r27, HOST_NV_GPR(r27)(r1)
  385. PPC_LL r28, HOST_NV_GPR(r28)(r1)
  386. PPC_LL r29, HOST_NV_GPR(r29)(r1)
  387. PPC_LL r30, HOST_NV_GPR(r30)(r1)
  388. PPC_LL r31, HOST_NV_GPR(r31)(r1)
  389. /* Return to kvm_vcpu_run(). */
  390. mtlr r5
  391. addi r1, r1, HOST_STACK_SIZE
  392. /* r3 still contains the return code from kvmppc_handle_exit(). */
  393. blr
  394. /* Registers:
  395. * r3: kvm_run pointer
  396. * r4: vcpu pointer
  397. */
  398. _GLOBAL(__kvmppc_vcpu_run)
  399. stwu r1, -HOST_STACK_SIZE(r1)
  400. PPC_STL r1, VCPU_HOST_STACK(r4) /* Save stack pointer to vcpu. */
  401. /* Save host state to stack. */
  402. PPC_STL r3, HOST_RUN(r1)
  403. mflr r3
  404. PPC_STL r3, HOST_STACK_LR(r1)
  405. /* Save host non-volatile register state to stack. */
  406. PPC_STL r14, HOST_NV_GPR(r14)(r1)
  407. PPC_STL r15, HOST_NV_GPR(r15)(r1)
  408. PPC_STL r16, HOST_NV_GPR(r16)(r1)
  409. PPC_STL r17, HOST_NV_GPR(r17)(r1)
  410. PPC_STL r18, HOST_NV_GPR(r18)(r1)
  411. PPC_STL r19, HOST_NV_GPR(r19)(r1)
  412. PPC_STL r20, HOST_NV_GPR(r20)(r1)
  413. PPC_STL r21, HOST_NV_GPR(r21)(r1)
  414. PPC_STL r22, HOST_NV_GPR(r22)(r1)
  415. PPC_STL r23, HOST_NV_GPR(r23)(r1)
  416. PPC_STL r24, HOST_NV_GPR(r24)(r1)
  417. PPC_STL r25, HOST_NV_GPR(r25)(r1)
  418. PPC_STL r26, HOST_NV_GPR(r26)(r1)
  419. PPC_STL r27, HOST_NV_GPR(r27)(r1)
  420. PPC_STL r28, HOST_NV_GPR(r28)(r1)
  421. PPC_STL r29, HOST_NV_GPR(r29)(r1)
  422. PPC_STL r30, HOST_NV_GPR(r30)(r1)
  423. PPC_STL r31, HOST_NV_GPR(r31)(r1)
  424. /* Load guest non-volatiles. */
  425. PPC_LL r14, VCPU_GPR(r14)(r4)
  426. PPC_LL r15, VCPU_GPR(r15)(r4)
  427. PPC_LL r16, VCPU_GPR(r16)(r4)
  428. PPC_LL r17, VCPU_GPR(r17)(r4)
  429. PPC_LL r18, VCPU_GPR(r18)(r4)
  430. PPC_LL r19, VCPU_GPR(r19)(r4)
  431. PPC_LL r20, VCPU_GPR(r20)(r4)
  432. PPC_LL r21, VCPU_GPR(r21)(r4)
  433. PPC_LL r22, VCPU_GPR(r22)(r4)
  434. PPC_LL r23, VCPU_GPR(r23)(r4)
  435. PPC_LL r24, VCPU_GPR(r24)(r4)
  436. PPC_LL r25, VCPU_GPR(r25)(r4)
  437. PPC_LL r26, VCPU_GPR(r26)(r4)
  438. PPC_LL r27, VCPU_GPR(r27)(r4)
  439. PPC_LL r28, VCPU_GPR(r28)(r4)
  440. PPC_LL r29, VCPU_GPR(r29)(r4)
  441. PPC_LL r30, VCPU_GPR(r30)(r4)
  442. PPC_LL r31, VCPU_GPR(r31)(r4)
  443. lightweight_exit:
  444. PPC_STL r2, HOST_R2(r1)
  445. mfspr r3, SPRN_PID
  446. stw r3, VCPU_HOST_PID(r4)
  447. lwz r3, VCPU_GUEST_PID(r4)
  448. mtspr SPRN_PID, r3
  449. /* Save vcpu pointer for the exception handlers
  450. * must be done before loading guest r2.
  451. */
  452. // SET_VCPU(r4)
  453. PPC_LL r11, VCPU_SHARED(r4)
  454. /* Save host mas4 and mas6 and load guest MAS registers */
  455. mfspr r3, SPRN_MAS4
  456. stw r3, VCPU_HOST_MAS4(r4)
  457. mfspr r3, SPRN_MAS6
  458. stw r3, VCPU_HOST_MAS6(r4)
  459. lwz r3, VCPU_SHARED_MAS0(r11)
  460. lwz r5, VCPU_SHARED_MAS1(r11)
  461. #ifndef CONFIG_64BIT
  462. lwz r6, (VCPU_SHARED_MAS2 + 4)(r11)
  463. #else
  464. ld r6, (VCPU_SHARED_MAS2)(r11)
  465. #endif
  466. lwz r7, VCPU_SHARED_MAS7_3+4(r11)
  467. lwz r8, VCPU_SHARED_MAS4(r11)
  468. mtspr SPRN_MAS0, r3
  469. mtspr SPRN_MAS1, r5
  470. mtspr SPRN_MAS2, r6
  471. mtspr SPRN_MAS3, r7
  472. mtspr SPRN_MAS4, r8
  473. lwz r3, VCPU_SHARED_MAS6(r11)
  474. lwz r5, VCPU_SHARED_MAS7_3+0(r11)
  475. mtspr SPRN_MAS6, r3
  476. mtspr SPRN_MAS7, r5
  477. /* Disable MAS register updates via exception */
  478. mfspr r3, SPRN_EPCR
  479. oris r3, r3, SPRN_EPCR_DMIUH@h
  480. mtspr SPRN_EPCR, r3
  481. /*
  482. * Host interrupt handlers may have clobbered these guest-readable
  483. * SPRGs, so we need to reload them here with the guest's values.
  484. */
  485. lwz r3, VCPU_VRSAVE(r4)
  486. lwz r5, VCPU_SHARED_SPRG4(r11)
  487. mtspr SPRN_VRSAVE, r3
  488. lwz r6, VCPU_SHARED_SPRG5(r11)
  489. mtspr SPRN_SPRG4W, r5
  490. lwz r7, VCPU_SHARED_SPRG6(r11)
  491. mtspr SPRN_SPRG5W, r6
  492. lwz r8, VCPU_SHARED_SPRG7(r11)
  493. mtspr SPRN_SPRG6W, r7
  494. mtspr SPRN_SPRG7W, r8
  495. /* Load some guest volatiles. */
  496. PPC_LL r3, VCPU_LR(r4)
  497. PPC_LL r5, VCPU_XER(r4)
  498. PPC_LL r6, VCPU_CTR(r4)
  499. PPC_LL r7, VCPU_CR(r4)
  500. PPC_LL r8, VCPU_PC(r4)
  501. #ifndef CONFIG_64BIT
  502. lwz r9, (VCPU_SHARED_MSR + 4)(r11)
  503. #else
  504. ld r9, (VCPU_SHARED_MSR)(r11)
  505. #endif
  506. PPC_LL r0, VCPU_GPR(r0)(r4)
  507. PPC_LL r1, VCPU_GPR(r1)(r4)
  508. PPC_LL r2, VCPU_GPR(r2)(r4)
  509. PPC_LL r10, VCPU_GPR(r10)(r4)
  510. PPC_LL r11, VCPU_GPR(r11)(r4)
  511. PPC_LL r12, VCPU_GPR(r12)(r4)
  512. PPC_LL r13, VCPU_GPR(r13)(r4)
  513. mtlr r3
  514. mtxer r5
  515. mtctr r6
  516. mtcr r7
  517. mtsrr0 r8
  518. mtsrr1 r9
  519. #ifdef CONFIG_KVM_EXIT_TIMING
  520. /* save enter time */
  521. 1:
  522. mfspr r6, SPRN_TBRU
  523. mfspr r7, SPRN_TBRL
  524. mfspr r8, SPRN_TBRU
  525. cmpw r8, r6
  526. PPC_STL r7, VCPU_TIMING_LAST_ENTER_TBL(r4)
  527. bne 1b
  528. PPC_STL r8, VCPU_TIMING_LAST_ENTER_TBU(r4)
  529. #endif
  530. /* Finish loading guest volatiles and jump to guest. */
  531. PPC_LL r5, VCPU_GPR(r5)(r4)
  532. PPC_LL r6, VCPU_GPR(r6)(r4)
  533. PPC_LL r7, VCPU_GPR(r7)(r4)
  534. PPC_LL r8, VCPU_GPR(r8)(r4)
  535. PPC_LL r9, VCPU_GPR(r9)(r4)
  536. PPC_LL r3, VCPU_GPR(r3)(r4)
  537. PPC_LL r4, VCPU_GPR(r4)(r4)
  538. rfi