dmtimer.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  7. * Tarun Kanti DebBarma <tarun.kanti@ti.com>
  8. * Thara Gopinath <thara@ti.com>
  9. *
  10. * dmtimer adaptation to platform_driver.
  11. *
  12. * Copyright (C) 2005 Nokia Corporation
  13. * OMAP2 support by Juha Yrjola
  14. * API improvements and OMAP2 clock framework support by Timo Teras
  15. *
  16. * Copyright (C) 2009 Texas Instruments
  17. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  18. *
  19. * This program is free software; you can redistribute it and/or modify it
  20. * under the terms of the GNU General Public License as published by the
  21. * Free Software Foundation; either version 2 of the License, or (at your
  22. * option) any later version.
  23. *
  24. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  25. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  26. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  27. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  28. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/module.h>
  38. #include <linux/io.h>
  39. #include <linux/device.h>
  40. #include <linux/err.h>
  41. #include <linux/pm_runtime.h>
  42. #include <linux/of.h>
  43. #include <linux/of_device.h>
  44. #include <plat/dmtimer.h>
  45. static u32 omap_reserved_systimers;
  46. static LIST_HEAD(omap_timer_list);
  47. static DEFINE_SPINLOCK(dm_timer_lock);
  48. /**
  49. * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
  50. * @timer: timer pointer over which read operation to perform
  51. * @reg: lowest byte holds the register offset
  52. *
  53. * The posted mode bit is encoded in reg. Note that in posted mode write
  54. * pending bit must be checked. Otherwise a read of a non completed write
  55. * will produce an error.
  56. */
  57. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
  58. {
  59. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  60. return __omap_dm_timer_read(timer, reg, timer->posted);
  61. }
  62. /**
  63. * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
  64. * @timer: timer pointer over which write operation is to perform
  65. * @reg: lowest byte holds the register offset
  66. * @value: data to write into the register
  67. *
  68. * The posted mode bit is encoded in reg. Note that in posted mode the write
  69. * pending bit must be checked. Otherwise a write on a register which has a
  70. * pending write will be lost.
  71. */
  72. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
  73. u32 value)
  74. {
  75. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  76. __omap_dm_timer_write(timer, reg, value, timer->posted);
  77. }
  78. static void omap_timer_restore_context(struct omap_dm_timer *timer)
  79. {
  80. __raw_writel(timer->context.tisr, timer->irq_stat);
  81. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
  82. timer->context.twer);
  83. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
  84. timer->context.tcrr);
  85. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
  86. timer->context.tldr);
  87. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
  88. timer->context.tmar);
  89. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
  90. timer->context.tsicr);
  91. __raw_writel(timer->context.tier, timer->irq_ena);
  92. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
  93. timer->context.tclr);
  94. }
  95. static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
  96. {
  97. int c;
  98. if (!timer->sys_stat)
  99. return;
  100. c = 0;
  101. while (!(__raw_readl(timer->sys_stat) & 1)) {
  102. c++;
  103. if (c > 100000) {
  104. printk(KERN_ERR "Timer failed to reset\n");
  105. return;
  106. }
  107. }
  108. }
  109. static void omap_dm_timer_reset(struct omap_dm_timer *timer)
  110. {
  111. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  112. omap_dm_timer_wait_for_reset(timer);
  113. __omap_dm_timer_reset(timer, 0, 0);
  114. }
  115. int omap_dm_timer_prepare(struct omap_dm_timer *timer)
  116. {
  117. /*
  118. * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
  119. * do not call clk_get() for these devices.
  120. */
  121. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  122. timer->fclk = clk_get(&timer->pdev->dev, "fck");
  123. if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
  124. timer->fclk = NULL;
  125. dev_err(&timer->pdev->dev, ": No fclk handle.\n");
  126. return -EINVAL;
  127. }
  128. }
  129. omap_dm_timer_enable(timer);
  130. if (timer->capability & OMAP_TIMER_NEEDS_RESET)
  131. omap_dm_timer_reset(timer);
  132. __omap_dm_timer_enable_posted(timer);
  133. omap_dm_timer_disable(timer);
  134. return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
  135. }
  136. static inline u32 omap_dm_timer_reserved_systimer(int id)
  137. {
  138. return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
  139. }
  140. int omap_dm_timer_reserve_systimer(int id)
  141. {
  142. if (omap_dm_timer_reserved_systimer(id))
  143. return -ENODEV;
  144. omap_reserved_systimers |= (1 << (id - 1));
  145. return 0;
  146. }
  147. struct omap_dm_timer *omap_dm_timer_request(void)
  148. {
  149. struct omap_dm_timer *timer = NULL, *t;
  150. unsigned long flags;
  151. int ret = 0;
  152. spin_lock_irqsave(&dm_timer_lock, flags);
  153. list_for_each_entry(t, &omap_timer_list, node) {
  154. if (t->reserved)
  155. continue;
  156. timer = t;
  157. timer->reserved = 1;
  158. break;
  159. }
  160. spin_unlock_irqrestore(&dm_timer_lock, flags);
  161. if (timer) {
  162. ret = omap_dm_timer_prepare(timer);
  163. if (ret) {
  164. timer->reserved = 0;
  165. timer = NULL;
  166. }
  167. }
  168. if (!timer)
  169. pr_debug("%s: timer request failed!\n", __func__);
  170. return timer;
  171. }
  172. EXPORT_SYMBOL_GPL(omap_dm_timer_request);
  173. struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  174. {
  175. struct omap_dm_timer *timer = NULL, *t;
  176. unsigned long flags;
  177. int ret = 0;
  178. /* Requesting timer by ID is not supported when device tree is used */
  179. if (of_have_populated_dt()) {
  180. pr_warn("%s: Please use omap_dm_timer_request_by_cap()\n",
  181. __func__);
  182. return NULL;
  183. }
  184. spin_lock_irqsave(&dm_timer_lock, flags);
  185. list_for_each_entry(t, &omap_timer_list, node) {
  186. if (t->pdev->id == id && !t->reserved) {
  187. timer = t;
  188. timer->reserved = 1;
  189. break;
  190. }
  191. }
  192. spin_unlock_irqrestore(&dm_timer_lock, flags);
  193. if (timer) {
  194. ret = omap_dm_timer_prepare(timer);
  195. if (ret) {
  196. timer->reserved = 0;
  197. timer = NULL;
  198. }
  199. }
  200. if (!timer)
  201. pr_debug("%s: timer%d request failed!\n", __func__, id);
  202. return timer;
  203. }
  204. EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
  205. /**
  206. * omap_dm_timer_request_by_cap - Request a timer by capability
  207. * @cap: Bit mask of capabilities to match
  208. *
  209. * Find a timer based upon capabilities bit mask. Callers of this function
  210. * should use the definitions found in the plat/dmtimer.h file under the
  211. * comment "timer capabilities used in hwmod database". Returns pointer to
  212. * timer handle on success and a NULL pointer on failure.
  213. */
  214. struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
  215. {
  216. struct omap_dm_timer *timer = NULL, *t;
  217. unsigned long flags;
  218. if (!cap)
  219. return NULL;
  220. spin_lock_irqsave(&dm_timer_lock, flags);
  221. list_for_each_entry(t, &omap_timer_list, node) {
  222. if ((!t->reserved) && ((t->capability & cap) == cap)) {
  223. /*
  224. * If timer is not NULL, we have already found one timer
  225. * but it was not an exact match because it had more
  226. * capabilites that what was required. Therefore,
  227. * unreserve the last timer found and see if this one
  228. * is a better match.
  229. */
  230. if (timer)
  231. timer->reserved = 0;
  232. timer = t;
  233. timer->reserved = 1;
  234. /* Exit loop early if we find an exact match */
  235. if (t->capability == cap)
  236. break;
  237. }
  238. }
  239. spin_unlock_irqrestore(&dm_timer_lock, flags);
  240. if (timer && omap_dm_timer_prepare(timer)) {
  241. timer->reserved = 0;
  242. timer = NULL;
  243. }
  244. if (!timer)
  245. pr_debug("%s: timer request failed!\n", __func__);
  246. return timer;
  247. }
  248. EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
  249. int omap_dm_timer_free(struct omap_dm_timer *timer)
  250. {
  251. if (unlikely(!timer))
  252. return -EINVAL;
  253. clk_put(timer->fclk);
  254. WARN_ON(!timer->reserved);
  255. timer->reserved = 0;
  256. return 0;
  257. }
  258. EXPORT_SYMBOL_GPL(omap_dm_timer_free);
  259. void omap_dm_timer_enable(struct omap_dm_timer *timer)
  260. {
  261. pm_runtime_get_sync(&timer->pdev->dev);
  262. }
  263. EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
  264. void omap_dm_timer_disable(struct omap_dm_timer *timer)
  265. {
  266. pm_runtime_put_sync(&timer->pdev->dev);
  267. }
  268. EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
  269. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  270. {
  271. if (timer)
  272. return timer->irq;
  273. return -EINVAL;
  274. }
  275. EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
  276. #if defined(CONFIG_ARCH_OMAP1)
  277. #include <mach/hardware.h>
  278. /**
  279. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  280. * @inputmask: current value of idlect mask
  281. */
  282. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  283. {
  284. int i = 0;
  285. struct omap_dm_timer *timer = NULL;
  286. unsigned long flags;
  287. /* If ARMXOR cannot be idled this function call is unnecessary */
  288. if (!(inputmask & (1 << 1)))
  289. return inputmask;
  290. /* If any active timer is using ARMXOR return modified mask */
  291. spin_lock_irqsave(&dm_timer_lock, flags);
  292. list_for_each_entry(timer, &omap_timer_list, node) {
  293. u32 l;
  294. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  295. if (l & OMAP_TIMER_CTRL_ST) {
  296. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  297. inputmask &= ~(1 << 1);
  298. else
  299. inputmask &= ~(1 << 2);
  300. }
  301. i++;
  302. }
  303. spin_unlock_irqrestore(&dm_timer_lock, flags);
  304. return inputmask;
  305. }
  306. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  307. #else
  308. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  309. {
  310. if (timer)
  311. return timer->fclk;
  312. return NULL;
  313. }
  314. EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
  315. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  316. {
  317. BUG();
  318. return 0;
  319. }
  320. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  321. #endif
  322. int omap_dm_timer_trigger(struct omap_dm_timer *timer)
  323. {
  324. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  325. pr_err("%s: timer not available or enabled.\n", __func__);
  326. return -EINVAL;
  327. }
  328. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  329. return 0;
  330. }
  331. EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
  332. int omap_dm_timer_start(struct omap_dm_timer *timer)
  333. {
  334. u32 l;
  335. if (unlikely(!timer))
  336. return -EINVAL;
  337. omap_dm_timer_enable(timer);
  338. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  339. if (timer->get_context_loss_count &&
  340. timer->get_context_loss_count(&timer->pdev->dev) !=
  341. timer->ctx_loss_count)
  342. omap_timer_restore_context(timer);
  343. }
  344. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  345. if (!(l & OMAP_TIMER_CTRL_ST)) {
  346. l |= OMAP_TIMER_CTRL_ST;
  347. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  348. }
  349. /* Save the context */
  350. timer->context.tclr = l;
  351. return 0;
  352. }
  353. EXPORT_SYMBOL_GPL(omap_dm_timer_start);
  354. int omap_dm_timer_stop(struct omap_dm_timer *timer)
  355. {
  356. unsigned long rate = 0;
  357. if (unlikely(!timer))
  358. return -EINVAL;
  359. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
  360. rate = clk_get_rate(timer->fclk);
  361. __omap_dm_timer_stop(timer, timer->posted, rate);
  362. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  363. if (timer->get_context_loss_count)
  364. timer->ctx_loss_count =
  365. timer->get_context_loss_count(&timer->pdev->dev);
  366. }
  367. /*
  368. * Since the register values are computed and written within
  369. * __omap_dm_timer_stop, we need to use read to retrieve the
  370. * context.
  371. */
  372. timer->context.tclr =
  373. omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  374. timer->context.tisr = __raw_readl(timer->irq_stat);
  375. omap_dm_timer_disable(timer);
  376. return 0;
  377. }
  378. EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
  379. int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  380. {
  381. int ret;
  382. char *parent_name = NULL;
  383. struct clk *fclk, *parent;
  384. struct dmtimer_platform_data *pdata;
  385. if (unlikely(!timer))
  386. return -EINVAL;
  387. pdata = timer->pdev->dev.platform_data;
  388. if (source < 0 || source >= 3)
  389. return -EINVAL;
  390. /*
  391. * FIXME: Used for OMAP1 devices only because they do not currently
  392. * use the clock framework to set the parent clock. To be removed
  393. * once OMAP1 migrated to using clock framework for dmtimers
  394. */
  395. if (pdata && pdata->set_timer_src)
  396. return pdata->set_timer_src(timer->pdev, source);
  397. fclk = clk_get(&timer->pdev->dev, "fck");
  398. if (IS_ERR_OR_NULL(fclk)) {
  399. pr_err("%s: fck not found\n", __func__);
  400. return -EINVAL;
  401. }
  402. switch (source) {
  403. case OMAP_TIMER_SRC_SYS_CLK:
  404. parent_name = "timer_sys_ck";
  405. break;
  406. case OMAP_TIMER_SRC_32_KHZ:
  407. parent_name = "timer_32k_ck";
  408. break;
  409. case OMAP_TIMER_SRC_EXT_CLK:
  410. parent_name = "timer_ext_ck";
  411. break;
  412. }
  413. parent = clk_get(&timer->pdev->dev, parent_name);
  414. if (IS_ERR_OR_NULL(parent)) {
  415. pr_err("%s: %s not found\n", __func__, parent_name);
  416. ret = -EINVAL;
  417. goto out;
  418. }
  419. ret = clk_set_parent(fclk, parent);
  420. if (IS_ERR_VALUE(ret))
  421. pr_err("%s: failed to set %s as parent\n", __func__,
  422. parent_name);
  423. clk_put(parent);
  424. out:
  425. clk_put(fclk);
  426. return ret;
  427. }
  428. EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
  429. int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  430. unsigned int load)
  431. {
  432. u32 l;
  433. if (unlikely(!timer))
  434. return -EINVAL;
  435. omap_dm_timer_enable(timer);
  436. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  437. if (autoreload)
  438. l |= OMAP_TIMER_CTRL_AR;
  439. else
  440. l &= ~OMAP_TIMER_CTRL_AR;
  441. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  442. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  443. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  444. /* Save the context */
  445. timer->context.tclr = l;
  446. timer->context.tldr = load;
  447. omap_dm_timer_disable(timer);
  448. return 0;
  449. }
  450. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
  451. /* Optimized set_load which removes costly spin wait in timer_start */
  452. int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
  453. unsigned int load)
  454. {
  455. u32 l;
  456. if (unlikely(!timer))
  457. return -EINVAL;
  458. omap_dm_timer_enable(timer);
  459. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  460. if (timer->get_context_loss_count &&
  461. timer->get_context_loss_count(&timer->pdev->dev) !=
  462. timer->ctx_loss_count)
  463. omap_timer_restore_context(timer);
  464. }
  465. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  466. if (autoreload) {
  467. l |= OMAP_TIMER_CTRL_AR;
  468. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  469. } else {
  470. l &= ~OMAP_TIMER_CTRL_AR;
  471. }
  472. l |= OMAP_TIMER_CTRL_ST;
  473. __omap_dm_timer_load_start(timer, l, load, timer->posted);
  474. /* Save the context */
  475. timer->context.tclr = l;
  476. timer->context.tldr = load;
  477. timer->context.tcrr = load;
  478. return 0;
  479. }
  480. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
  481. int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  482. unsigned int match)
  483. {
  484. u32 l;
  485. if (unlikely(!timer))
  486. return -EINVAL;
  487. omap_dm_timer_enable(timer);
  488. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  489. if (enable)
  490. l |= OMAP_TIMER_CTRL_CE;
  491. else
  492. l &= ~OMAP_TIMER_CTRL_CE;
  493. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  494. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  495. /* Save the context */
  496. timer->context.tclr = l;
  497. timer->context.tmar = match;
  498. omap_dm_timer_disable(timer);
  499. return 0;
  500. }
  501. EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
  502. int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  503. int toggle, int trigger)
  504. {
  505. u32 l;
  506. if (unlikely(!timer))
  507. return -EINVAL;
  508. omap_dm_timer_enable(timer);
  509. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  510. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  511. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  512. if (def_on)
  513. l |= OMAP_TIMER_CTRL_SCPWM;
  514. if (toggle)
  515. l |= OMAP_TIMER_CTRL_PT;
  516. l |= trigger << 10;
  517. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  518. /* Save the context */
  519. timer->context.tclr = l;
  520. omap_dm_timer_disable(timer);
  521. return 0;
  522. }
  523. EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
  524. int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
  525. {
  526. u32 l;
  527. if (unlikely(!timer))
  528. return -EINVAL;
  529. omap_dm_timer_enable(timer);
  530. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  531. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  532. if (prescaler >= 0x00 && prescaler <= 0x07) {
  533. l |= OMAP_TIMER_CTRL_PRE;
  534. l |= prescaler << 2;
  535. }
  536. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  537. /* Save the context */
  538. timer->context.tclr = l;
  539. omap_dm_timer_disable(timer);
  540. return 0;
  541. }
  542. EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
  543. int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  544. unsigned int value)
  545. {
  546. if (unlikely(!timer))
  547. return -EINVAL;
  548. omap_dm_timer_enable(timer);
  549. __omap_dm_timer_int_enable(timer, value);
  550. /* Save the context */
  551. timer->context.tier = value;
  552. timer->context.twer = value;
  553. omap_dm_timer_disable(timer);
  554. return 0;
  555. }
  556. EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
  557. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  558. {
  559. unsigned int l;
  560. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  561. pr_err("%s: timer not available or enabled.\n", __func__);
  562. return 0;
  563. }
  564. l = __raw_readl(timer->irq_stat);
  565. return l;
  566. }
  567. EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
  568. int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  569. {
  570. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
  571. return -EINVAL;
  572. __omap_dm_timer_write_status(timer, value);
  573. /* Save the context */
  574. timer->context.tisr = value;
  575. return 0;
  576. }
  577. EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
  578. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  579. {
  580. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  581. pr_err("%s: timer not iavailable or enabled.\n", __func__);
  582. return 0;
  583. }
  584. return __omap_dm_timer_read_counter(timer, timer->posted);
  585. }
  586. EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
  587. int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  588. {
  589. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  590. pr_err("%s: timer not available or enabled.\n", __func__);
  591. return -EINVAL;
  592. }
  593. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  594. /* Save the context */
  595. timer->context.tcrr = value;
  596. return 0;
  597. }
  598. EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
  599. int omap_dm_timers_active(void)
  600. {
  601. struct omap_dm_timer *timer;
  602. list_for_each_entry(timer, &omap_timer_list, node) {
  603. if (!timer->reserved)
  604. continue;
  605. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  606. OMAP_TIMER_CTRL_ST) {
  607. return 1;
  608. }
  609. }
  610. return 0;
  611. }
  612. EXPORT_SYMBOL_GPL(omap_dm_timers_active);
  613. /**
  614. * omap_dm_timer_probe - probe function called for every registered device
  615. * @pdev: pointer to current timer platform device
  616. *
  617. * Called by driver framework at the end of device registration for all
  618. * timer devices.
  619. */
  620. static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
  621. {
  622. unsigned long flags;
  623. struct omap_dm_timer *timer;
  624. struct resource *mem, *irq;
  625. struct device *dev = &pdev->dev;
  626. struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
  627. if (!pdata && !dev->of_node) {
  628. dev_err(dev, "%s: no platform data.\n", __func__);
  629. return -ENODEV;
  630. }
  631. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  632. if (unlikely(!irq)) {
  633. dev_err(dev, "%s: no IRQ resource.\n", __func__);
  634. return -ENODEV;
  635. }
  636. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  637. if (unlikely(!mem)) {
  638. dev_err(dev, "%s: no memory resource.\n", __func__);
  639. return -ENODEV;
  640. }
  641. timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
  642. if (!timer) {
  643. dev_err(dev, "%s: memory alloc failed!\n", __func__);
  644. return -ENOMEM;
  645. }
  646. timer->io_base = devm_request_and_ioremap(dev, mem);
  647. if (!timer->io_base) {
  648. dev_err(dev, "%s: region already claimed.\n", __func__);
  649. return -ENOMEM;
  650. }
  651. if (dev->of_node) {
  652. if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
  653. timer->capability |= OMAP_TIMER_ALWON;
  654. if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
  655. timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
  656. if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
  657. timer->capability |= OMAP_TIMER_HAS_PWM;
  658. if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
  659. timer->capability |= OMAP_TIMER_SECURE;
  660. } else {
  661. timer->id = pdev->id;
  662. timer->errata = pdata->timer_errata;
  663. timer->capability = pdata->timer_capability;
  664. timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
  665. timer->get_context_loss_count = pdata->get_context_loss_count;
  666. }
  667. timer->irq = irq->start;
  668. timer->pdev = pdev;
  669. /* Skip pm_runtime_enable for OMAP1 */
  670. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  671. pm_runtime_enable(dev);
  672. pm_runtime_irq_safe(dev);
  673. }
  674. if (!timer->reserved) {
  675. pm_runtime_get_sync(dev);
  676. __omap_dm_timer_init_regs(timer);
  677. pm_runtime_put(dev);
  678. }
  679. /* add the timer element to the list */
  680. spin_lock_irqsave(&dm_timer_lock, flags);
  681. list_add_tail(&timer->node, &omap_timer_list);
  682. spin_unlock_irqrestore(&dm_timer_lock, flags);
  683. dev_dbg(dev, "Device Probed.\n");
  684. return 0;
  685. }
  686. /**
  687. * omap_dm_timer_remove - cleanup a registered timer device
  688. * @pdev: pointer to current timer platform device
  689. *
  690. * Called by driver framework whenever a timer device is unregistered.
  691. * In addition to freeing platform resources it also deletes the timer
  692. * entry from the local list.
  693. */
  694. static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
  695. {
  696. struct omap_dm_timer *timer;
  697. unsigned long flags;
  698. int ret = -EINVAL;
  699. spin_lock_irqsave(&dm_timer_lock, flags);
  700. list_for_each_entry(timer, &omap_timer_list, node)
  701. if (!strcmp(dev_name(&timer->pdev->dev),
  702. dev_name(&pdev->dev))) {
  703. list_del(&timer->node);
  704. ret = 0;
  705. break;
  706. }
  707. spin_unlock_irqrestore(&dm_timer_lock, flags);
  708. return ret;
  709. }
  710. static const struct of_device_id omap_timer_match[] = {
  711. { .compatible = "ti,omap2-timer", },
  712. {},
  713. };
  714. MODULE_DEVICE_TABLE(of, omap_timer_match);
  715. static struct platform_driver omap_dm_timer_driver = {
  716. .probe = omap_dm_timer_probe,
  717. .remove = __devexit_p(omap_dm_timer_remove),
  718. .driver = {
  719. .name = "omap_timer",
  720. .of_match_table = of_match_ptr(omap_timer_match),
  721. },
  722. };
  723. static int __init omap_dm_timer_driver_init(void)
  724. {
  725. return platform_driver_register(&omap_dm_timer_driver);
  726. }
  727. static void __exit omap_dm_timer_driver_exit(void)
  728. {
  729. platform_driver_unregister(&omap_dm_timer_driver);
  730. }
  731. early_platform_init("earlytimer", &omap_dm_timer_driver);
  732. module_init(omap_dm_timer_driver_init);
  733. module_exit(omap_dm_timer_driver_exit);
  734. MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
  735. MODULE_LICENSE("GPL");
  736. MODULE_ALIAS("platform:" DRIVER_NAME);
  737. MODULE_AUTHOR("Texas Instruments Inc");