rt73usb.h 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt73usb
  19. Abstract: Data structures and registers for the rt73usb module.
  20. Supported chipsets: rt2571W & rt2671.
  21. */
  22. #ifndef RT73USB_H
  23. #define RT73USB_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF5226 0x0001
  28. #define RF2528 0x0002
  29. #define RF5225 0x0003
  30. #define RF2527 0x0004
  31. /*
  32. * Signal information.
  33. * Defaul offset is required for RSSI <-> dBm conversion.
  34. */
  35. #define MAX_SIGNAL 100
  36. #define MAX_RX_SSI -1
  37. #define DEFAULT_RSSI_OFFSET 120
  38. /*
  39. * Register layout information.
  40. */
  41. #define CSR_REG_BASE 0x3000
  42. #define CSR_REG_SIZE 0x04b0
  43. #define EEPROM_BASE 0x0000
  44. #define EEPROM_SIZE 0x0100
  45. #define BBP_SIZE 0x0080
  46. #define RF_SIZE 0x0014
  47. /*
  48. * Number of TX queues.
  49. */
  50. #define NUM_TX_QUEUES 4
  51. /*
  52. * USB registers.
  53. */
  54. /*
  55. * MCU_LEDCS: LED control for MCU Mailbox.
  56. */
  57. #define MCU_LEDCS_LED_MODE FIELD16(0x001f)
  58. #define MCU_LEDCS_RADIO_STATUS FIELD16(0x0020)
  59. #define MCU_LEDCS_LINK_BG_STATUS FIELD16(0x0040)
  60. #define MCU_LEDCS_LINK_A_STATUS FIELD16(0x0080)
  61. #define MCU_LEDCS_POLARITY_GPIO_0 FIELD16(0x0100)
  62. #define MCU_LEDCS_POLARITY_GPIO_1 FIELD16(0x0200)
  63. #define MCU_LEDCS_POLARITY_GPIO_2 FIELD16(0x0400)
  64. #define MCU_LEDCS_POLARITY_GPIO_3 FIELD16(0x0800)
  65. #define MCU_LEDCS_POLARITY_GPIO_4 FIELD16(0x1000)
  66. #define MCU_LEDCS_POLARITY_ACT FIELD16(0x2000)
  67. #define MCU_LEDCS_POLARITY_READY_BG FIELD16(0x4000)
  68. #define MCU_LEDCS_POLARITY_READY_A FIELD16(0x8000)
  69. /*
  70. * 8051 firmware image.
  71. */
  72. #define FIRMWARE_RT2571 "rt73.bin"
  73. #define FIRMWARE_IMAGE_BASE 0x0800
  74. /*
  75. * Security key table memory.
  76. * 16 entries 32-byte for shared key table
  77. * 64 entries 32-byte for pairwise key table
  78. * 64 entries 8-byte for pairwise ta key table
  79. */
  80. #define SHARED_KEY_TABLE_BASE 0x1000
  81. #define PAIRWISE_KEY_TABLE_BASE 0x1200
  82. #define PAIRWISE_TA_TABLE_BASE 0x1a00
  83. struct hw_key_entry {
  84. u8 key[16];
  85. u8 tx_mic[8];
  86. u8 rx_mic[8];
  87. } __attribute__ ((packed));
  88. struct hw_pairwise_ta_entry {
  89. u8 address[6];
  90. u8 reserved[2];
  91. } __attribute__ ((packed));
  92. /*
  93. * Since NULL frame won't be that long (256 byte),
  94. * We steal 16 tail bytes to save debugging settings.
  95. */
  96. #define HW_DEBUG_SETTING_BASE 0x2bf0
  97. /*
  98. * On-chip BEACON frame space.
  99. */
  100. #define HW_BEACON_BASE0 0x2400
  101. #define HW_BEACON_BASE1 0x2500
  102. #define HW_BEACON_BASE2 0x2600
  103. #define HW_BEACON_BASE3 0x2700
  104. #define HW_BEACON_OFFSET(__index) \
  105. ( HW_BEACON_BASE0 + (__index * 0x0100) )
  106. /*
  107. * MAC Control/Status Registers(CSR).
  108. * Some values are set in TU, whereas 1 TU == 1024 us.
  109. */
  110. /*
  111. * MAC_CSR0: ASIC revision number.
  112. */
  113. #define MAC_CSR0 0x3000
  114. /*
  115. * MAC_CSR1: System control register.
  116. * SOFT_RESET: Software reset bit, 1: reset, 0: normal.
  117. * BBP_RESET: Hardware reset BBP.
  118. * HOST_READY: Host is ready after initialization, 1: ready.
  119. */
  120. #define MAC_CSR1 0x3004
  121. #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
  122. #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
  123. #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
  124. /*
  125. * MAC_CSR2: STA MAC register 0.
  126. */
  127. #define MAC_CSR2 0x3008
  128. #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
  129. #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
  130. #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
  131. #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
  132. /*
  133. * MAC_CSR3: STA MAC register 1.
  134. * UNICAST_TO_ME_MASK:
  135. * Used to mask off bits from byte 5 of the MAC address
  136. * to determine the UNICAST_TO_ME bit for RX frames.
  137. * The full mask is complemented by BSS_ID_MASK:
  138. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  139. */
  140. #define MAC_CSR3 0x300c
  141. #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
  142. #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00)
  143. #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  144. /*
  145. * MAC_CSR4: BSSID register 0.
  146. */
  147. #define MAC_CSR4 0x3010
  148. #define MAC_CSR4_BYTE0 FIELD32(0x000000ff)
  149. #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00)
  150. #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000)
  151. #define MAC_CSR4_BYTE3 FIELD32(0xff000000)
  152. /*
  153. * MAC_CSR5: BSSID register 1.
  154. * BSS_ID_MASK:
  155. * This mask is used to mask off bits 0 and 1 of byte 5 of the
  156. * BSSID. This will make sure that those bits will be ignored
  157. * when determining the MY_BSS of RX frames.
  158. * 0: 1-BSSID mode (BSS index = 0)
  159. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  160. * 2: 2-BSSID mode (BSS index: byte5, bit 1)
  161. * 3: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  162. */
  163. #define MAC_CSR5 0x3014
  164. #define MAC_CSR5_BYTE4 FIELD32(0x000000ff)
  165. #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00)
  166. #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000)
  167. /*
  168. * MAC_CSR6: Maximum frame length register.
  169. */
  170. #define MAC_CSR6 0x3018
  171. #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff)
  172. /*
  173. * MAC_CSR7: Reserved
  174. */
  175. #define MAC_CSR7 0x301c
  176. /*
  177. * MAC_CSR8: SIFS/EIFS register.
  178. * All units are in US.
  179. */
  180. #define MAC_CSR8 0x3020
  181. #define MAC_CSR8_SIFS FIELD32(0x000000ff)
  182. #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00)
  183. #define MAC_CSR8_EIFS FIELD32(0xffff0000)
  184. /*
  185. * MAC_CSR9: Back-Off control register.
  186. * SLOT_TIME: Slot time, default is 20us for 802.11BG.
  187. * CWMIN: Bit for Cwmin. default Cwmin is 31 (2^5 - 1).
  188. * CWMAX: Bit for Cwmax, default Cwmax is 1023 (2^10 - 1).
  189. * CW_SELECT: 1: CWmin/Cwmax select from register, 0:select from TxD.
  190. */
  191. #define MAC_CSR9 0x3024
  192. #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff)
  193. #define MAC_CSR9_CWMIN FIELD32(0x00000f00)
  194. #define MAC_CSR9_CWMAX FIELD32(0x0000f000)
  195. #define MAC_CSR9_CW_SELECT FIELD32(0x00010000)
  196. /*
  197. * MAC_CSR10: Power state configuration.
  198. */
  199. #define MAC_CSR10 0x3028
  200. /*
  201. * MAC_CSR11: Power saving transition time register.
  202. * DELAY_AFTER_TBCN: Delay after Tbcn expired in units of TU.
  203. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  204. * WAKEUP_LATENCY: In unit of TU.
  205. */
  206. #define MAC_CSR11 0x302c
  207. #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff)
  208. #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00)
  209. #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000)
  210. #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000)
  211. /*
  212. * MAC_CSR12: Manual power control / status register (merge CSR20 & PWRCSR1).
  213. * CURRENT_STATE: 0:sleep, 1:awake.
  214. * FORCE_WAKEUP: This has higher priority than PUT_TO_SLEEP.
  215. * BBP_CURRENT_STATE: 0: BBP sleep, 1: BBP awake.
  216. */
  217. #define MAC_CSR12 0x3030
  218. #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001)
  219. #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002)
  220. #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004)
  221. #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008)
  222. /*
  223. * MAC_CSR13: GPIO.
  224. */
  225. #define MAC_CSR13 0x3034
  226. /*
  227. * MAC_CSR14: LED control register.
  228. * ON_PERIOD: On period, default 70ms.
  229. * OFF_PERIOD: Off period, default 30ms.
  230. * HW_LED: HW TX activity, 1: normal OFF, 0: normal ON.
  231. * SW_LED: s/w LED, 1: ON, 0: OFF.
  232. * HW_LED_POLARITY: 0: active low, 1: active high.
  233. */
  234. #define MAC_CSR14 0x3038
  235. #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff)
  236. #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00)
  237. #define MAC_CSR14_HW_LED FIELD32(0x00010000)
  238. #define MAC_CSR14_SW_LED FIELD32(0x00020000)
  239. #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000)
  240. #define MAC_CSR14_SW_LED2 FIELD32(0x00080000)
  241. /*
  242. * MAC_CSR15: NAV control.
  243. */
  244. #define MAC_CSR15 0x303c
  245. /*
  246. * TXRX control registers.
  247. * Some values are set in TU, whereas 1 TU == 1024 us.
  248. */
  249. /*
  250. * TXRX_CSR0: TX/RX configuration register.
  251. * TSF_OFFSET: Default is 24.
  252. * AUTO_TX_SEQ: 1: ASIC auto replace sequence nr in outgoing frame.
  253. * DISABLE_RX: Disable Rx engine.
  254. * DROP_CRC: Drop CRC error.
  255. * DROP_PHYSICAL: Drop physical error.
  256. * DROP_CONTROL: Drop control frame.
  257. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  258. * DROP_TO_DS: Drop fram ToDs bit is true.
  259. * DROP_VERSION_ERROR: Drop version error frame.
  260. * DROP_MULTICAST: Drop multicast frames.
  261. * DROP_BORADCAST: Drop broadcast frames.
  262. * ROP_ACK_CTS: Drop received ACK and CTS.
  263. */
  264. #define TXRX_CSR0 0x3040
  265. #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff)
  266. #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00)
  267. #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000)
  268. #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000)
  269. #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000)
  270. #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000)
  271. #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000)
  272. #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000)
  273. #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000)
  274. #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000)
  275. #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000)
  276. #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000)
  277. #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000)
  278. #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000)
  279. /*
  280. * TXRX_CSR1
  281. */
  282. #define TXRX_CSR1 0x3044
  283. #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f)
  284. #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080)
  285. #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00)
  286. #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000)
  287. #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000)
  288. #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000)
  289. #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000)
  290. #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000)
  291. /*
  292. * TXRX_CSR2
  293. */
  294. #define TXRX_CSR2 0x3048
  295. #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f)
  296. #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080)
  297. #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00)
  298. #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000)
  299. #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000)
  300. #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000)
  301. #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000)
  302. #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000)
  303. /*
  304. * TXRX_CSR3
  305. */
  306. #define TXRX_CSR3 0x304c
  307. #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f)
  308. #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080)
  309. #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00)
  310. #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000)
  311. #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000)
  312. #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000)
  313. #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000)
  314. #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000)
  315. /*
  316. * TXRX_CSR4: Auto-Responder/Tx-retry register.
  317. * AUTORESPOND_PREAMBLE: 0:long, 1:short preamble.
  318. * OFDM_TX_RATE_DOWN: 1:enable.
  319. * OFDM_TX_RATE_STEP: 0:1-step, 1: 2-step, 2:3-step, 3:4-step.
  320. * OFDM_TX_FALLBACK_CCK: 0: Fallback to OFDM 6M only, 1: Fallback to CCK 1M,2M.
  321. */
  322. #define TXRX_CSR4 0x3050
  323. #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff)
  324. #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700)
  325. #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000)
  326. #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000)
  327. #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000)
  328. #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000)
  329. #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000)
  330. #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000)
  331. #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000)
  332. #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000)
  333. /*
  334. * TXRX_CSR5
  335. */
  336. #define TXRX_CSR5 0x3054
  337. /*
  338. * TXRX_CSR6: ACK/CTS payload consumed time
  339. */
  340. #define TXRX_CSR6 0x3058
  341. /*
  342. * TXRX_CSR7: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps.
  343. */
  344. #define TXRX_CSR7 0x305c
  345. #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff)
  346. #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00)
  347. #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000)
  348. #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000)
  349. /*
  350. * TXRX_CSR8: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps.
  351. */
  352. #define TXRX_CSR8 0x3060
  353. #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff)
  354. #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00)
  355. #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000)
  356. #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000)
  357. /*
  358. * TXRX_CSR9: Synchronization control register.
  359. * BEACON_INTERVAL: In unit of 1/16 TU.
  360. * TSF_TICKING: Enable TSF auto counting.
  361. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  362. * BEACON_GEN: Enable beacon generator.
  363. */
  364. #define TXRX_CSR9 0x3064
  365. #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff)
  366. #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000)
  367. #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000)
  368. #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000)
  369. #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000)
  370. #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000)
  371. /*
  372. * TXRX_CSR10: BEACON alignment.
  373. */
  374. #define TXRX_CSR10 0x3068
  375. /*
  376. * TXRX_CSR11: AES mask.
  377. */
  378. #define TXRX_CSR11 0x306c
  379. /*
  380. * TXRX_CSR12: TSF low 32.
  381. */
  382. #define TXRX_CSR12 0x3070
  383. #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff)
  384. /*
  385. * TXRX_CSR13: TSF high 32.
  386. */
  387. #define TXRX_CSR13 0x3074
  388. #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff)
  389. /*
  390. * TXRX_CSR14: TBTT timer.
  391. */
  392. #define TXRX_CSR14 0x3078
  393. /*
  394. * TXRX_CSR15: TKIP MIC priority byte "AND" mask.
  395. */
  396. #define TXRX_CSR15 0x307c
  397. /*
  398. * PHY control registers.
  399. * Some values are set in TU, whereas 1 TU == 1024 us.
  400. */
  401. /*
  402. * PHY_CSR0: RF/PS control.
  403. */
  404. #define PHY_CSR0 0x3080
  405. #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000)
  406. #define PHY_CSR0_PA_PE_A FIELD32(0x00020000)
  407. /*
  408. * PHY_CSR1
  409. */
  410. #define PHY_CSR1 0x3084
  411. #define PHY_CSR1_RF_RPI FIELD32(0x00010000)
  412. /*
  413. * PHY_CSR2: Pre-TX BBP control.
  414. */
  415. #define PHY_CSR2 0x3088
  416. /*
  417. * PHY_CSR3: BBP serial control register.
  418. * VALUE: Register value to program into BBP.
  419. * REG_NUM: Selected BBP register.
  420. * READ_CONTROL: 0: Write BBP, 1: Read BBP.
  421. * BUSY: 1: ASIC is busy execute BBP programming.
  422. */
  423. #define PHY_CSR3 0x308c
  424. #define PHY_CSR3_VALUE FIELD32(0x000000ff)
  425. #define PHY_CSR3_REGNUM FIELD32(0x00007f00)
  426. #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000)
  427. #define PHY_CSR3_BUSY FIELD32(0x00010000)
  428. /*
  429. * PHY_CSR4: RF serial control register
  430. * VALUE: Register value (include register id) serial out to RF/IF chip.
  431. * NUMBER_OF_BITS: Number of bits used in RFRegValue (I:20, RFMD:22).
  432. * IF_SELECT: 1: select IF to program, 0: select RF to program.
  433. * PLL_LD: RF PLL_LD status.
  434. * BUSY: 1: ASIC is busy execute RF programming.
  435. */
  436. #define PHY_CSR4 0x3090
  437. #define PHY_CSR4_VALUE FIELD32(0x00ffffff)
  438. #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000)
  439. #define PHY_CSR4_IF_SELECT FIELD32(0x20000000)
  440. #define PHY_CSR4_PLL_LD FIELD32(0x40000000)
  441. #define PHY_CSR4_BUSY FIELD32(0x80000000)
  442. /*
  443. * PHY_CSR5: RX to TX signal switch timing control.
  444. */
  445. #define PHY_CSR5 0x3094
  446. #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004)
  447. /*
  448. * PHY_CSR6: TX to RX signal timing control.
  449. */
  450. #define PHY_CSR6 0x3098
  451. #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004)
  452. /*
  453. * PHY_CSR7: TX DAC switching timing control.
  454. */
  455. #define PHY_CSR7 0x309c
  456. /*
  457. * Security control register.
  458. */
  459. /*
  460. * SEC_CSR0: Shared key table control.
  461. */
  462. #define SEC_CSR0 0x30a0
  463. #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001)
  464. #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002)
  465. #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004)
  466. #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008)
  467. #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010)
  468. #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020)
  469. #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040)
  470. #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080)
  471. #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100)
  472. #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200)
  473. #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400)
  474. #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800)
  475. #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000)
  476. #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000)
  477. #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000)
  478. #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000)
  479. /*
  480. * SEC_CSR1: Shared key table security mode register.
  481. */
  482. #define SEC_CSR1 0x30a4
  483. #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007)
  484. #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070)
  485. #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700)
  486. #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000)
  487. #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000)
  488. #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000)
  489. #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000)
  490. #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000)
  491. /*
  492. * Pairwise key table valid bitmap registers.
  493. * SEC_CSR2: pairwise key table valid bitmap 0.
  494. * SEC_CSR3: pairwise key table valid bitmap 1.
  495. */
  496. #define SEC_CSR2 0x30a8
  497. #define SEC_CSR3 0x30ac
  498. /*
  499. * SEC_CSR4: Pairwise key table lookup control.
  500. */
  501. #define SEC_CSR4 0x30b0
  502. /*
  503. * SEC_CSR5: shared key table security mode register.
  504. */
  505. #define SEC_CSR5 0x30b4
  506. #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007)
  507. #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070)
  508. #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700)
  509. #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000)
  510. #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000)
  511. #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000)
  512. #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000)
  513. #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000)
  514. /*
  515. * STA control registers.
  516. */
  517. /*
  518. * STA_CSR0: RX PLCP error count & RX FCS error count.
  519. */
  520. #define STA_CSR0 0x30c0
  521. #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff)
  522. #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000)
  523. /*
  524. * STA_CSR1: RX False CCA count & RX LONG frame count.
  525. */
  526. #define STA_CSR1 0x30c4
  527. #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff)
  528. #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000)
  529. /*
  530. * STA_CSR2: TX Beacon count and RX FIFO overflow count.
  531. */
  532. #define STA_CSR2 0x30c8
  533. #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff)
  534. #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000)
  535. /*
  536. * STA_CSR3: TX Beacon count.
  537. */
  538. #define STA_CSR3 0x30cc
  539. #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff)
  540. /*
  541. * STA_CSR4: TX Retry count.
  542. */
  543. #define STA_CSR4 0x30d0
  544. #define STA_CSR4_TX_NO_RETRY_COUNT FIELD32(0x0000ffff)
  545. #define STA_CSR4_TX_ONE_RETRY_COUNT FIELD32(0xffff0000)
  546. /*
  547. * STA_CSR5: TX Retry count.
  548. */
  549. #define STA_CSR5 0x30d4
  550. #define STA_CSR4_TX_MULTI_RETRY_COUNT FIELD32(0x0000ffff)
  551. #define STA_CSR4_TX_RETRY_FAIL_COUNT FIELD32(0xffff0000)
  552. /*
  553. * QOS control registers.
  554. */
  555. /*
  556. * QOS_CSR1: TXOP holder MAC address register.
  557. */
  558. #define QOS_CSR1 0x30e4
  559. #define QOS_CSR1_BYTE4 FIELD32(0x000000ff)
  560. #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00)
  561. /*
  562. * QOS_CSR2: TXOP holder timeout register.
  563. */
  564. #define QOS_CSR2 0x30e8
  565. /*
  566. * RX QOS-CFPOLL MAC address register.
  567. * QOS_CSR3: RX QOS-CFPOLL MAC address 0.
  568. * QOS_CSR4: RX QOS-CFPOLL MAC address 1.
  569. */
  570. #define QOS_CSR3 0x30ec
  571. #define QOS_CSR4 0x30f0
  572. /*
  573. * QOS_CSR5: "QosControl" field of the RX QOS-CFPOLL.
  574. */
  575. #define QOS_CSR5 0x30f4
  576. /*
  577. * WMM Scheduler Register
  578. */
  579. /*
  580. * AIFSN_CSR: AIFSN for each EDCA AC.
  581. * AIFSN0: For AC_BK.
  582. * AIFSN1: For AC_BE.
  583. * AIFSN2: For AC_VI.
  584. * AIFSN3: For AC_VO.
  585. */
  586. #define AIFSN_CSR 0x0400
  587. #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f)
  588. #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0)
  589. #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00)
  590. #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000)
  591. /*
  592. * CWMIN_CSR: CWmin for each EDCA AC.
  593. * CWMIN0: For AC_BK.
  594. * CWMIN1: For AC_BE.
  595. * CWMIN2: For AC_VI.
  596. * CWMIN3: For AC_VO.
  597. */
  598. #define CWMIN_CSR 0x0404
  599. #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f)
  600. #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0)
  601. #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00)
  602. #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000)
  603. /*
  604. * CWMAX_CSR: CWmax for each EDCA AC.
  605. * CWMAX0: For AC_BK.
  606. * CWMAX1: For AC_BE.
  607. * CWMAX2: For AC_VI.
  608. * CWMAX3: For AC_VO.
  609. */
  610. #define CWMAX_CSR 0x0408
  611. #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f)
  612. #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0)
  613. #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00)
  614. #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000)
  615. /*
  616. * AC_TXOP_CSR0: AC_BK/AC_BE TXOP register.
  617. * AC0_TX_OP: For AC_BK, in unit of 32us.
  618. * AC1_TX_OP: For AC_BE, in unit of 32us.
  619. */
  620. #define AC_TXOP_CSR0 0x040c
  621. #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff)
  622. #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000)
  623. /*
  624. * AC_TXOP_CSR1: AC_VO/AC_VI TXOP register.
  625. * AC2_TX_OP: For AC_VI, in unit of 32us.
  626. * AC3_TX_OP: For AC_VO, in unit of 32us.
  627. */
  628. #define AC_TXOP_CSR1 0x0410
  629. #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff)
  630. #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000)
  631. /*
  632. * BBP registers.
  633. * The wordsize of the BBP is 8 bits.
  634. */
  635. /*
  636. * R2
  637. */
  638. #define BBP_R2_BG_MODE FIELD8(0x20)
  639. /*
  640. * R3
  641. */
  642. #define BBP_R3_SMART_MODE FIELD8(0x01)
  643. /*
  644. * R4: RX antenna control
  645. * FRAME_END: 1 - DPDT, 0 - SPDT (Only valid for 802.11G, RF2527 & RF2529)
  646. */
  647. /*
  648. * ANTENNA_CONTROL semantics (guessed):
  649. * 0x1: Software controlled antenna switching (fixed or SW diversity)
  650. * 0x2: Hardware diversity.
  651. */
  652. #define BBP_R4_RX_ANTENNA_CONTROL FIELD8(0x03)
  653. #define BBP_R4_RX_FRAME_END FIELD8(0x20)
  654. /*
  655. * R77
  656. */
  657. #define BBP_R77_RX_ANTENNA FIELD8(0x03)
  658. /*
  659. * RF registers
  660. */
  661. /*
  662. * RF 3
  663. */
  664. #define RF3_TXPOWER FIELD32(0x00003e00)
  665. /*
  666. * RF 4
  667. */
  668. #define RF4_FREQ_OFFSET FIELD32(0x0003f000)
  669. /*
  670. * EEPROM content.
  671. * The wordsize of the EEPROM is 16 bits.
  672. */
  673. /*
  674. * HW MAC address.
  675. */
  676. #define EEPROM_MAC_ADDR_0 0x0002
  677. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  678. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  679. #define EEPROM_MAC_ADDR1 0x0003
  680. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  681. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  682. #define EEPROM_MAC_ADDR_2 0x0004
  683. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  684. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  685. /*
  686. * EEPROM antenna.
  687. * ANTENNA_NUM: Number of antenna's.
  688. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  689. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  690. * FRAME_TYPE: 0: DPDT , 1: SPDT , noted this bit is valid for g only.
  691. * DYN_TXAGC: Dynamic TX AGC control.
  692. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  693. * RF_TYPE: Rf_type of this adapter.
  694. */
  695. #define EEPROM_ANTENNA 0x0010
  696. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  697. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  698. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  699. #define EEPROM_ANTENNA_FRAME_TYPE FIELD16(0x0040)
  700. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  701. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  702. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  703. /*
  704. * EEPROM NIC config.
  705. * EXTERNAL_LNA: External LNA.
  706. */
  707. #define EEPROM_NIC 0x0011
  708. #define EEPROM_NIC_EXTERNAL_LNA FIELD16(0x0010)
  709. /*
  710. * EEPROM geography.
  711. * GEO_A: Default geographical setting for 5GHz band
  712. * GEO: Default geographical setting.
  713. */
  714. #define EEPROM_GEOGRAPHY 0x0012
  715. #define EEPROM_GEOGRAPHY_GEO_A FIELD16(0x00ff)
  716. #define EEPROM_GEOGRAPHY_GEO FIELD16(0xff00)
  717. /*
  718. * EEPROM BBP.
  719. */
  720. #define EEPROM_BBP_START 0x0013
  721. #define EEPROM_BBP_SIZE 16
  722. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  723. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  724. /*
  725. * EEPROM TXPOWER 802.11G
  726. */
  727. #define EEPROM_TXPOWER_G_START 0x0023
  728. #define EEPROM_TXPOWER_G_SIZE 7
  729. #define EEPROM_TXPOWER_G_1 FIELD16(0x00ff)
  730. #define EEPROM_TXPOWER_G_2 FIELD16(0xff00)
  731. /*
  732. * EEPROM Frequency
  733. */
  734. #define EEPROM_FREQ 0x002f
  735. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  736. #define EEPROM_FREQ_SEQ_MASK FIELD16(0xff00)
  737. #define EEPROM_FREQ_SEQ FIELD16(0x0300)
  738. /*
  739. * EEPROM LED.
  740. * POLARITY_RDY_G: Polarity RDY_G setting.
  741. * POLARITY_RDY_A: Polarity RDY_A setting.
  742. * POLARITY_ACT: Polarity ACT setting.
  743. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  744. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  745. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  746. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  747. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  748. * LED_MODE: Led mode.
  749. */
  750. #define EEPROM_LED 0x0030
  751. #define EEPROM_LED_POLARITY_RDY_G FIELD16(0x0001)
  752. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  753. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  754. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  755. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  756. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  757. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  758. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  759. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  760. /*
  761. * EEPROM TXPOWER 802.11A
  762. */
  763. #define EEPROM_TXPOWER_A_START 0x0031
  764. #define EEPROM_TXPOWER_A_SIZE 12
  765. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  766. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  767. /*
  768. * EEPROM RSSI offset 802.11BG
  769. */
  770. #define EEPROM_RSSI_OFFSET_BG 0x004d
  771. #define EEPROM_RSSI_OFFSET_BG_1 FIELD16(0x00ff)
  772. #define EEPROM_RSSI_OFFSET_BG_2 FIELD16(0xff00)
  773. /*
  774. * EEPROM RSSI offset 802.11A
  775. */
  776. #define EEPROM_RSSI_OFFSET_A 0x004e
  777. #define EEPROM_RSSI_OFFSET_A_1 FIELD16(0x00ff)
  778. #define EEPROM_RSSI_OFFSET_A_2 FIELD16(0xff00)
  779. /*
  780. * DMA descriptor defines.
  781. */
  782. #define TXD_DESC_SIZE ( 6 * sizeof(__le32) )
  783. #define TXINFO_SIZE ( 6 * sizeof(__le32) )
  784. #define RXD_DESC_SIZE ( 6 * sizeof(__le32) )
  785. /*
  786. * TX descriptor format for TX, PRIO and Beacon Ring.
  787. */
  788. /*
  789. * Word0
  790. * BURST: Next frame belongs to same "burst" event.
  791. * TKIP_MIC: ASIC appends TKIP MIC if TKIP is used.
  792. * KEY_TABLE: Use per-client pairwise KEY table.
  793. * KEY_INDEX:
  794. * Key index (0~31) to the pairwise KEY table.
  795. * 0~3 to shared KEY table 0 (BSS0).
  796. * 4~7 to shared KEY table 1 (BSS1).
  797. * 8~11 to shared KEY table 2 (BSS2).
  798. * 12~15 to shared KEY table 3 (BSS3).
  799. * BURST2: For backward compatibility, set to same value as BURST.
  800. */
  801. #define TXD_W0_BURST FIELD32(0x00000001)
  802. #define TXD_W0_VALID FIELD32(0x00000002)
  803. #define TXD_W0_MORE_FRAG FIELD32(0x00000004)
  804. #define TXD_W0_ACK FIELD32(0x00000008)
  805. #define TXD_W0_TIMESTAMP FIELD32(0x00000010)
  806. #define TXD_W0_OFDM FIELD32(0x00000020)
  807. #define TXD_W0_IFS FIELD32(0x00000040)
  808. #define TXD_W0_RETRY_MODE FIELD32(0x00000080)
  809. #define TXD_W0_TKIP_MIC FIELD32(0x00000100)
  810. #define TXD_W0_KEY_TABLE FIELD32(0x00000200)
  811. #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  812. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  813. #define TXD_W0_BURST2 FIELD32(0x10000000)
  814. #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  815. /*
  816. * Word1
  817. * HOST_Q_ID: EDCA/HCCA queue ID.
  818. * HW_SEQUENCE: MAC overwrites the frame sequence number.
  819. * BUFFER_COUNT: Number of buffers in this TXD.
  820. */
  821. #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f)
  822. #define TXD_W1_AIFSN FIELD32(0x000000f0)
  823. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  824. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  825. #define TXD_W1_IV_OFFSET FIELD32(0x003f0000)
  826. #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000)
  827. #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000)
  828. /*
  829. * Word2: PLCP information
  830. */
  831. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  832. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  833. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  834. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  835. /*
  836. * Word3
  837. */
  838. #define TXD_W3_IV FIELD32(0xffffffff)
  839. /*
  840. * Word4
  841. */
  842. #define TXD_W4_EIV FIELD32(0xffffffff)
  843. /*
  844. * Word5
  845. * FRAME_OFFSET: Frame start offset inside ASIC TXFIFO (after TXINFO field).
  846. * PACKET_ID: Driver assigned packet ID to categorize TXResult in interrupt.
  847. * WAITING_DMA_DONE_INT: TXD been filled with data
  848. * and waiting for TxDoneISR housekeeping.
  849. */
  850. #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff)
  851. #define TXD_W5_PACKET_ID FIELD32(0x0000ff00)
  852. #define TXD_W5_TX_POWER FIELD32(0x00ff0000)
  853. #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000)
  854. /*
  855. * RX descriptor format for RX Ring.
  856. */
  857. /*
  858. * Word0
  859. * CIPHER_ERROR: 1:ICV error, 2:MIC error, 3:invalid key.
  860. * KEY_INDEX: Decryption key actually used.
  861. */
  862. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  863. #define RXD_W0_DROP FIELD32(0x00000002)
  864. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004)
  865. #define RXD_W0_MULTICAST FIELD32(0x00000008)
  866. #define RXD_W0_BROADCAST FIELD32(0x00000010)
  867. #define RXD_W0_MY_BSS FIELD32(0x00000020)
  868. #define RXD_W0_CRC_ERROR FIELD32(0x00000040)
  869. #define RXD_W0_OFDM FIELD32(0x00000080)
  870. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300)
  871. #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  872. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  873. #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  874. /*
  875. * WORD1
  876. * SIGNAL: RX raw data rate reported by BBP.
  877. * RSSI: RSSI reported by BBP.
  878. */
  879. #define RXD_W1_SIGNAL FIELD32(0x000000ff)
  880. #define RXD_W1_RSSI_AGC FIELD32(0x00001f00)
  881. #define RXD_W1_RSSI_LNA FIELD32(0x00006000)
  882. #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000)
  883. /*
  884. * Word2
  885. * IV: Received IV of originally encrypted.
  886. */
  887. #define RXD_W2_IV FIELD32(0xffffffff)
  888. /*
  889. * Word3
  890. * EIV: Received EIV of originally encrypted.
  891. */
  892. #define RXD_W3_EIV FIELD32(0xffffffff)
  893. /*
  894. * Word4
  895. */
  896. #define RXD_W4_RESERVED FIELD32(0xffffffff)
  897. /*
  898. * the above 20-byte is called RXINFO and will be DMAed to MAC RX block
  899. * and passed to the HOST driver.
  900. * The following fields are for DMA block and HOST usage only.
  901. * Can't be touched by ASIC MAC block.
  902. */
  903. /*
  904. * Word5
  905. */
  906. #define RXD_W5_RESERVED FIELD32(0xffffffff)
  907. /*
  908. * Macro's for converting txpower from EEPROM to mac80211 value
  909. * and from mac80211 value to register value.
  910. */
  911. #define MIN_TXPOWER 0
  912. #define MAX_TXPOWER 31
  913. #define DEFAULT_TXPOWER 24
  914. #define TXPOWER_FROM_DEV(__txpower) \
  915. ({ \
  916. ((__txpower) > MAX_TXPOWER) ? \
  917. DEFAULT_TXPOWER : (__txpower); \
  918. })
  919. #define TXPOWER_TO_DEV(__txpower) \
  920. ({ \
  921. ((__txpower) <= MIN_TXPOWER) ? MIN_TXPOWER : \
  922. (((__txpower) >= MAX_TXPOWER) ? MAX_TXPOWER : \
  923. (__txpower)); \
  924. })
  925. #endif /* RT73USB_H */