rt61pci.h 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt61pci
  19. Abstract: Data structures and registers for the rt61pci module.
  20. Supported chipsets: RT2561, RT2561s, RT2661.
  21. */
  22. #ifndef RT61PCI_H
  23. #define RT61PCI_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF5225 0x0001
  28. #define RF5325 0x0002
  29. #define RF2527 0x0003
  30. #define RF2529 0x0004
  31. /*
  32. * Signal information.
  33. * Defaul offset is required for RSSI <-> dBm conversion.
  34. */
  35. #define MAX_SIGNAL 100
  36. #define MAX_RX_SSI -1
  37. #define DEFAULT_RSSI_OFFSET 120
  38. /*
  39. * Register layout information.
  40. */
  41. #define CSR_REG_BASE 0x3000
  42. #define CSR_REG_SIZE 0x04b0
  43. #define EEPROM_BASE 0x0000
  44. #define EEPROM_SIZE 0x0100
  45. #define BBP_SIZE 0x0080
  46. #define RF_SIZE 0x0014
  47. /*
  48. * Number of TX queues.
  49. */
  50. #define NUM_TX_QUEUES 4
  51. /*
  52. * PCI registers.
  53. */
  54. /*
  55. * PCI Configuration Header
  56. */
  57. #define PCI_CONFIG_HEADER_VENDOR 0x0000
  58. #define PCI_CONFIG_HEADER_DEVICE 0x0002
  59. /*
  60. * HOST_CMD_CSR: For HOST to interrupt embedded processor
  61. */
  62. #define HOST_CMD_CSR 0x0008
  63. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x0000007f)
  64. #define HOST_CMD_CSR_INTERRUPT_MCU FIELD32(0x00000080)
  65. /*
  66. * MCU_CNTL_CSR
  67. * SELECT_BANK: Select 8051 program bank.
  68. * RESET: Enable 8051 reset state.
  69. * READY: Ready state for 8051.
  70. */
  71. #define MCU_CNTL_CSR 0x000c
  72. #define MCU_CNTL_CSR_SELECT_BANK FIELD32(0x00000001)
  73. #define MCU_CNTL_CSR_RESET FIELD32(0x00000002)
  74. #define MCU_CNTL_CSR_READY FIELD32(0x00000004)
  75. /*
  76. * SOFT_RESET_CSR
  77. */
  78. #define SOFT_RESET_CSR 0x0010
  79. /*
  80. * MCU_INT_SOURCE_CSR: MCU interrupt source/mask register.
  81. */
  82. #define MCU_INT_SOURCE_CSR 0x0014
  83. #define MCU_INT_SOURCE_CSR_0 FIELD32(0x00000001)
  84. #define MCU_INT_SOURCE_CSR_1 FIELD32(0x00000002)
  85. #define MCU_INT_SOURCE_CSR_2 FIELD32(0x00000004)
  86. #define MCU_INT_SOURCE_CSR_3 FIELD32(0x00000008)
  87. #define MCU_INT_SOURCE_CSR_4 FIELD32(0x00000010)
  88. #define MCU_INT_SOURCE_CSR_5 FIELD32(0x00000020)
  89. #define MCU_INT_SOURCE_CSR_6 FIELD32(0x00000040)
  90. #define MCU_INT_SOURCE_CSR_7 FIELD32(0x00000080)
  91. #define MCU_INT_SOURCE_CSR_TWAKEUP FIELD32(0x00000100)
  92. #define MCU_INT_SOURCE_CSR_TBTT_EXPIRE FIELD32(0x00000200)
  93. /*
  94. * MCU_INT_MASK_CSR: MCU interrupt source/mask register.
  95. */
  96. #define MCU_INT_MASK_CSR 0x0018
  97. #define MCU_INT_MASK_CSR_0 FIELD32(0x00000001)
  98. #define MCU_INT_MASK_CSR_1 FIELD32(0x00000002)
  99. #define MCU_INT_MASK_CSR_2 FIELD32(0x00000004)
  100. #define MCU_INT_MASK_CSR_3 FIELD32(0x00000008)
  101. #define MCU_INT_MASK_CSR_4 FIELD32(0x00000010)
  102. #define MCU_INT_MASK_CSR_5 FIELD32(0x00000020)
  103. #define MCU_INT_MASK_CSR_6 FIELD32(0x00000040)
  104. #define MCU_INT_MASK_CSR_7 FIELD32(0x00000080)
  105. #define MCU_INT_MASK_CSR_TWAKEUP FIELD32(0x00000100)
  106. #define MCU_INT_MASK_CSR_TBTT_EXPIRE FIELD32(0x00000200)
  107. /*
  108. * PCI_USEC_CSR
  109. */
  110. #define PCI_USEC_CSR 0x001c
  111. /*
  112. * Security key table memory.
  113. * 16 entries 32-byte for shared key table
  114. * 64 entries 32-byte for pairwise key table
  115. * 64 entries 8-byte for pairwise ta key table
  116. */
  117. #define SHARED_KEY_TABLE_BASE 0x1000
  118. #define PAIRWISE_KEY_TABLE_BASE 0x1200
  119. #define PAIRWISE_TA_TABLE_BASE 0x1a00
  120. struct hw_key_entry {
  121. u8 key[16];
  122. u8 tx_mic[8];
  123. u8 rx_mic[8];
  124. } __attribute__ ((packed));
  125. struct hw_pairwise_ta_entry {
  126. u8 address[6];
  127. u8 reserved[2];
  128. } __attribute__ ((packed));
  129. /*
  130. * Other on-chip shared memory space.
  131. */
  132. #define HW_CIS_BASE 0x2000
  133. #define HW_NULL_BASE 0x2b00
  134. /*
  135. * Since NULL frame won't be that long (256 byte),
  136. * We steal 16 tail bytes to save debugging settings.
  137. */
  138. #define HW_DEBUG_SETTING_BASE 0x2bf0
  139. /*
  140. * On-chip BEACON frame space.
  141. */
  142. #define HW_BEACON_BASE0 0x2c00
  143. #define HW_BEACON_BASE1 0x2d00
  144. #define HW_BEACON_BASE2 0x2e00
  145. #define HW_BEACON_BASE3 0x2f00
  146. #define HW_BEACON_OFFSET(__index) \
  147. ( HW_BEACON_BASE0 + (__index * 0x0100) )
  148. /*
  149. * HOST-MCU shared memory.
  150. */
  151. /*
  152. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  153. */
  154. #define H2M_MAILBOX_CSR 0x2100
  155. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  156. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  157. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  158. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  159. /*
  160. * MCU_LEDCS: LED control for MCU Mailbox.
  161. */
  162. #define MCU_LEDCS_LED_MODE FIELD16(0x001f)
  163. #define MCU_LEDCS_RADIO_STATUS FIELD16(0x0020)
  164. #define MCU_LEDCS_LINK_BG_STATUS FIELD16(0x0040)
  165. #define MCU_LEDCS_LINK_A_STATUS FIELD16(0x0080)
  166. #define MCU_LEDCS_POLARITY_GPIO_0 FIELD16(0x0100)
  167. #define MCU_LEDCS_POLARITY_GPIO_1 FIELD16(0x0200)
  168. #define MCU_LEDCS_POLARITY_GPIO_2 FIELD16(0x0400)
  169. #define MCU_LEDCS_POLARITY_GPIO_3 FIELD16(0x0800)
  170. #define MCU_LEDCS_POLARITY_GPIO_4 FIELD16(0x1000)
  171. #define MCU_LEDCS_POLARITY_ACT FIELD16(0x2000)
  172. #define MCU_LEDCS_POLARITY_READY_BG FIELD16(0x4000)
  173. #define MCU_LEDCS_POLARITY_READY_A FIELD16(0x8000)
  174. /*
  175. * M2H_CMD_DONE_CSR.
  176. */
  177. #define M2H_CMD_DONE_CSR 0x2104
  178. /*
  179. * MCU_TXOP_ARRAY_BASE.
  180. */
  181. #define MCU_TXOP_ARRAY_BASE 0x2110
  182. /*
  183. * MAC Control/Status Registers(CSR).
  184. * Some values are set in TU, whereas 1 TU == 1024 us.
  185. */
  186. /*
  187. * MAC_CSR0: ASIC revision number.
  188. */
  189. #define MAC_CSR0 0x3000
  190. /*
  191. * MAC_CSR1: System control register.
  192. * SOFT_RESET: Software reset bit, 1: reset, 0: normal.
  193. * BBP_RESET: Hardware reset BBP.
  194. * HOST_READY: Host is ready after initialization, 1: ready.
  195. */
  196. #define MAC_CSR1 0x3004
  197. #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
  198. #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
  199. #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
  200. /*
  201. * MAC_CSR2: STA MAC register 0.
  202. */
  203. #define MAC_CSR2 0x3008
  204. #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
  205. #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
  206. #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
  207. #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
  208. /*
  209. * MAC_CSR3: STA MAC register 1.
  210. * UNICAST_TO_ME_MASK:
  211. * Used to mask off bits from byte 5 of the MAC address
  212. * to determine the UNICAST_TO_ME bit for RX frames.
  213. * The full mask is complemented by BSS_ID_MASK:
  214. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  215. */
  216. #define MAC_CSR3 0x300c
  217. #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
  218. #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00)
  219. #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  220. /*
  221. * MAC_CSR4: BSSID register 0.
  222. */
  223. #define MAC_CSR4 0x3010
  224. #define MAC_CSR4_BYTE0 FIELD32(0x000000ff)
  225. #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00)
  226. #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000)
  227. #define MAC_CSR4_BYTE3 FIELD32(0xff000000)
  228. /*
  229. * MAC_CSR5: BSSID register 1.
  230. * BSS_ID_MASK:
  231. * This mask is used to mask off bits 0 and 1 of byte 5 of the
  232. * BSSID. This will make sure that those bits will be ignored
  233. * when determining the MY_BSS of RX frames.
  234. * 0: 1-BSSID mode (BSS index = 0)
  235. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  236. * 2: 2-BSSID mode (BSS index: byte5, bit 1)
  237. * 3: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  238. */
  239. #define MAC_CSR5 0x3014
  240. #define MAC_CSR5_BYTE4 FIELD32(0x000000ff)
  241. #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00)
  242. #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000)
  243. /*
  244. * MAC_CSR6: Maximum frame length register.
  245. */
  246. #define MAC_CSR6 0x3018
  247. #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff)
  248. /*
  249. * MAC_CSR7: Reserved
  250. */
  251. #define MAC_CSR7 0x301c
  252. /*
  253. * MAC_CSR8: SIFS/EIFS register.
  254. * All units are in US.
  255. */
  256. #define MAC_CSR8 0x3020
  257. #define MAC_CSR8_SIFS FIELD32(0x000000ff)
  258. #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00)
  259. #define MAC_CSR8_EIFS FIELD32(0xffff0000)
  260. /*
  261. * MAC_CSR9: Back-Off control register.
  262. * SLOT_TIME: Slot time, default is 20us for 802.11BG.
  263. * CWMIN: Bit for Cwmin. default Cwmin is 31 (2^5 - 1).
  264. * CWMAX: Bit for Cwmax, default Cwmax is 1023 (2^10 - 1).
  265. * CW_SELECT: 1: CWmin/Cwmax select from register, 0:select from TxD.
  266. */
  267. #define MAC_CSR9 0x3024
  268. #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff)
  269. #define MAC_CSR9_CWMIN FIELD32(0x00000f00)
  270. #define MAC_CSR9_CWMAX FIELD32(0x0000f000)
  271. #define MAC_CSR9_CW_SELECT FIELD32(0x00010000)
  272. /*
  273. * MAC_CSR10: Power state configuration.
  274. */
  275. #define MAC_CSR10 0x3028
  276. /*
  277. * MAC_CSR11: Power saving transition time register.
  278. * DELAY_AFTER_TBCN: Delay after Tbcn expired in units of TU.
  279. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  280. * WAKEUP_LATENCY: In unit of TU.
  281. */
  282. #define MAC_CSR11 0x302c
  283. #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff)
  284. #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00)
  285. #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000)
  286. #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000)
  287. /*
  288. * MAC_CSR12: Manual power control / status register (merge CSR20 & PWRCSR1).
  289. * CURRENT_STATE: 0:sleep, 1:awake.
  290. * FORCE_WAKEUP: This has higher priority than PUT_TO_SLEEP.
  291. * BBP_CURRENT_STATE: 0: BBP sleep, 1: BBP awake.
  292. */
  293. #define MAC_CSR12 0x3030
  294. #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001)
  295. #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002)
  296. #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004)
  297. #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008)
  298. /*
  299. * MAC_CSR13: GPIO.
  300. */
  301. #define MAC_CSR13 0x3034
  302. #define MAC_CSR13_BIT0 FIELD32(0x00000001)
  303. #define MAC_CSR13_BIT1 FIELD32(0x00000002)
  304. #define MAC_CSR13_BIT2 FIELD32(0x00000004)
  305. #define MAC_CSR13_BIT3 FIELD32(0x00000008)
  306. #define MAC_CSR13_BIT4 FIELD32(0x00000010)
  307. #define MAC_CSR13_BIT5 FIELD32(0x00000020)
  308. #define MAC_CSR13_BIT6 FIELD32(0x00000040)
  309. #define MAC_CSR13_BIT7 FIELD32(0x00000080)
  310. #define MAC_CSR13_BIT8 FIELD32(0x00000100)
  311. #define MAC_CSR13_BIT9 FIELD32(0x00000200)
  312. #define MAC_CSR13_BIT10 FIELD32(0x00000400)
  313. #define MAC_CSR13_BIT11 FIELD32(0x00000800)
  314. #define MAC_CSR13_BIT12 FIELD32(0x00001000)
  315. /*
  316. * MAC_CSR14: LED control register.
  317. * ON_PERIOD: On period, default 70ms.
  318. * OFF_PERIOD: Off period, default 30ms.
  319. * HW_LED: HW TX activity, 1: normal OFF, 0: normal ON.
  320. * SW_LED: s/w LED, 1: ON, 0: OFF.
  321. * HW_LED_POLARITY: 0: active low, 1: active high.
  322. */
  323. #define MAC_CSR14 0x3038
  324. #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff)
  325. #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00)
  326. #define MAC_CSR14_HW_LED FIELD32(0x00010000)
  327. #define MAC_CSR14_SW_LED FIELD32(0x00020000)
  328. #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000)
  329. #define MAC_CSR14_SW_LED2 FIELD32(0x00080000)
  330. /*
  331. * MAC_CSR15: NAV control.
  332. */
  333. #define MAC_CSR15 0x303c
  334. /*
  335. * TXRX control registers.
  336. * Some values are set in TU, whereas 1 TU == 1024 us.
  337. */
  338. /*
  339. * TXRX_CSR0: TX/RX configuration register.
  340. * TSF_OFFSET: Default is 24.
  341. * AUTO_TX_SEQ: 1: ASIC auto replace sequence nr in outgoing frame.
  342. * DISABLE_RX: Disable Rx engine.
  343. * DROP_CRC: Drop CRC error.
  344. * DROP_PHYSICAL: Drop physical error.
  345. * DROP_CONTROL: Drop control frame.
  346. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  347. * DROP_TO_DS: Drop fram ToDs bit is true.
  348. * DROP_VERSION_ERROR: Drop version error frame.
  349. * DROP_MULTICAST: Drop multicast frames.
  350. * DROP_BORADCAST: Drop broadcast frames.
  351. * ROP_ACK_CTS: Drop received ACK and CTS.
  352. */
  353. #define TXRX_CSR0 0x3040
  354. #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff)
  355. #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00)
  356. #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000)
  357. #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000)
  358. #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000)
  359. #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000)
  360. #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000)
  361. #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000)
  362. #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000)
  363. #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000)
  364. #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000)
  365. #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000)
  366. #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000)
  367. #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000)
  368. /*
  369. * TXRX_CSR1
  370. */
  371. #define TXRX_CSR1 0x3044
  372. #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f)
  373. #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080)
  374. #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00)
  375. #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000)
  376. #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000)
  377. #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000)
  378. #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000)
  379. #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000)
  380. /*
  381. * TXRX_CSR2
  382. */
  383. #define TXRX_CSR2 0x3048
  384. #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f)
  385. #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080)
  386. #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00)
  387. #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000)
  388. #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000)
  389. #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000)
  390. #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000)
  391. #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000)
  392. /*
  393. * TXRX_CSR3
  394. */
  395. #define TXRX_CSR3 0x304c
  396. #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f)
  397. #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080)
  398. #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00)
  399. #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000)
  400. #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000)
  401. #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000)
  402. #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000)
  403. #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000)
  404. /*
  405. * TXRX_CSR4: Auto-Responder/Tx-retry register.
  406. * AUTORESPOND_PREAMBLE: 0:long, 1:short preamble.
  407. * OFDM_TX_RATE_DOWN: 1:enable.
  408. * OFDM_TX_RATE_STEP: 0:1-step, 1: 2-step, 2:3-step, 3:4-step.
  409. * OFDM_TX_FALLBACK_CCK: 0: Fallback to OFDM 6M only, 1: Fallback to CCK 1M,2M.
  410. */
  411. #define TXRX_CSR4 0x3050
  412. #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff)
  413. #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700)
  414. #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000)
  415. #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000)
  416. #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000)
  417. #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000)
  418. #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000)
  419. #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000)
  420. #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000)
  421. #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000)
  422. /*
  423. * TXRX_CSR5
  424. */
  425. #define TXRX_CSR5 0x3054
  426. /*
  427. * TXRX_CSR6: ACK/CTS payload consumed time
  428. */
  429. #define TXRX_CSR6 0x3058
  430. /*
  431. * TXRX_CSR7: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps.
  432. */
  433. #define TXRX_CSR7 0x305c
  434. #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff)
  435. #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00)
  436. #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000)
  437. #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000)
  438. /*
  439. * TXRX_CSR8: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps.
  440. */
  441. #define TXRX_CSR8 0x3060
  442. #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff)
  443. #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00)
  444. #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000)
  445. #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000)
  446. /*
  447. * TXRX_CSR9: Synchronization control register.
  448. * BEACON_INTERVAL: In unit of 1/16 TU.
  449. * TSF_TICKING: Enable TSF auto counting.
  450. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  451. * BEACON_GEN: Enable beacon generator.
  452. */
  453. #define TXRX_CSR9 0x3064
  454. #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff)
  455. #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000)
  456. #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000)
  457. #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000)
  458. #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000)
  459. #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000)
  460. /*
  461. * TXRX_CSR10: BEACON alignment.
  462. */
  463. #define TXRX_CSR10 0x3068
  464. /*
  465. * TXRX_CSR11: AES mask.
  466. */
  467. #define TXRX_CSR11 0x306c
  468. /*
  469. * TXRX_CSR12: TSF low 32.
  470. */
  471. #define TXRX_CSR12 0x3070
  472. #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff)
  473. /*
  474. * TXRX_CSR13: TSF high 32.
  475. */
  476. #define TXRX_CSR13 0x3074
  477. #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff)
  478. /*
  479. * TXRX_CSR14: TBTT timer.
  480. */
  481. #define TXRX_CSR14 0x3078
  482. /*
  483. * TXRX_CSR15: TKIP MIC priority byte "AND" mask.
  484. */
  485. #define TXRX_CSR15 0x307c
  486. /*
  487. * PHY control registers.
  488. * Some values are set in TU, whereas 1 TU == 1024 us.
  489. */
  490. /*
  491. * PHY_CSR0: RF/PS control.
  492. */
  493. #define PHY_CSR0 0x3080
  494. #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000)
  495. #define PHY_CSR0_PA_PE_A FIELD32(0x00020000)
  496. /*
  497. * PHY_CSR1
  498. */
  499. #define PHY_CSR1 0x3084
  500. /*
  501. * PHY_CSR2: Pre-TX BBP control.
  502. */
  503. #define PHY_CSR2 0x3088
  504. /*
  505. * PHY_CSR3: BBP serial control register.
  506. * VALUE: Register value to program into BBP.
  507. * REG_NUM: Selected BBP register.
  508. * READ_CONTROL: 0: Write BBP, 1: Read BBP.
  509. * BUSY: 1: ASIC is busy execute BBP programming.
  510. */
  511. #define PHY_CSR3 0x308c
  512. #define PHY_CSR3_VALUE FIELD32(0x000000ff)
  513. #define PHY_CSR3_REGNUM FIELD32(0x00007f00)
  514. #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000)
  515. #define PHY_CSR3_BUSY FIELD32(0x00010000)
  516. /*
  517. * PHY_CSR4: RF serial control register
  518. * VALUE: Register value (include register id) serial out to RF/IF chip.
  519. * NUMBER_OF_BITS: Number of bits used in RFRegValue (I:20, RFMD:22).
  520. * IF_SELECT: 1: select IF to program, 0: select RF to program.
  521. * PLL_LD: RF PLL_LD status.
  522. * BUSY: 1: ASIC is busy execute RF programming.
  523. */
  524. #define PHY_CSR4 0x3090
  525. #define PHY_CSR4_VALUE FIELD32(0x00ffffff)
  526. #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000)
  527. #define PHY_CSR4_IF_SELECT FIELD32(0x20000000)
  528. #define PHY_CSR4_PLL_LD FIELD32(0x40000000)
  529. #define PHY_CSR4_BUSY FIELD32(0x80000000)
  530. /*
  531. * PHY_CSR5: RX to TX signal switch timing control.
  532. */
  533. #define PHY_CSR5 0x3094
  534. #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004)
  535. /*
  536. * PHY_CSR6: TX to RX signal timing control.
  537. */
  538. #define PHY_CSR6 0x3098
  539. #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004)
  540. /*
  541. * PHY_CSR7: TX DAC switching timing control.
  542. */
  543. #define PHY_CSR7 0x309c
  544. /*
  545. * Security control register.
  546. */
  547. /*
  548. * SEC_CSR0: Shared key table control.
  549. */
  550. #define SEC_CSR0 0x30a0
  551. #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001)
  552. #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002)
  553. #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004)
  554. #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008)
  555. #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010)
  556. #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020)
  557. #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040)
  558. #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080)
  559. #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100)
  560. #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200)
  561. #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400)
  562. #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800)
  563. #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000)
  564. #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000)
  565. #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000)
  566. #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000)
  567. /*
  568. * SEC_CSR1: Shared key table security mode register.
  569. */
  570. #define SEC_CSR1 0x30a4
  571. #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007)
  572. #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070)
  573. #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700)
  574. #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000)
  575. #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000)
  576. #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000)
  577. #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000)
  578. #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000)
  579. /*
  580. * Pairwise key table valid bitmap registers.
  581. * SEC_CSR2: pairwise key table valid bitmap 0.
  582. * SEC_CSR3: pairwise key table valid bitmap 1.
  583. */
  584. #define SEC_CSR2 0x30a8
  585. #define SEC_CSR3 0x30ac
  586. /*
  587. * SEC_CSR4: Pairwise key table lookup control.
  588. */
  589. #define SEC_CSR4 0x30b0
  590. /*
  591. * SEC_CSR5: shared key table security mode register.
  592. */
  593. #define SEC_CSR5 0x30b4
  594. #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007)
  595. #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070)
  596. #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700)
  597. #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000)
  598. #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000)
  599. #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000)
  600. #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000)
  601. #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000)
  602. /*
  603. * STA control registers.
  604. */
  605. /*
  606. * STA_CSR0: RX PLCP error count & RX FCS error count.
  607. */
  608. #define STA_CSR0 0x30c0
  609. #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff)
  610. #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000)
  611. /*
  612. * STA_CSR1: RX False CCA count & RX LONG frame count.
  613. */
  614. #define STA_CSR1 0x30c4
  615. #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff)
  616. #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000)
  617. /*
  618. * STA_CSR2: TX Beacon count and RX FIFO overflow count.
  619. */
  620. #define STA_CSR2 0x30c8
  621. #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff)
  622. #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000)
  623. /*
  624. * STA_CSR3: TX Beacon count.
  625. */
  626. #define STA_CSR3 0x30cc
  627. #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff)
  628. /*
  629. * STA_CSR4: TX Result status register.
  630. * VALID: 1:This register contains a valid TX result.
  631. */
  632. #define STA_CSR4 0x30d0
  633. #define STA_CSR4_VALID FIELD32(0x00000001)
  634. #define STA_CSR4_TX_RESULT FIELD32(0x0000000e)
  635. #define STA_CSR4_RETRY_COUNT FIELD32(0x000000f0)
  636. #define STA_CSR4_PID_SUBTYPE FIELD32(0x00001f00)
  637. #define STA_CSR4_PID_TYPE FIELD32(0x0000e000)
  638. #define STA_CSR4_TXRATE FIELD32(0x000f0000)
  639. /*
  640. * QOS control registers.
  641. */
  642. /*
  643. * QOS_CSR0: TXOP holder MAC address register.
  644. */
  645. #define QOS_CSR0 0x30e0
  646. #define QOS_CSR0_BYTE0 FIELD32(0x000000ff)
  647. #define QOS_CSR0_BYTE1 FIELD32(0x0000ff00)
  648. #define QOS_CSR0_BYTE2 FIELD32(0x00ff0000)
  649. #define QOS_CSR0_BYTE3 FIELD32(0xff000000)
  650. /*
  651. * QOS_CSR1: TXOP holder MAC address register.
  652. */
  653. #define QOS_CSR1 0x30e4
  654. #define QOS_CSR1_BYTE4 FIELD32(0x000000ff)
  655. #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00)
  656. /*
  657. * QOS_CSR2: TXOP holder timeout register.
  658. */
  659. #define QOS_CSR2 0x30e8
  660. /*
  661. * RX QOS-CFPOLL MAC address register.
  662. * QOS_CSR3: RX QOS-CFPOLL MAC address 0.
  663. * QOS_CSR4: RX QOS-CFPOLL MAC address 1.
  664. */
  665. #define QOS_CSR3 0x30ec
  666. #define QOS_CSR4 0x30f0
  667. /*
  668. * QOS_CSR5: "QosControl" field of the RX QOS-CFPOLL.
  669. */
  670. #define QOS_CSR5 0x30f4
  671. /*
  672. * Host DMA registers.
  673. */
  674. /*
  675. * AC0_BASE_CSR: AC_BK base address.
  676. */
  677. #define AC0_BASE_CSR 0x3400
  678. #define AC0_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  679. /*
  680. * AC1_BASE_CSR: AC_BE base address.
  681. */
  682. #define AC1_BASE_CSR 0x3404
  683. #define AC1_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  684. /*
  685. * AC2_BASE_CSR: AC_VI base address.
  686. */
  687. #define AC2_BASE_CSR 0x3408
  688. #define AC2_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  689. /*
  690. * AC3_BASE_CSR: AC_VO base address.
  691. */
  692. #define AC3_BASE_CSR 0x340c
  693. #define AC3_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  694. /*
  695. * MGMT_BASE_CSR: MGMT ring base address.
  696. */
  697. #define MGMT_BASE_CSR 0x3410
  698. #define MGMT_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  699. /*
  700. * TX_RING_CSR0: TX Ring size for AC_BK, AC_BE, AC_VI, AC_VO.
  701. */
  702. #define TX_RING_CSR0 0x3418
  703. #define TX_RING_CSR0_AC0_RING_SIZE FIELD32(0x000000ff)
  704. #define TX_RING_CSR0_AC1_RING_SIZE FIELD32(0x0000ff00)
  705. #define TX_RING_CSR0_AC2_RING_SIZE FIELD32(0x00ff0000)
  706. #define TX_RING_CSR0_AC3_RING_SIZE FIELD32(0xff000000)
  707. /*
  708. * TX_RING_CSR1: TX Ring size for MGMT Ring, HCCA Ring
  709. * TXD_SIZE: In unit of 32-bit.
  710. */
  711. #define TX_RING_CSR1 0x341c
  712. #define TX_RING_CSR1_MGMT_RING_SIZE FIELD32(0x000000ff)
  713. #define TX_RING_CSR1_HCCA_RING_SIZE FIELD32(0x0000ff00)
  714. #define TX_RING_CSR1_TXD_SIZE FIELD32(0x003f0000)
  715. /*
  716. * AIFSN_CSR: AIFSN for each EDCA AC.
  717. * AIFSN0: For AC_BK.
  718. * AIFSN1: For AC_BE.
  719. * AIFSN2: For AC_VI.
  720. * AIFSN3: For AC_VO.
  721. */
  722. #define AIFSN_CSR 0x3420
  723. #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f)
  724. #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0)
  725. #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00)
  726. #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000)
  727. /*
  728. * CWMIN_CSR: CWmin for each EDCA AC.
  729. * CWMIN0: For AC_BK.
  730. * CWMIN1: For AC_BE.
  731. * CWMIN2: For AC_VI.
  732. * CWMIN3: For AC_VO.
  733. */
  734. #define CWMIN_CSR 0x3424
  735. #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f)
  736. #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0)
  737. #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00)
  738. #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000)
  739. /*
  740. * CWMAX_CSR: CWmax for each EDCA AC.
  741. * CWMAX0: For AC_BK.
  742. * CWMAX1: For AC_BE.
  743. * CWMAX2: For AC_VI.
  744. * CWMAX3: For AC_VO.
  745. */
  746. #define CWMAX_CSR 0x3428
  747. #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f)
  748. #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0)
  749. #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00)
  750. #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000)
  751. /*
  752. * TX_DMA_DST_CSR: TX DMA destination
  753. * 0: TX ring0, 1: TX ring1, 2: TX ring2 3: invalid
  754. */
  755. #define TX_DMA_DST_CSR 0x342c
  756. #define TX_DMA_DST_CSR_DEST_AC0 FIELD32(0x00000003)
  757. #define TX_DMA_DST_CSR_DEST_AC1 FIELD32(0x0000000c)
  758. #define TX_DMA_DST_CSR_DEST_AC2 FIELD32(0x00000030)
  759. #define TX_DMA_DST_CSR_DEST_AC3 FIELD32(0x000000c0)
  760. #define TX_DMA_DST_CSR_DEST_MGMT FIELD32(0x00000300)
  761. /*
  762. * TX_CNTL_CSR: KICK/Abort TX.
  763. * KICK_TX_AC0: For AC_BK.
  764. * KICK_TX_AC1: For AC_BE.
  765. * KICK_TX_AC2: For AC_VI.
  766. * KICK_TX_AC3: For AC_VO.
  767. * ABORT_TX_AC0: For AC_BK.
  768. * ABORT_TX_AC1: For AC_BE.
  769. * ABORT_TX_AC2: For AC_VI.
  770. * ABORT_TX_AC3: For AC_VO.
  771. */
  772. #define TX_CNTL_CSR 0x3430
  773. #define TX_CNTL_CSR_KICK_TX_AC0 FIELD32(0x00000001)
  774. #define TX_CNTL_CSR_KICK_TX_AC1 FIELD32(0x00000002)
  775. #define TX_CNTL_CSR_KICK_TX_AC2 FIELD32(0x00000004)
  776. #define TX_CNTL_CSR_KICK_TX_AC3 FIELD32(0x00000008)
  777. #define TX_CNTL_CSR_KICK_TX_MGMT FIELD32(0x00000010)
  778. #define TX_CNTL_CSR_ABORT_TX_AC0 FIELD32(0x00010000)
  779. #define TX_CNTL_CSR_ABORT_TX_AC1 FIELD32(0x00020000)
  780. #define TX_CNTL_CSR_ABORT_TX_AC2 FIELD32(0x00040000)
  781. #define TX_CNTL_CSR_ABORT_TX_AC3 FIELD32(0x00080000)
  782. #define TX_CNTL_CSR_ABORT_TX_MGMT FIELD32(0x00100000)
  783. /*
  784. * LOAD_TX_RING_CSR: Load RX desriptor
  785. */
  786. #define LOAD_TX_RING_CSR 0x3434
  787. #define LOAD_TX_RING_CSR_LOAD_TXD_AC0 FIELD32(0x00000001)
  788. #define LOAD_TX_RING_CSR_LOAD_TXD_AC1 FIELD32(0x00000002)
  789. #define LOAD_TX_RING_CSR_LOAD_TXD_AC2 FIELD32(0x00000004)
  790. #define LOAD_TX_RING_CSR_LOAD_TXD_AC3 FIELD32(0x00000008)
  791. #define LOAD_TX_RING_CSR_LOAD_TXD_MGMT FIELD32(0x00000010)
  792. /*
  793. * Several read-only registers, for debugging.
  794. */
  795. #define AC0_TXPTR_CSR 0x3438
  796. #define AC1_TXPTR_CSR 0x343c
  797. #define AC2_TXPTR_CSR 0x3440
  798. #define AC3_TXPTR_CSR 0x3444
  799. #define MGMT_TXPTR_CSR 0x3448
  800. /*
  801. * RX_BASE_CSR
  802. */
  803. #define RX_BASE_CSR 0x3450
  804. #define RX_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  805. /*
  806. * RX_RING_CSR.
  807. * RXD_SIZE: In unit of 32-bit.
  808. */
  809. #define RX_RING_CSR 0x3454
  810. #define RX_RING_CSR_RING_SIZE FIELD32(0x000000ff)
  811. #define RX_RING_CSR_RXD_SIZE FIELD32(0x00003f00)
  812. #define RX_RING_CSR_RXD_WRITEBACK_SIZE FIELD32(0x00070000)
  813. /*
  814. * RX_CNTL_CSR
  815. */
  816. #define RX_CNTL_CSR 0x3458
  817. #define RX_CNTL_CSR_ENABLE_RX_DMA FIELD32(0x00000001)
  818. #define RX_CNTL_CSR_LOAD_RXD FIELD32(0x00000002)
  819. /*
  820. * RXPTR_CSR: Read-only, for debugging.
  821. */
  822. #define RXPTR_CSR 0x345c
  823. /*
  824. * PCI_CFG_CSR
  825. */
  826. #define PCI_CFG_CSR 0x3460
  827. /*
  828. * BUF_FORMAT_CSR
  829. */
  830. #define BUF_FORMAT_CSR 0x3464
  831. /*
  832. * INT_SOURCE_CSR: Interrupt source register.
  833. * Write one to clear corresponding bit.
  834. */
  835. #define INT_SOURCE_CSR 0x3468
  836. #define INT_SOURCE_CSR_TXDONE FIELD32(0x00000001)
  837. #define INT_SOURCE_CSR_RXDONE FIELD32(0x00000002)
  838. #define INT_SOURCE_CSR_BEACON_DONE FIELD32(0x00000004)
  839. #define INT_SOURCE_CSR_TX_ABORT_DONE FIELD32(0x00000010)
  840. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00010000)
  841. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00020000)
  842. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00040000)
  843. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00080000)
  844. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00100000)
  845. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00200000)
  846. /*
  847. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  848. * MITIGATION_PERIOD: Interrupt mitigation in unit of 32 PCI clock.
  849. */
  850. #define INT_MASK_CSR 0x346c
  851. #define INT_MASK_CSR_TXDONE FIELD32(0x00000001)
  852. #define INT_MASK_CSR_RXDONE FIELD32(0x00000002)
  853. #define INT_MASK_CSR_BEACON_DONE FIELD32(0x00000004)
  854. #define INT_MASK_CSR_TX_ABORT_DONE FIELD32(0x00000010)
  855. #define INT_MASK_CSR_ENABLE_MITIGATION FIELD32(0x00000080)
  856. #define INT_MASK_CSR_MITIGATION_PERIOD FIELD32(0x0000ff00)
  857. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00010000)
  858. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00020000)
  859. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00040000)
  860. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00080000)
  861. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00100000)
  862. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00200000)
  863. /*
  864. * E2PROM_CSR: EEPROM control register.
  865. * RELOAD: Write 1 to reload eeprom content.
  866. * TYPE_93C46: 1: 93c46, 0:93c66.
  867. * LOAD_STATUS: 1:loading, 0:done.
  868. */
  869. #define E2PROM_CSR 0x3470
  870. #define E2PROM_CSR_RELOAD FIELD32(0x00000001)
  871. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000002)
  872. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000004)
  873. #define E2PROM_CSR_DATA_IN FIELD32(0x00000008)
  874. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000010)
  875. #define E2PROM_CSR_TYPE_93C46 FIELD32(0x00000020)
  876. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  877. /*
  878. * AC_TXOP_CSR0: AC_BK/AC_BE TXOP register.
  879. * AC0_TX_OP: For AC_BK, in unit of 32us.
  880. * AC1_TX_OP: For AC_BE, in unit of 32us.
  881. */
  882. #define AC_TXOP_CSR0 0x3474
  883. #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff)
  884. #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000)
  885. /*
  886. * AC_TXOP_CSR1: AC_VO/AC_VI TXOP register.
  887. * AC2_TX_OP: For AC_VI, in unit of 32us.
  888. * AC3_TX_OP: For AC_VO, in unit of 32us.
  889. */
  890. #define AC_TXOP_CSR1 0x3478
  891. #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff)
  892. #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000)
  893. /*
  894. * DMA_STATUS_CSR
  895. */
  896. #define DMA_STATUS_CSR 0x3480
  897. /*
  898. * TEST_MODE_CSR
  899. */
  900. #define TEST_MODE_CSR 0x3484
  901. /*
  902. * UART0_TX_CSR
  903. */
  904. #define UART0_TX_CSR 0x3488
  905. /*
  906. * UART0_RX_CSR
  907. */
  908. #define UART0_RX_CSR 0x348c
  909. /*
  910. * UART0_FRAME_CSR
  911. */
  912. #define UART0_FRAME_CSR 0x3490
  913. /*
  914. * UART0_BUFFER_CSR
  915. */
  916. #define UART0_BUFFER_CSR 0x3494
  917. /*
  918. * IO_CNTL_CSR
  919. */
  920. #define IO_CNTL_CSR 0x3498
  921. /*
  922. * UART_INT_SOURCE_CSR
  923. */
  924. #define UART_INT_SOURCE_CSR 0x34a8
  925. /*
  926. * UART_INT_MASK_CSR
  927. */
  928. #define UART_INT_MASK_CSR 0x34ac
  929. /*
  930. * PBF_QUEUE_CSR
  931. */
  932. #define PBF_QUEUE_CSR 0x34b0
  933. /*
  934. * Firmware DMA registers.
  935. * Firmware DMA registers are dedicated for MCU usage
  936. * and should not be touched by host driver.
  937. * Therefore we skip the definition of these registers.
  938. */
  939. #define FW_TX_BASE_CSR 0x34c0
  940. #define FW_TX_START_CSR 0x34c4
  941. #define FW_TX_LAST_CSR 0x34c8
  942. #define FW_MODE_CNTL_CSR 0x34cc
  943. #define FW_TXPTR_CSR 0x34d0
  944. /*
  945. * 8051 firmware image.
  946. */
  947. #define FIRMWARE_RT2561 "rt2561.bin"
  948. #define FIRMWARE_RT2561s "rt2561s.bin"
  949. #define FIRMWARE_RT2661 "rt2661.bin"
  950. #define FIRMWARE_IMAGE_BASE 0x4000
  951. /*
  952. * BBP registers.
  953. * The wordsize of the BBP is 8 bits.
  954. */
  955. /*
  956. * R2
  957. */
  958. #define BBP_R2_BG_MODE FIELD8(0x20)
  959. /*
  960. * R3
  961. */
  962. #define BBP_R3_SMART_MODE FIELD8(0x01)
  963. /*
  964. * R4: RX antenna control
  965. * FRAME_END: 1 - DPDT, 0 - SPDT (Only valid for 802.11G, RF2527 & RF2529)
  966. */
  967. /*
  968. * ANTENNA_CONTROL semantics (guessed):
  969. * 0x1: Software controlled antenna switching (fixed or SW diversity)
  970. * 0x2: Hardware diversity.
  971. */
  972. #define BBP_R4_RX_ANTENNA_CONTROL FIELD8(0x03)
  973. #define BBP_R4_RX_FRAME_END FIELD8(0x20)
  974. /*
  975. * R77
  976. */
  977. #define BBP_R77_RX_ANTENNA FIELD8(0x03)
  978. /*
  979. * RF registers
  980. */
  981. /*
  982. * RF 3
  983. */
  984. #define RF3_TXPOWER FIELD32(0x00003e00)
  985. /*
  986. * RF 4
  987. */
  988. #define RF4_FREQ_OFFSET FIELD32(0x0003f000)
  989. /*
  990. * EEPROM content.
  991. * The wordsize of the EEPROM is 16 bits.
  992. */
  993. /*
  994. * HW MAC address.
  995. */
  996. #define EEPROM_MAC_ADDR_0 0x0002
  997. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  998. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  999. #define EEPROM_MAC_ADDR1 0x0003
  1000. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1001. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1002. #define EEPROM_MAC_ADDR_2 0x0004
  1003. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1004. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1005. /*
  1006. * EEPROM antenna.
  1007. * ANTENNA_NUM: Number of antenna's.
  1008. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  1009. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  1010. * FRAME_TYPE: 0: DPDT , 1: SPDT , noted this bit is valid for g only.
  1011. * DYN_TXAGC: Dynamic TX AGC control.
  1012. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  1013. * RF_TYPE: Rf_type of this adapter.
  1014. */
  1015. #define EEPROM_ANTENNA 0x0010
  1016. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  1017. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  1018. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  1019. #define EEPROM_ANTENNA_FRAME_TYPE FIELD16(0x0040)
  1020. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  1021. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  1022. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  1023. /*
  1024. * EEPROM NIC config.
  1025. * ENABLE_DIVERSITY: 1:enable, 0:disable.
  1026. * EXTERNAL_LNA_BG: External LNA enable for 2.4G.
  1027. * CARDBUS_ACCEL: 0:enable, 1:disable.
  1028. * EXTERNAL_LNA_A: External LNA enable for 5G.
  1029. */
  1030. #define EEPROM_NIC 0x0011
  1031. #define EEPROM_NIC_ENABLE_DIVERSITY FIELD16(0x0001)
  1032. #define EEPROM_NIC_TX_DIVERSITY FIELD16(0x0002)
  1033. #define EEPROM_NIC_TX_RX_FIXED FIELD16(0x000c)
  1034. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0010)
  1035. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0020)
  1036. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0040)
  1037. /*
  1038. * EEPROM geography.
  1039. * GEO_A: Default geographical setting for 5GHz band
  1040. * GEO: Default geographical setting.
  1041. */
  1042. #define EEPROM_GEOGRAPHY 0x0012
  1043. #define EEPROM_GEOGRAPHY_GEO_A FIELD16(0x00ff)
  1044. #define EEPROM_GEOGRAPHY_GEO FIELD16(0xff00)
  1045. /*
  1046. * EEPROM BBP.
  1047. */
  1048. #define EEPROM_BBP_START 0x0013
  1049. #define EEPROM_BBP_SIZE 16
  1050. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1051. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1052. /*
  1053. * EEPROM TXPOWER 802.11G
  1054. */
  1055. #define EEPROM_TXPOWER_G_START 0x0023
  1056. #define EEPROM_TXPOWER_G_SIZE 7
  1057. #define EEPROM_TXPOWER_G_1 FIELD16(0x00ff)
  1058. #define EEPROM_TXPOWER_G_2 FIELD16(0xff00)
  1059. /*
  1060. * EEPROM Frequency
  1061. */
  1062. #define EEPROM_FREQ 0x002f
  1063. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1064. #define EEPROM_FREQ_SEQ_MASK FIELD16(0xff00)
  1065. #define EEPROM_FREQ_SEQ FIELD16(0x0300)
  1066. /*
  1067. * EEPROM LED.
  1068. * POLARITY_RDY_G: Polarity RDY_G setting.
  1069. * POLARITY_RDY_A: Polarity RDY_A setting.
  1070. * POLARITY_ACT: Polarity ACT setting.
  1071. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1072. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1073. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1074. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1075. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1076. * LED_MODE: Led mode.
  1077. */
  1078. #define EEPROM_LED 0x0030
  1079. #define EEPROM_LED_POLARITY_RDY_G FIELD16(0x0001)
  1080. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1081. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1082. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1083. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1084. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1085. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1086. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1087. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1088. /*
  1089. * EEPROM TXPOWER 802.11A
  1090. */
  1091. #define EEPROM_TXPOWER_A_START 0x0031
  1092. #define EEPROM_TXPOWER_A_SIZE 12
  1093. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1094. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1095. /*
  1096. * EEPROM RSSI offset 802.11BG
  1097. */
  1098. #define EEPROM_RSSI_OFFSET_BG 0x004d
  1099. #define EEPROM_RSSI_OFFSET_BG_1 FIELD16(0x00ff)
  1100. #define EEPROM_RSSI_OFFSET_BG_2 FIELD16(0xff00)
  1101. /*
  1102. * EEPROM RSSI offset 802.11A
  1103. */
  1104. #define EEPROM_RSSI_OFFSET_A 0x004e
  1105. #define EEPROM_RSSI_OFFSET_A_1 FIELD16(0x00ff)
  1106. #define EEPROM_RSSI_OFFSET_A_2 FIELD16(0xff00)
  1107. /*
  1108. * MCU mailbox commands.
  1109. */
  1110. #define MCU_SLEEP 0x30
  1111. #define MCU_WAKEUP 0x31
  1112. #define MCU_LED 0x50
  1113. #define MCU_LED_STRENGTH 0x52
  1114. /*
  1115. * DMA descriptor defines.
  1116. */
  1117. #define TXD_DESC_SIZE ( 16 * sizeof(__le32) )
  1118. #define TXINFO_SIZE ( 6 * sizeof(__le32) )
  1119. #define RXD_DESC_SIZE ( 16 * sizeof(__le32) )
  1120. /*
  1121. * TX descriptor format for TX, PRIO and Beacon Ring.
  1122. */
  1123. /*
  1124. * Word0
  1125. * TKIP_MIC: ASIC appends TKIP MIC if TKIP is used.
  1126. * KEY_TABLE: Use per-client pairwise KEY table.
  1127. * KEY_INDEX:
  1128. * Key index (0~31) to the pairwise KEY table.
  1129. * 0~3 to shared KEY table 0 (BSS0).
  1130. * 4~7 to shared KEY table 1 (BSS1).
  1131. * 8~11 to shared KEY table 2 (BSS2).
  1132. * 12~15 to shared KEY table 3 (BSS3).
  1133. * BURST: Next frame belongs to same "burst" event.
  1134. */
  1135. #define TXD_W0_OWNER_NIC FIELD32(0x00000001)
  1136. #define TXD_W0_VALID FIELD32(0x00000002)
  1137. #define TXD_W0_MORE_FRAG FIELD32(0x00000004)
  1138. #define TXD_W0_ACK FIELD32(0x00000008)
  1139. #define TXD_W0_TIMESTAMP FIELD32(0x00000010)
  1140. #define TXD_W0_OFDM FIELD32(0x00000020)
  1141. #define TXD_W0_IFS FIELD32(0x00000040)
  1142. #define TXD_W0_RETRY_MODE FIELD32(0x00000080)
  1143. #define TXD_W0_TKIP_MIC FIELD32(0x00000100)
  1144. #define TXD_W0_KEY_TABLE FIELD32(0x00000200)
  1145. #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  1146. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1147. #define TXD_W0_BURST FIELD32(0x10000000)
  1148. #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1149. /*
  1150. * Word1
  1151. * HOST_Q_ID: EDCA/HCCA queue ID.
  1152. * HW_SEQUENCE: MAC overwrites the frame sequence number.
  1153. * BUFFER_COUNT: Number of buffers in this TXD.
  1154. */
  1155. #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f)
  1156. #define TXD_W1_AIFSN FIELD32(0x000000f0)
  1157. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  1158. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  1159. #define TXD_W1_IV_OFFSET FIELD32(0x003f0000)
  1160. #define TXD_W1_PIGGY_BACK FIELD32(0x01000000)
  1161. #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000)
  1162. #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000)
  1163. /*
  1164. * Word2: PLCP information
  1165. */
  1166. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  1167. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  1168. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  1169. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  1170. /*
  1171. * Word3
  1172. */
  1173. #define TXD_W3_IV FIELD32(0xffffffff)
  1174. /*
  1175. * Word4
  1176. */
  1177. #define TXD_W4_EIV FIELD32(0xffffffff)
  1178. /*
  1179. * Word5
  1180. * FRAME_OFFSET: Frame start offset inside ASIC TXFIFO (after TXINFO field).
  1181. * TXD_W5_PID_SUBTYPE: Driver assigned packet ID index for txdone handler.
  1182. * TXD_W5_PID_TYPE: Driver assigned packet ID type for txdone handler.
  1183. * WAITING_DMA_DONE_INT: TXD been filled with data
  1184. * and waiting for TxDoneISR housekeeping.
  1185. */
  1186. #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff)
  1187. #define TXD_W5_PID_SUBTYPE FIELD32(0x00001f00)
  1188. #define TXD_W5_PID_TYPE FIELD32(0x0000e000)
  1189. #define TXD_W5_TX_POWER FIELD32(0x00ff0000)
  1190. #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000)
  1191. /*
  1192. * the above 24-byte is called TXINFO and will be DMAed to MAC block
  1193. * through TXFIFO. MAC block use this TXINFO to control the transmission
  1194. * behavior of this frame.
  1195. * The following fields are not used by MAC block.
  1196. * They are used by DMA block and HOST driver only.
  1197. * Once a frame has been DMA to ASIC, all the following fields are useless
  1198. * to ASIC.
  1199. */
  1200. /*
  1201. * Word6-10: Buffer physical address
  1202. */
  1203. #define TXD_W6_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1204. #define TXD_W7_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1205. #define TXD_W8_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1206. #define TXD_W9_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1207. #define TXD_W10_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1208. /*
  1209. * Word11-13: Buffer length
  1210. */
  1211. #define TXD_W11_BUFFER_LENGTH0 FIELD32(0x00000fff)
  1212. #define TXD_W11_BUFFER_LENGTH1 FIELD32(0x0fff0000)
  1213. #define TXD_W12_BUFFER_LENGTH2 FIELD32(0x00000fff)
  1214. #define TXD_W12_BUFFER_LENGTH3 FIELD32(0x0fff0000)
  1215. #define TXD_W13_BUFFER_LENGTH4 FIELD32(0x00000fff)
  1216. /*
  1217. * Word14
  1218. */
  1219. #define TXD_W14_SK_BUFFER FIELD32(0xffffffff)
  1220. /*
  1221. * Word15
  1222. */
  1223. #define TXD_W15_NEXT_SK_BUFFER FIELD32(0xffffffff)
  1224. /*
  1225. * RX descriptor format for RX Ring.
  1226. */
  1227. /*
  1228. * Word0
  1229. * CIPHER_ERROR: 1:ICV error, 2:MIC error, 3:invalid key.
  1230. * KEY_INDEX: Decryption key actually used.
  1231. */
  1232. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  1233. #define RXD_W0_DROP FIELD32(0x00000002)
  1234. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004)
  1235. #define RXD_W0_MULTICAST FIELD32(0x00000008)
  1236. #define RXD_W0_BROADCAST FIELD32(0x00000010)
  1237. #define RXD_W0_MY_BSS FIELD32(0x00000020)
  1238. #define RXD_W0_CRC_ERROR FIELD32(0x00000040)
  1239. #define RXD_W0_OFDM FIELD32(0x00000080)
  1240. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300)
  1241. #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  1242. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1243. #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1244. /*
  1245. * Word1
  1246. * SIGNAL: RX raw data rate reported by BBP.
  1247. */
  1248. #define RXD_W1_SIGNAL FIELD32(0x000000ff)
  1249. #define RXD_W1_RSSI_AGC FIELD32(0x00001f00)
  1250. #define RXD_W1_RSSI_LNA FIELD32(0x00006000)
  1251. #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000)
  1252. /*
  1253. * Word2
  1254. * IV: Received IV of originally encrypted.
  1255. */
  1256. #define RXD_W2_IV FIELD32(0xffffffff)
  1257. /*
  1258. * Word3
  1259. * EIV: Received EIV of originally encrypted.
  1260. */
  1261. #define RXD_W3_EIV FIELD32(0xffffffff)
  1262. /*
  1263. * Word4
  1264. */
  1265. #define RXD_W4_RESERVED FIELD32(0xffffffff)
  1266. /*
  1267. * the above 20-byte is called RXINFO and will be DMAed to MAC RX block
  1268. * and passed to the HOST driver.
  1269. * The following fields are for DMA block and HOST usage only.
  1270. * Can't be touched by ASIC MAC block.
  1271. */
  1272. /*
  1273. * Word5
  1274. */
  1275. #define RXD_W5_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1276. /*
  1277. * Word6-15: Reserved
  1278. */
  1279. #define RXD_W6_RESERVED FIELD32(0xffffffff)
  1280. #define RXD_W7_RESERVED FIELD32(0xffffffff)
  1281. #define RXD_W8_RESERVED FIELD32(0xffffffff)
  1282. #define RXD_W9_RESERVED FIELD32(0xffffffff)
  1283. #define RXD_W10_RESERVED FIELD32(0xffffffff)
  1284. #define RXD_W11_RESERVED FIELD32(0xffffffff)
  1285. #define RXD_W12_RESERVED FIELD32(0xffffffff)
  1286. #define RXD_W13_RESERVED FIELD32(0xffffffff)
  1287. #define RXD_W14_RESERVED FIELD32(0xffffffff)
  1288. #define RXD_W15_RESERVED FIELD32(0xffffffff)
  1289. /*
  1290. * Macro's for converting txpower from EEPROM to mac80211 value
  1291. * and from mac80211 value to register value.
  1292. */
  1293. #define MIN_TXPOWER 0
  1294. #define MAX_TXPOWER 31
  1295. #define DEFAULT_TXPOWER 24
  1296. #define TXPOWER_FROM_DEV(__txpower) \
  1297. ({ \
  1298. ((__txpower) > MAX_TXPOWER) ? \
  1299. DEFAULT_TXPOWER : (__txpower); \
  1300. })
  1301. #define TXPOWER_TO_DEV(__txpower) \
  1302. ({ \
  1303. ((__txpower) <= MIN_TXPOWER) ? MIN_TXPOWER : \
  1304. (((__txpower) >= MAX_TXPOWER) ? MAX_TXPOWER : \
  1305. (__txpower)); \
  1306. })
  1307. #endif /* RT61PCI_H */