rt2500usb.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2500usb
  19. Abstract: Data structures and registers for the rt2500usb module.
  20. Supported chipsets: RT2570.
  21. */
  22. #ifndef RT2500USB_H
  23. #define RT2500USB_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF2522 0x0000
  28. #define RF2523 0x0001
  29. #define RF2524 0x0002
  30. #define RF2525 0x0003
  31. #define RF2525E 0x0005
  32. #define RF5222 0x0010
  33. /*
  34. * RT2570 version
  35. */
  36. #define RT2570_VERSION_B 2
  37. #define RT2570_VERSION_C 3
  38. #define RT2570_VERSION_D 4
  39. /*
  40. * Signal information.
  41. * Defaul offset is required for RSSI <-> dBm conversion.
  42. */
  43. #define MAX_SIGNAL 100
  44. #define MAX_RX_SSI -1
  45. #define DEFAULT_RSSI_OFFSET 120
  46. /*
  47. * Register layout information.
  48. */
  49. #define CSR_REG_BASE 0x0400
  50. #define CSR_REG_SIZE 0x0100
  51. #define EEPROM_BASE 0x0000
  52. #define EEPROM_SIZE 0x006a
  53. #define BBP_SIZE 0x0060
  54. #define RF_SIZE 0x0014
  55. /*
  56. * Number of TX queues.
  57. */
  58. #define NUM_TX_QUEUES 2
  59. /*
  60. * Control/Status Registers(CSR).
  61. * Some values are set in TU, whereas 1 TU == 1024 us.
  62. */
  63. /*
  64. * MAC_CSR0: ASIC revision number.
  65. */
  66. #define MAC_CSR0 0x0400
  67. /*
  68. * MAC_CSR1: System control.
  69. * SOFT_RESET: Software reset, 1: reset, 0: normal.
  70. * BBP_RESET: Hardware reset, 1: reset, 0, release.
  71. * HOST_READY: Host ready after initialization.
  72. */
  73. #define MAC_CSR1 0x0402
  74. #define MAC_CSR1_SOFT_RESET FIELD16(0x00000001)
  75. #define MAC_CSR1_BBP_RESET FIELD16(0x00000002)
  76. #define MAC_CSR1_HOST_READY FIELD16(0x00000004)
  77. /*
  78. * MAC_CSR2: STA MAC register 0.
  79. */
  80. #define MAC_CSR2 0x0404
  81. #define MAC_CSR2_BYTE0 FIELD16(0x00ff)
  82. #define MAC_CSR2_BYTE1 FIELD16(0xff00)
  83. /*
  84. * MAC_CSR3: STA MAC register 1.
  85. */
  86. #define MAC_CSR3 0x0406
  87. #define MAC_CSR3_BYTE2 FIELD16(0x00ff)
  88. #define MAC_CSR3_BYTE3 FIELD16(0xff00)
  89. /*
  90. * MAC_CSR4: STA MAC register 2.
  91. */
  92. #define MAC_CSR4 0X0408
  93. #define MAC_CSR4_BYTE4 FIELD16(0x00ff)
  94. #define MAC_CSR4_BYTE5 FIELD16(0xff00)
  95. /*
  96. * MAC_CSR5: BSSID register 0.
  97. */
  98. #define MAC_CSR5 0x040a
  99. #define MAC_CSR5_BYTE0 FIELD16(0x00ff)
  100. #define MAC_CSR5_BYTE1 FIELD16(0xff00)
  101. /*
  102. * MAC_CSR6: BSSID register 1.
  103. */
  104. #define MAC_CSR6 0x040c
  105. #define MAC_CSR6_BYTE2 FIELD16(0x00ff)
  106. #define MAC_CSR6_BYTE3 FIELD16(0xff00)
  107. /*
  108. * MAC_CSR7: BSSID register 2.
  109. */
  110. #define MAC_CSR7 0x040e
  111. #define MAC_CSR7_BYTE4 FIELD16(0x00ff)
  112. #define MAC_CSR7_BYTE5 FIELD16(0xff00)
  113. /*
  114. * MAC_CSR8: Max frame length.
  115. */
  116. #define MAC_CSR8 0x0410
  117. #define MAC_CSR8_MAX_FRAME_UNIT FIELD16(0x0fff)
  118. /*
  119. * Misc MAC_CSR registers.
  120. * MAC_CSR9: Timer control.
  121. * MAC_CSR10: Slot time.
  122. * MAC_CSR11: SIFS.
  123. * MAC_CSR12: EIFS.
  124. * MAC_CSR13: Power mode0.
  125. * MAC_CSR14: Power mode1.
  126. * MAC_CSR15: Power saving transition0
  127. * MAC_CSR16: Power saving transition1
  128. */
  129. #define MAC_CSR9 0x0412
  130. #define MAC_CSR10 0x0414
  131. #define MAC_CSR11 0x0416
  132. #define MAC_CSR12 0x0418
  133. #define MAC_CSR13 0x041a
  134. #define MAC_CSR14 0x041c
  135. #define MAC_CSR15 0x041e
  136. #define MAC_CSR16 0x0420
  137. /*
  138. * MAC_CSR17: Manual power control / status register.
  139. * Allowed state: 0 deep_sleep, 1: sleep, 2: standby, 3: awake.
  140. * SET_STATE: Set state. Write 1 to trigger, self cleared.
  141. * BBP_DESIRE_STATE: BBP desired state.
  142. * RF_DESIRE_STATE: RF desired state.
  143. * BBP_CURRENT_STATE: BBP current state.
  144. * RF_CURRENT_STATE: RF current state.
  145. * PUT_TO_SLEEP: Put to sleep. Write 1 to trigger, self cleared.
  146. */
  147. #define MAC_CSR17 0x0422
  148. #define MAC_CSR17_SET_STATE FIELD16(0x0001)
  149. #define MAC_CSR17_BBP_DESIRE_STATE FIELD16(0x0006)
  150. #define MAC_CSR17_RF_DESIRE_STATE FIELD16(0x0018)
  151. #define MAC_CSR17_BBP_CURR_STATE FIELD16(0x0060)
  152. #define MAC_CSR17_RF_CURR_STATE FIELD16(0x0180)
  153. #define MAC_CSR17_PUT_TO_SLEEP FIELD16(0x0200)
  154. /*
  155. * MAC_CSR18: Wakeup timer register.
  156. * DELAY_AFTER_BEACON: Delay after Tbcn expired in units of 1/16 TU.
  157. * BEACONS_BEFORE_WAKEUP: Number of beacon before wakeup.
  158. * AUTO_WAKE: Enable auto wakeup / sleep mechanism.
  159. */
  160. #define MAC_CSR18 0x0424
  161. #define MAC_CSR18_DELAY_AFTER_BEACON FIELD16(0x00ff)
  162. #define MAC_CSR18_BEACONS_BEFORE_WAKEUP FIELD16(0x7f00)
  163. #define MAC_CSR18_AUTO_WAKE FIELD16(0x8000)
  164. /*
  165. * MAC_CSR19: GPIO control register.
  166. */
  167. #define MAC_CSR19 0x0426
  168. /*
  169. * MAC_CSR20: LED control register.
  170. * ACTIVITY: 0: idle, 1: active.
  171. * LINK: 0: linkoff, 1: linkup.
  172. * ACTIVITY_POLARITY: 0: active low, 1: active high.
  173. */
  174. #define MAC_CSR20 0x0428
  175. #define MAC_CSR20_ACTIVITY FIELD16(0x0001)
  176. #define MAC_CSR20_LINK FIELD16(0x0002)
  177. #define MAC_CSR20_ACTIVITY_POLARITY FIELD16(0x0004)
  178. /*
  179. * MAC_CSR21: LED control register.
  180. * ON_PERIOD: On period, default 70ms.
  181. * OFF_PERIOD: Off period, default 30ms.
  182. */
  183. #define MAC_CSR21 0x042a
  184. #define MAC_CSR21_ON_PERIOD FIELD16(0x00ff)
  185. #define MAC_CSR21_OFF_PERIOD FIELD16(0xff00)
  186. /*
  187. * Collision window control register.
  188. */
  189. #define MAC_CSR22 0x042c
  190. /*
  191. * Transmit related CSRs.
  192. * Some values are set in TU, whereas 1 TU == 1024 us.
  193. */
  194. /*
  195. * TXRX_CSR0: Security control register.
  196. */
  197. #define TXRX_CSR0 0x0440
  198. #define TXRX_CSR0_ALGORITHM FIELD16(0x0007)
  199. #define TXRX_CSR0_IV_OFFSET FIELD16(0x01f8)
  200. #define TXRX_CSR0_KEY_ID FIELD16(0x1e00)
  201. /*
  202. * TXRX_CSR1: TX configuration.
  203. * ACK_TIMEOUT: ACK Timeout in unit of 1-us.
  204. * TSF_OFFSET: TSF offset in MAC header.
  205. * AUTO_SEQUENCE: Let ASIC control frame sequence number.
  206. */
  207. #define TXRX_CSR1 0x0442
  208. #define TXRX_CSR1_ACK_TIMEOUT FIELD16(0x00ff)
  209. #define TXRX_CSR1_TSF_OFFSET FIELD16(0x7f00)
  210. #define TXRX_CSR1_AUTO_SEQUENCE FIELD16(0x8000)
  211. /*
  212. * TXRX_CSR2: RX control.
  213. * DISABLE_RX: Disable rx engine.
  214. * DROP_CRC: Drop crc error.
  215. * DROP_PHYSICAL: Drop physical error.
  216. * DROP_CONTROL: Drop control frame.
  217. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  218. * DROP_TODS: Drop frame tods bit is true.
  219. * DROP_VERSION_ERROR: Drop version error frame.
  220. * DROP_MCAST: Drop multicast frames.
  221. * DROP_BCAST: Drop broadcast frames.
  222. */
  223. #define TXRX_CSR2 0x0444
  224. #define TXRX_CSR2_DISABLE_RX FIELD16(0x0001)
  225. #define TXRX_CSR2_DROP_CRC FIELD16(0x0002)
  226. #define TXRX_CSR2_DROP_PHYSICAL FIELD16(0x0004)
  227. #define TXRX_CSR2_DROP_CONTROL FIELD16(0x0008)
  228. #define TXRX_CSR2_DROP_NOT_TO_ME FIELD16(0x0010)
  229. #define TXRX_CSR2_DROP_TODS FIELD16(0x0020)
  230. #define TXRX_CSR2_DROP_VERSION_ERROR FIELD16(0x0040)
  231. #define TXRX_CSR2_DROP_MULTICAST FIELD16(0x0200)
  232. #define TXRX_CSR2_DROP_BROADCAST FIELD16(0x0400)
  233. /*
  234. * RX BBP ID registers
  235. * TXRX_CSR3: CCK RX BBP ID.
  236. * TXRX_CSR4: OFDM RX BBP ID.
  237. */
  238. #define TXRX_CSR3 0x0446
  239. #define TXRX_CSR4 0x0448
  240. /*
  241. * TXRX_CSR5: CCK TX BBP ID0.
  242. */
  243. #define TXRX_CSR5 0x044a
  244. #define TXRX_CSR5_BBP_ID0 FIELD16(0x007f)
  245. #define TXRX_CSR5_BBP_ID0_VALID FIELD16(0x0080)
  246. #define TXRX_CSR5_BBP_ID1 FIELD16(0x7f00)
  247. #define TXRX_CSR5_BBP_ID1_VALID FIELD16(0x8000)
  248. /*
  249. * TXRX_CSR6: CCK TX BBP ID1.
  250. */
  251. #define TXRX_CSR6 0x044c
  252. #define TXRX_CSR6_BBP_ID0 FIELD16(0x007f)
  253. #define TXRX_CSR6_BBP_ID0_VALID FIELD16(0x0080)
  254. #define TXRX_CSR6_BBP_ID1 FIELD16(0x7f00)
  255. #define TXRX_CSR6_BBP_ID1_VALID FIELD16(0x8000)
  256. /*
  257. * TXRX_CSR7: OFDM TX BBP ID0.
  258. */
  259. #define TXRX_CSR7 0x044e
  260. #define TXRX_CSR7_BBP_ID0 FIELD16(0x007f)
  261. #define TXRX_CSR7_BBP_ID0_VALID FIELD16(0x0080)
  262. #define TXRX_CSR7_BBP_ID1 FIELD16(0x7f00)
  263. #define TXRX_CSR7_BBP_ID1_VALID FIELD16(0x8000)
  264. /*
  265. * TXRX_CSR5: OFDM TX BBP ID1.
  266. */
  267. #define TXRX_CSR8 0x0450
  268. #define TXRX_CSR8_BBP_ID0 FIELD16(0x007f)
  269. #define TXRX_CSR8_BBP_ID0_VALID FIELD16(0x0080)
  270. #define TXRX_CSR8_BBP_ID1 FIELD16(0x7f00)
  271. #define TXRX_CSR8_BBP_ID1_VALID FIELD16(0x8000)
  272. /*
  273. * TXRX_CSR9: TX ACK time-out.
  274. */
  275. #define TXRX_CSR9 0x0452
  276. /*
  277. * TXRX_CSR10: Auto responder control.
  278. */
  279. #define TXRX_CSR10 0x0454
  280. #define TXRX_CSR10_AUTORESPOND_PREAMBLE FIELD16(0x0004)
  281. /*
  282. * TXRX_CSR11: Auto responder basic rate.
  283. */
  284. #define TXRX_CSR11 0x0456
  285. /*
  286. * ACK/CTS time registers.
  287. */
  288. #define TXRX_CSR12 0x0458
  289. #define TXRX_CSR13 0x045a
  290. #define TXRX_CSR14 0x045c
  291. #define TXRX_CSR15 0x045e
  292. #define TXRX_CSR16 0x0460
  293. #define TXRX_CSR17 0x0462
  294. /*
  295. * TXRX_CSR18: Synchronization control register.
  296. */
  297. #define TXRX_CSR18 0x0464
  298. #define TXRX_CSR18_OFFSET FIELD16(0x000f)
  299. #define TXRX_CSR18_INTERVAL FIELD16(0xfff0)
  300. /*
  301. * TXRX_CSR19: Synchronization control register.
  302. * TSF_COUNT: Enable TSF auto counting.
  303. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  304. * TBCN: Enable Tbcn with reload value.
  305. * BEACON_GEN: Enable beacon generator.
  306. */
  307. #define TXRX_CSR19 0x0466
  308. #define TXRX_CSR19_TSF_COUNT FIELD16(0x0001)
  309. #define TXRX_CSR19_TSF_SYNC FIELD16(0x0006)
  310. #define TXRX_CSR19_TBCN FIELD16(0x0008)
  311. #define TXRX_CSR19_BEACON_GEN FIELD16(0x0010)
  312. /*
  313. * TXRX_CSR20: Tx BEACON offset time control register.
  314. * OFFSET: In units of usec.
  315. * BCN_EXPECT_WINDOW: Default: 2^CWmin
  316. */
  317. #define TXRX_CSR20 0x0468
  318. #define TXRX_CSR20_OFFSET FIELD16(0x1fff)
  319. #define TXRX_CSR20_BCN_EXPECT_WINDOW FIELD16(0xe000)
  320. /*
  321. * TXRX_CSR21
  322. */
  323. #define TXRX_CSR21 0x046a
  324. /*
  325. * Encryption related CSRs.
  326. *
  327. */
  328. /*
  329. * SEC_CSR0-SEC_CSR7: Shared key 0, word 0-7
  330. */
  331. #define SEC_CSR0 0x0480
  332. #define SEC_CSR1 0x0482
  333. #define SEC_CSR2 0x0484
  334. #define SEC_CSR3 0x0486
  335. #define SEC_CSR4 0x0488
  336. #define SEC_CSR5 0x048a
  337. #define SEC_CSR6 0x048c
  338. #define SEC_CSR7 0x048e
  339. /*
  340. * SEC_CSR8-SEC_CSR15: Shared key 1, word 0-7
  341. */
  342. #define SEC_CSR8 0x0490
  343. #define SEC_CSR9 0x0492
  344. #define SEC_CSR10 0x0494
  345. #define SEC_CSR11 0x0496
  346. #define SEC_CSR12 0x0498
  347. #define SEC_CSR13 0x049a
  348. #define SEC_CSR14 0x049c
  349. #define SEC_CSR15 0x049e
  350. /*
  351. * SEC_CSR16-SEC_CSR23: Shared key 2, word 0-7
  352. */
  353. #define SEC_CSR16 0x04a0
  354. #define SEC_CSR17 0x04a2
  355. #define SEC_CSR18 0X04A4
  356. #define SEC_CSR19 0x04a6
  357. #define SEC_CSR20 0x04a8
  358. #define SEC_CSR21 0x04aa
  359. #define SEC_CSR22 0x04ac
  360. #define SEC_CSR23 0x04ae
  361. /*
  362. * SEC_CSR24-SEC_CSR31: Shared key 3, word 0-7
  363. */
  364. #define SEC_CSR24 0x04b0
  365. #define SEC_CSR25 0x04b2
  366. #define SEC_CSR26 0x04b4
  367. #define SEC_CSR27 0x04b6
  368. #define SEC_CSR28 0x04b8
  369. #define SEC_CSR29 0x04ba
  370. #define SEC_CSR30 0x04bc
  371. #define SEC_CSR31 0x04be
  372. /*
  373. * PHY control registers.
  374. */
  375. /*
  376. * PHY_CSR0: RF switching timing control.
  377. */
  378. #define PHY_CSR0 0x04c0
  379. /*
  380. * PHY_CSR1: TX PA configuration.
  381. */
  382. #define PHY_CSR1 0x04c2
  383. /*
  384. * MAC configuration registers.
  385. */
  386. /*
  387. * PHY_CSR2: TX MAC configuration.
  388. * NOTE: Both register fields are complete dummy,
  389. * documentation and legacy drivers are unclear un
  390. * what this register means or what fields exists.
  391. */
  392. #define PHY_CSR2 0x04c4
  393. #define PHY_CSR2_LNA FIELD16(0x0002)
  394. #define PHY_CSR2_LNA_MODE FIELD16(0x3000)
  395. /*
  396. * PHY_CSR3: RX MAC configuration.
  397. */
  398. #define PHY_CSR3 0x04c6
  399. /*
  400. * PHY_CSR4: Interface configuration.
  401. */
  402. #define PHY_CSR4 0x04c8
  403. #define PHY_CSR4_LOW_RF_LE FIELD16(0x0001)
  404. /*
  405. * BBP pre-TX registers.
  406. * PHY_CSR5: BBP pre-TX CCK.
  407. */
  408. #define PHY_CSR5 0x04ca
  409. #define PHY_CSR5_CCK FIELD16(0x0003)
  410. #define PHY_CSR5_CCK_FLIP FIELD16(0x0004)
  411. /*
  412. * BBP pre-TX registers.
  413. * PHY_CSR6: BBP pre-TX OFDM.
  414. */
  415. #define PHY_CSR6 0x04cc
  416. #define PHY_CSR6_OFDM FIELD16(0x0003)
  417. #define PHY_CSR6_OFDM_FLIP FIELD16(0x0004)
  418. /*
  419. * PHY_CSR7: BBP access register 0.
  420. * BBP_DATA: BBP data.
  421. * BBP_REG_ID: BBP register ID.
  422. * BBP_READ_CONTROL: 0: write, 1: read.
  423. */
  424. #define PHY_CSR7 0x04ce
  425. #define PHY_CSR7_DATA FIELD16(0x00ff)
  426. #define PHY_CSR7_REG_ID FIELD16(0x7f00)
  427. #define PHY_CSR7_READ_CONTROL FIELD16(0x8000)
  428. /*
  429. * PHY_CSR8: BBP access register 1.
  430. * BBP_BUSY: ASIC is busy execute BBP programming.
  431. */
  432. #define PHY_CSR8 0x04d0
  433. #define PHY_CSR8_BUSY FIELD16(0x0001)
  434. /*
  435. * PHY_CSR9: RF access register.
  436. * RF_VALUE: Register value + id to program into rf/if.
  437. */
  438. #define PHY_CSR9 0x04d2
  439. #define PHY_CSR9_RF_VALUE FIELD16(0xffff)
  440. /*
  441. * PHY_CSR10: RF access register.
  442. * RF_VALUE: Register value + id to program into rf/if.
  443. * RF_NUMBER_OF_BITS: Number of bits used in value (i:20, rfmd:22).
  444. * RF_IF_SELECT: Chip to program: 0: rf, 1: if.
  445. * RF_PLL_LD: Rf pll_ld status.
  446. * RF_BUSY: 1: asic is busy execute rf programming.
  447. */
  448. #define PHY_CSR10 0x04d4
  449. #define PHY_CSR10_RF_VALUE FIELD16(0x00ff)
  450. #define PHY_CSR10_RF_NUMBER_OF_BITS FIELD16(0x1f00)
  451. #define PHY_CSR10_RF_IF_SELECT FIELD16(0x2000)
  452. #define PHY_CSR10_RF_PLL_LD FIELD16(0x4000)
  453. #define PHY_CSR10_RF_BUSY FIELD16(0x8000)
  454. /*
  455. * STA_CSR0: FCS error count.
  456. * FCS_ERROR: FCS error count, cleared when read.
  457. */
  458. #define STA_CSR0 0x04e0
  459. #define STA_CSR0_FCS_ERROR FIELD16(0xffff)
  460. /*
  461. * STA_CSR1: PLCP error count.
  462. */
  463. #define STA_CSR1 0x04e2
  464. /*
  465. * STA_CSR2: LONG error count.
  466. */
  467. #define STA_CSR2 0x04e4
  468. /*
  469. * STA_CSR3: CCA false alarm.
  470. * FALSE_CCA_ERROR: False CCA error count, cleared when read.
  471. */
  472. #define STA_CSR3 0x04e6
  473. #define STA_CSR3_FALSE_CCA_ERROR FIELD16(0xffff)
  474. /*
  475. * STA_CSR4: RX FIFO overflow.
  476. */
  477. #define STA_CSR4 0x04e8
  478. /*
  479. * STA_CSR5: Beacon sent counter.
  480. */
  481. #define STA_CSR5 0x04ea
  482. /*
  483. * Statistics registers
  484. */
  485. #define STA_CSR6 0x04ec
  486. #define STA_CSR7 0x04ee
  487. #define STA_CSR8 0x04f0
  488. #define STA_CSR9 0x04f2
  489. #define STA_CSR10 0x04f4
  490. /*
  491. * BBP registers.
  492. * The wordsize of the BBP is 8 bits.
  493. */
  494. /*
  495. * R2: TX antenna control
  496. */
  497. #define BBP_R2_TX_ANTENNA FIELD8(0x03)
  498. #define BBP_R2_TX_IQ_FLIP FIELD8(0x04)
  499. /*
  500. * R14: RX antenna control
  501. */
  502. #define BBP_R14_RX_ANTENNA FIELD8(0x03)
  503. #define BBP_R14_RX_IQ_FLIP FIELD8(0x04)
  504. /*
  505. * RF registers.
  506. */
  507. /*
  508. * RF 1
  509. */
  510. #define RF1_TUNER FIELD32(0x00020000)
  511. /*
  512. * RF 3
  513. */
  514. #define RF3_TUNER FIELD32(0x00000100)
  515. #define RF3_TXPOWER FIELD32(0x00003e00)
  516. /*
  517. * EEPROM contents.
  518. */
  519. /*
  520. * HW MAC address.
  521. */
  522. #define EEPROM_MAC_ADDR_0 0x0002
  523. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  524. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  525. #define EEPROM_MAC_ADDR1 0x0003
  526. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  527. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  528. #define EEPROM_MAC_ADDR_2 0x0004
  529. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  530. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  531. /*
  532. * EEPROM antenna.
  533. * ANTENNA_NUM: Number of antenna's.
  534. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  535. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  536. * LED_MODE: 0: default, 1: TX/RX activity, 2: Single (ignore link), 3: rsvd.
  537. * DYN_TXAGC: Dynamic TX AGC control.
  538. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  539. * RF_TYPE: Rf_type of this adapter.
  540. */
  541. #define EEPROM_ANTENNA 0x000b
  542. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  543. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  544. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  545. #define EEPROM_ANTENNA_LED_MODE FIELD16(0x01c0)
  546. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  547. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  548. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  549. /*
  550. * EEPROM NIC config.
  551. * CARDBUS_ACCEL: 0: enable, 1: disable.
  552. * DYN_BBP_TUNE: 0: enable, 1: disable.
  553. * CCK_TX_POWER: CCK TX power compensation.
  554. */
  555. #define EEPROM_NIC 0x000c
  556. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0001)
  557. #define EEPROM_NIC_DYN_BBP_TUNE FIELD16(0x0002)
  558. #define EEPROM_NIC_CCK_TX_POWER FIELD16(0x000c)
  559. /*
  560. * EEPROM geography.
  561. * GEO: Default geography setting for device.
  562. */
  563. #define EEPROM_GEOGRAPHY 0x000d
  564. #define EEPROM_GEOGRAPHY_GEO FIELD16(0x0f00)
  565. /*
  566. * EEPROM BBP.
  567. */
  568. #define EEPROM_BBP_START 0x000e
  569. #define EEPROM_BBP_SIZE 16
  570. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  571. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  572. /*
  573. * EEPROM TXPOWER
  574. */
  575. #define EEPROM_TXPOWER_START 0x001e
  576. #define EEPROM_TXPOWER_SIZE 7
  577. #define EEPROM_TXPOWER_1 FIELD16(0x00ff)
  578. #define EEPROM_TXPOWER_2 FIELD16(0xff00)
  579. /*
  580. * EEPROM Tuning threshold
  581. */
  582. #define EEPROM_BBPTUNE 0x0030
  583. #define EEPROM_BBPTUNE_THRESHOLD FIELD16(0x00ff)
  584. /*
  585. * EEPROM BBP R24 Tuning.
  586. */
  587. #define EEPROM_BBPTUNE_R24 0x0031
  588. #define EEPROM_BBPTUNE_R24_LOW FIELD16(0x00ff)
  589. #define EEPROM_BBPTUNE_R24_HIGH FIELD16(0xff00)
  590. /*
  591. * EEPROM BBP R25 Tuning.
  592. */
  593. #define EEPROM_BBPTUNE_R25 0x0032
  594. #define EEPROM_BBPTUNE_R25_LOW FIELD16(0x00ff)
  595. #define EEPROM_BBPTUNE_R25_HIGH FIELD16(0xff00)
  596. /*
  597. * EEPROM BBP R24 Tuning.
  598. */
  599. #define EEPROM_BBPTUNE_R61 0x0033
  600. #define EEPROM_BBPTUNE_R61_LOW FIELD16(0x00ff)
  601. #define EEPROM_BBPTUNE_R61_HIGH FIELD16(0xff00)
  602. /*
  603. * EEPROM BBP VGC Tuning.
  604. */
  605. #define EEPROM_BBPTUNE_VGC 0x0034
  606. #define EEPROM_BBPTUNE_VGCUPPER FIELD16(0x00ff)
  607. #define EEPROM_BBPTUNE_VGCLOWER FIELD16(0xff00)
  608. /*
  609. * EEPROM BBP R17 Tuning.
  610. */
  611. #define EEPROM_BBPTUNE_R17 0x0035
  612. #define EEPROM_BBPTUNE_R17_LOW FIELD16(0x00ff)
  613. #define EEPROM_BBPTUNE_R17_HIGH FIELD16(0xff00)
  614. /*
  615. * RSSI <-> dBm offset calibration
  616. */
  617. #define EEPROM_CALIBRATE_OFFSET 0x0036
  618. #define EEPROM_CALIBRATE_OFFSET_RSSI FIELD16(0x00ff)
  619. /*
  620. * DMA descriptor defines.
  621. */
  622. #define TXD_DESC_SIZE ( 5 * sizeof(__le32) )
  623. #define RXD_DESC_SIZE ( 4 * sizeof(__le32) )
  624. /*
  625. * TX descriptor format for TX, PRIO, ATIM and Beacon Ring.
  626. */
  627. /*
  628. * Word0
  629. */
  630. #define TXD_W0_PACKET_ID FIELD32(0x0000000f)
  631. #define TXD_W0_RETRY_LIMIT FIELD32(0x000000f0)
  632. #define TXD_W0_MORE_FRAG FIELD32(0x00000100)
  633. #define TXD_W0_ACK FIELD32(0x00000200)
  634. #define TXD_W0_TIMESTAMP FIELD32(0x00000400)
  635. #define TXD_W0_OFDM FIELD32(0x00000800)
  636. #define TXD_W0_NEW_SEQ FIELD32(0x00001000)
  637. #define TXD_W0_IFS FIELD32(0x00006000)
  638. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  639. #define TXD_W0_CIPHER FIELD32(0x20000000)
  640. #define TXD_W0_KEY_ID FIELD32(0xc0000000)
  641. /*
  642. * Word1
  643. */
  644. #define TXD_W1_IV_OFFSET FIELD32(0x0000003f)
  645. #define TXD_W1_AIFS FIELD32(0x000000c0)
  646. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  647. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  648. /*
  649. * Word2: PLCP information
  650. */
  651. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  652. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  653. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  654. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  655. /*
  656. * Word3
  657. */
  658. #define TXD_W3_IV FIELD32(0xffffffff)
  659. /*
  660. * Word4
  661. */
  662. #define TXD_W4_EIV FIELD32(0xffffffff)
  663. /*
  664. * RX descriptor format for RX Ring.
  665. */
  666. /*
  667. * Word0
  668. */
  669. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000002)
  670. #define RXD_W0_MULTICAST FIELD32(0x00000004)
  671. #define RXD_W0_BROADCAST FIELD32(0x00000008)
  672. #define RXD_W0_MY_BSS FIELD32(0x00000010)
  673. #define RXD_W0_CRC_ERROR FIELD32(0x00000020)
  674. #define RXD_W0_OFDM FIELD32(0x00000040)
  675. #define RXD_W0_PHYSICAL_ERROR FIELD32(0x00000080)
  676. #define RXD_W0_CIPHER FIELD32(0x00000100)
  677. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000200)
  678. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  679. /*
  680. * Word1
  681. */
  682. #define RXD_W1_RSSI FIELD32(0x000000ff)
  683. #define RXD_W1_SIGNAL FIELD32(0x0000ff00)
  684. /*
  685. * Word2
  686. */
  687. #define RXD_W2_IV FIELD32(0xffffffff)
  688. /*
  689. * Word3
  690. */
  691. #define RXD_W3_EIV FIELD32(0xffffffff)
  692. /*
  693. * Macro's for converting txpower from EEPROM to mac80211 value
  694. * and from mac80211 value to register value.
  695. */
  696. #define MIN_TXPOWER 0
  697. #define MAX_TXPOWER 31
  698. #define DEFAULT_TXPOWER 24
  699. #define TXPOWER_FROM_DEV(__txpower) \
  700. ({ \
  701. ((__txpower) > MAX_TXPOWER) ? \
  702. DEFAULT_TXPOWER : (__txpower); \
  703. })
  704. #define TXPOWER_TO_DEV(__txpower) \
  705. ({ \
  706. ((__txpower) <= MIN_TXPOWER) ? MIN_TXPOWER : \
  707. (((__txpower) >= MAX_TXPOWER) ? MAX_TXPOWER : \
  708. (__txpower)); \
  709. })
  710. #endif /* RT2500USB_H */