main.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/errno.h>
  38. #include <linux/pci.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/mlx4/device.h>
  41. #include <linux/mlx4/doorbell.h>
  42. #include "mlx4.h"
  43. #include "fw.h"
  44. #include "icm.h"
  45. MODULE_AUTHOR("Roland Dreier");
  46. MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
  47. MODULE_LICENSE("Dual BSD/GPL");
  48. MODULE_VERSION(DRV_VERSION);
  49. #ifdef CONFIG_MLX4_DEBUG
  50. int mlx4_debug_level = 0;
  51. module_param_named(debug_level, mlx4_debug_level, int, 0644);
  52. MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
  53. #endif /* CONFIG_MLX4_DEBUG */
  54. #ifdef CONFIG_PCI_MSI
  55. static int msi_x = 1;
  56. module_param(msi_x, int, 0444);
  57. MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
  58. #else /* CONFIG_PCI_MSI */
  59. #define msi_x (0)
  60. #endif /* CONFIG_PCI_MSI */
  61. static char mlx4_version[] __devinitdata =
  62. DRV_NAME ": Mellanox ConnectX core driver v"
  63. DRV_VERSION " (" DRV_RELDATE ")\n";
  64. static struct mlx4_profile default_profile = {
  65. .num_qp = 1 << 17,
  66. .num_srq = 1 << 16,
  67. .rdmarc_per_qp = 1 << 4,
  68. .num_cq = 1 << 16,
  69. .num_mcg = 1 << 13,
  70. .num_mpt = 1 << 17,
  71. .num_mtt = 1 << 20,
  72. };
  73. static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  74. {
  75. int err;
  76. int i;
  77. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  78. if (err) {
  79. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  80. return err;
  81. }
  82. if (dev_cap->min_page_sz > PAGE_SIZE) {
  83. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  84. "kernel PAGE_SIZE of %ld, aborting.\n",
  85. dev_cap->min_page_sz, PAGE_SIZE);
  86. return -ENODEV;
  87. }
  88. if (dev_cap->num_ports > MLX4_MAX_PORTS) {
  89. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  90. "aborting.\n",
  91. dev_cap->num_ports, MLX4_MAX_PORTS);
  92. return -ENODEV;
  93. }
  94. if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
  95. mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
  96. "PCI resource 2 size of 0x%llx, aborting.\n",
  97. dev_cap->uar_size,
  98. (unsigned long long) pci_resource_len(dev->pdev, 2));
  99. return -ENODEV;
  100. }
  101. dev->caps.num_ports = dev_cap->num_ports;
  102. for (i = 1; i <= dev->caps.num_ports; ++i) {
  103. dev->caps.vl_cap[i] = dev_cap->max_vl[i];
  104. dev->caps.mtu_cap[i] = dev_cap->max_mtu[i];
  105. dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
  106. dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
  107. dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
  108. }
  109. dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
  110. dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
  111. dev->caps.bf_reg_size = dev_cap->bf_reg_size;
  112. dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
  113. dev->caps.max_sq_sg = dev_cap->max_sq_sg;
  114. dev->caps.max_rq_sg = dev_cap->max_rq_sg;
  115. dev->caps.max_wqes = dev_cap->max_qp_sz;
  116. dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
  117. dev->caps.reserved_qps = dev_cap->reserved_qps;
  118. dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
  119. dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
  120. dev->caps.reserved_srqs = dev_cap->reserved_srqs;
  121. dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
  122. dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
  123. dev->caps.num_qp_per_mgm = MLX4_QP_PER_MGM;
  124. /*
  125. * Subtract 1 from the limit because we need to allocate a
  126. * spare CQE so the HCA HW can tell the difference between an
  127. * empty CQ and a full CQ.
  128. */
  129. dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
  130. dev->caps.reserved_cqs = dev_cap->reserved_cqs;
  131. dev->caps.reserved_eqs = dev_cap->reserved_eqs;
  132. dev->caps.reserved_mtts = DIV_ROUND_UP(dev_cap->reserved_mtts,
  133. MLX4_MTT_ENTRY_PER_SEG);
  134. dev->caps.reserved_mrws = dev_cap->reserved_mrws;
  135. dev->caps.reserved_uars = dev_cap->reserved_uars;
  136. dev->caps.reserved_pds = dev_cap->reserved_pds;
  137. dev->caps.mtt_entry_sz = MLX4_MTT_ENTRY_PER_SEG * dev_cap->mtt_entry_sz;
  138. dev->caps.max_msg_sz = dev_cap->max_msg_sz;
  139. dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
  140. dev->caps.flags = dev_cap->flags;
  141. dev->caps.stat_rate_support = dev_cap->stat_rate_support;
  142. dev->caps.max_gso_sz = dev_cap->max_gso_sz;
  143. return 0;
  144. }
  145. static int mlx4_load_fw(struct mlx4_dev *dev)
  146. {
  147. struct mlx4_priv *priv = mlx4_priv(dev);
  148. int err;
  149. priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
  150. GFP_HIGHUSER | __GFP_NOWARN, 0);
  151. if (!priv->fw.fw_icm) {
  152. mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
  153. return -ENOMEM;
  154. }
  155. err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
  156. if (err) {
  157. mlx4_err(dev, "MAP_FA command failed, aborting.\n");
  158. goto err_free;
  159. }
  160. err = mlx4_RUN_FW(dev);
  161. if (err) {
  162. mlx4_err(dev, "RUN_FW command failed, aborting.\n");
  163. goto err_unmap_fa;
  164. }
  165. return 0;
  166. err_unmap_fa:
  167. mlx4_UNMAP_FA(dev);
  168. err_free:
  169. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  170. return err;
  171. }
  172. static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
  173. int cmpt_entry_sz)
  174. {
  175. struct mlx4_priv *priv = mlx4_priv(dev);
  176. int err;
  177. err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
  178. cmpt_base +
  179. ((u64) (MLX4_CMPT_TYPE_QP *
  180. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  181. cmpt_entry_sz, dev->caps.num_qps,
  182. dev->caps.reserved_qps, 0, 0);
  183. if (err)
  184. goto err;
  185. err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
  186. cmpt_base +
  187. ((u64) (MLX4_CMPT_TYPE_SRQ *
  188. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  189. cmpt_entry_sz, dev->caps.num_srqs,
  190. dev->caps.reserved_srqs, 0, 0);
  191. if (err)
  192. goto err_qp;
  193. err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
  194. cmpt_base +
  195. ((u64) (MLX4_CMPT_TYPE_CQ *
  196. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  197. cmpt_entry_sz, dev->caps.num_cqs,
  198. dev->caps.reserved_cqs, 0, 0);
  199. if (err)
  200. goto err_srq;
  201. err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
  202. cmpt_base +
  203. ((u64) (MLX4_CMPT_TYPE_EQ *
  204. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  205. cmpt_entry_sz,
  206. roundup_pow_of_two(MLX4_NUM_EQ +
  207. dev->caps.reserved_eqs),
  208. MLX4_NUM_EQ + dev->caps.reserved_eqs, 0, 0);
  209. if (err)
  210. goto err_cq;
  211. return 0;
  212. err_cq:
  213. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  214. err_srq:
  215. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  216. err_qp:
  217. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  218. err:
  219. return err;
  220. }
  221. static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
  222. struct mlx4_init_hca_param *init_hca, u64 icm_size)
  223. {
  224. struct mlx4_priv *priv = mlx4_priv(dev);
  225. u64 aux_pages;
  226. int err;
  227. err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
  228. if (err) {
  229. mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
  230. return err;
  231. }
  232. mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
  233. (unsigned long long) icm_size >> 10,
  234. (unsigned long long) aux_pages << 2);
  235. priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
  236. GFP_HIGHUSER | __GFP_NOWARN, 0);
  237. if (!priv->fw.aux_icm) {
  238. mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
  239. return -ENOMEM;
  240. }
  241. err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
  242. if (err) {
  243. mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
  244. goto err_free_aux;
  245. }
  246. err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
  247. if (err) {
  248. mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
  249. goto err_unmap_aux;
  250. }
  251. err = mlx4_map_eq_icm(dev, init_hca->eqc_base);
  252. if (err) {
  253. mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
  254. goto err_unmap_cmpt;
  255. }
  256. /*
  257. * Reserved MTT entries must be aligned up to a cacheline
  258. * boundary, since the FW will write to them, while the driver
  259. * writes to all other MTT entries. (The variable
  260. * dev->caps.mtt_entry_sz below is really the MTT segment
  261. * size, not the raw entry size)
  262. */
  263. dev->caps.reserved_mtts =
  264. ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
  265. dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
  266. err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
  267. init_hca->mtt_base,
  268. dev->caps.mtt_entry_sz,
  269. dev->caps.num_mtt_segs,
  270. dev->caps.reserved_mtts, 1, 0);
  271. if (err) {
  272. mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
  273. goto err_unmap_eq;
  274. }
  275. err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
  276. init_hca->dmpt_base,
  277. dev_cap->dmpt_entry_sz,
  278. dev->caps.num_mpts,
  279. dev->caps.reserved_mrws, 1, 1);
  280. if (err) {
  281. mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
  282. goto err_unmap_mtt;
  283. }
  284. err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
  285. init_hca->qpc_base,
  286. dev_cap->qpc_entry_sz,
  287. dev->caps.num_qps,
  288. dev->caps.reserved_qps, 0, 0);
  289. if (err) {
  290. mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
  291. goto err_unmap_dmpt;
  292. }
  293. err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
  294. init_hca->auxc_base,
  295. dev_cap->aux_entry_sz,
  296. dev->caps.num_qps,
  297. dev->caps.reserved_qps, 0, 0);
  298. if (err) {
  299. mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
  300. goto err_unmap_qp;
  301. }
  302. err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
  303. init_hca->altc_base,
  304. dev_cap->altc_entry_sz,
  305. dev->caps.num_qps,
  306. dev->caps.reserved_qps, 0, 0);
  307. if (err) {
  308. mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
  309. goto err_unmap_auxc;
  310. }
  311. err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
  312. init_hca->rdmarc_base,
  313. dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
  314. dev->caps.num_qps,
  315. dev->caps.reserved_qps, 0, 0);
  316. if (err) {
  317. mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
  318. goto err_unmap_altc;
  319. }
  320. err = mlx4_init_icm_table(dev, &priv->cq_table.table,
  321. init_hca->cqc_base,
  322. dev_cap->cqc_entry_sz,
  323. dev->caps.num_cqs,
  324. dev->caps.reserved_cqs, 0, 0);
  325. if (err) {
  326. mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
  327. goto err_unmap_rdmarc;
  328. }
  329. err = mlx4_init_icm_table(dev, &priv->srq_table.table,
  330. init_hca->srqc_base,
  331. dev_cap->srq_entry_sz,
  332. dev->caps.num_srqs,
  333. dev->caps.reserved_srqs, 0, 0);
  334. if (err) {
  335. mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
  336. goto err_unmap_cq;
  337. }
  338. /*
  339. * It's not strictly required, but for simplicity just map the
  340. * whole multicast group table now. The table isn't very big
  341. * and it's a lot easier than trying to track ref counts.
  342. */
  343. err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
  344. init_hca->mc_base, MLX4_MGM_ENTRY_SIZE,
  345. dev->caps.num_mgms + dev->caps.num_amgms,
  346. dev->caps.num_mgms + dev->caps.num_amgms,
  347. 0, 0);
  348. if (err) {
  349. mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
  350. goto err_unmap_srq;
  351. }
  352. return 0;
  353. err_unmap_srq:
  354. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  355. err_unmap_cq:
  356. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  357. err_unmap_rdmarc:
  358. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  359. err_unmap_altc:
  360. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  361. err_unmap_auxc:
  362. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  363. err_unmap_qp:
  364. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  365. err_unmap_dmpt:
  366. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  367. err_unmap_mtt:
  368. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  369. err_unmap_eq:
  370. mlx4_unmap_eq_icm(dev);
  371. err_unmap_cmpt:
  372. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  373. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  374. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  375. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  376. err_unmap_aux:
  377. mlx4_UNMAP_ICM_AUX(dev);
  378. err_free_aux:
  379. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  380. return err;
  381. }
  382. static void mlx4_free_icms(struct mlx4_dev *dev)
  383. {
  384. struct mlx4_priv *priv = mlx4_priv(dev);
  385. mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
  386. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  387. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  388. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  389. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  390. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  391. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  392. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  393. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  394. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  395. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  396. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  397. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  398. mlx4_unmap_eq_icm(dev);
  399. mlx4_UNMAP_ICM_AUX(dev);
  400. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  401. }
  402. static void mlx4_close_hca(struct mlx4_dev *dev)
  403. {
  404. mlx4_CLOSE_HCA(dev, 0);
  405. mlx4_free_icms(dev);
  406. mlx4_UNMAP_FA(dev);
  407. mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
  408. }
  409. static int mlx4_init_hca(struct mlx4_dev *dev)
  410. {
  411. struct mlx4_priv *priv = mlx4_priv(dev);
  412. struct mlx4_adapter adapter;
  413. struct mlx4_dev_cap dev_cap;
  414. struct mlx4_profile profile;
  415. struct mlx4_init_hca_param init_hca;
  416. u64 icm_size;
  417. int err;
  418. err = mlx4_QUERY_FW(dev);
  419. if (err) {
  420. mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
  421. return err;
  422. }
  423. err = mlx4_load_fw(dev);
  424. if (err) {
  425. mlx4_err(dev, "Failed to start FW, aborting.\n");
  426. return err;
  427. }
  428. err = mlx4_dev_cap(dev, &dev_cap);
  429. if (err) {
  430. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  431. goto err_stop_fw;
  432. }
  433. profile = default_profile;
  434. icm_size = mlx4_make_profile(dev, &profile, &dev_cap, &init_hca);
  435. if ((long long) icm_size < 0) {
  436. err = icm_size;
  437. goto err_stop_fw;
  438. }
  439. init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
  440. err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
  441. if (err)
  442. goto err_stop_fw;
  443. err = mlx4_INIT_HCA(dev, &init_hca);
  444. if (err) {
  445. mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
  446. goto err_free_icm;
  447. }
  448. err = mlx4_QUERY_ADAPTER(dev, &adapter);
  449. if (err) {
  450. mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
  451. goto err_close;
  452. }
  453. priv->eq_table.inta_pin = adapter.inta_pin;
  454. memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
  455. return 0;
  456. err_close:
  457. mlx4_close_hca(dev);
  458. err_free_icm:
  459. mlx4_free_icms(dev);
  460. err_stop_fw:
  461. mlx4_UNMAP_FA(dev);
  462. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  463. return err;
  464. }
  465. static int mlx4_setup_hca(struct mlx4_dev *dev)
  466. {
  467. struct mlx4_priv *priv = mlx4_priv(dev);
  468. int err;
  469. err = mlx4_init_uar_table(dev);
  470. if (err) {
  471. mlx4_err(dev, "Failed to initialize "
  472. "user access region table, aborting.\n");
  473. return err;
  474. }
  475. err = mlx4_uar_alloc(dev, &priv->driver_uar);
  476. if (err) {
  477. mlx4_err(dev, "Failed to allocate driver access region, "
  478. "aborting.\n");
  479. goto err_uar_table_free;
  480. }
  481. priv->kar = ioremap(priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
  482. if (!priv->kar) {
  483. mlx4_err(dev, "Couldn't map kernel access region, "
  484. "aborting.\n");
  485. err = -ENOMEM;
  486. goto err_uar_free;
  487. }
  488. err = mlx4_init_pd_table(dev);
  489. if (err) {
  490. mlx4_err(dev, "Failed to initialize "
  491. "protection domain table, aborting.\n");
  492. goto err_kar_unmap;
  493. }
  494. err = mlx4_init_mr_table(dev);
  495. if (err) {
  496. mlx4_err(dev, "Failed to initialize "
  497. "memory region table, aborting.\n");
  498. goto err_pd_table_free;
  499. }
  500. err = mlx4_init_eq_table(dev);
  501. if (err) {
  502. mlx4_err(dev, "Failed to initialize "
  503. "event queue table, aborting.\n");
  504. goto err_mr_table_free;
  505. }
  506. err = mlx4_cmd_use_events(dev);
  507. if (err) {
  508. mlx4_err(dev, "Failed to switch to event-driven "
  509. "firmware commands, aborting.\n");
  510. goto err_eq_table_free;
  511. }
  512. err = mlx4_NOP(dev);
  513. if (err) {
  514. if (dev->flags & MLX4_FLAG_MSI_X) {
  515. mlx4_warn(dev, "NOP command failed to generate MSI-X "
  516. "interrupt IRQ %d).\n",
  517. priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
  518. mlx4_warn(dev, "Trying again without MSI-X.\n");
  519. } else {
  520. mlx4_err(dev, "NOP command failed to generate interrupt "
  521. "(IRQ %d), aborting.\n",
  522. priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
  523. mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
  524. }
  525. goto err_cmd_poll;
  526. }
  527. mlx4_dbg(dev, "NOP command IRQ test passed\n");
  528. err = mlx4_init_cq_table(dev);
  529. if (err) {
  530. mlx4_err(dev, "Failed to initialize "
  531. "completion queue table, aborting.\n");
  532. goto err_cmd_poll;
  533. }
  534. err = mlx4_init_srq_table(dev);
  535. if (err) {
  536. mlx4_err(dev, "Failed to initialize "
  537. "shared receive queue table, aborting.\n");
  538. goto err_cq_table_free;
  539. }
  540. err = mlx4_init_qp_table(dev);
  541. if (err) {
  542. mlx4_err(dev, "Failed to initialize "
  543. "queue pair table, aborting.\n");
  544. goto err_srq_table_free;
  545. }
  546. err = mlx4_init_mcg_table(dev);
  547. if (err) {
  548. mlx4_err(dev, "Failed to initialize "
  549. "multicast group table, aborting.\n");
  550. goto err_qp_table_free;
  551. }
  552. return 0;
  553. err_qp_table_free:
  554. mlx4_cleanup_qp_table(dev);
  555. err_srq_table_free:
  556. mlx4_cleanup_srq_table(dev);
  557. err_cq_table_free:
  558. mlx4_cleanup_cq_table(dev);
  559. err_cmd_poll:
  560. mlx4_cmd_use_polling(dev);
  561. err_eq_table_free:
  562. mlx4_cleanup_eq_table(dev);
  563. err_mr_table_free:
  564. mlx4_cleanup_mr_table(dev);
  565. err_pd_table_free:
  566. mlx4_cleanup_pd_table(dev);
  567. err_kar_unmap:
  568. iounmap(priv->kar);
  569. err_uar_free:
  570. mlx4_uar_free(dev, &priv->driver_uar);
  571. err_uar_table_free:
  572. mlx4_cleanup_uar_table(dev);
  573. return err;
  574. }
  575. static void mlx4_enable_msi_x(struct mlx4_dev *dev)
  576. {
  577. struct mlx4_priv *priv = mlx4_priv(dev);
  578. struct msix_entry entries[MLX4_NUM_EQ];
  579. int err;
  580. int i;
  581. if (msi_x) {
  582. for (i = 0; i < MLX4_NUM_EQ; ++i)
  583. entries[i].entry = i;
  584. err = pci_enable_msix(dev->pdev, entries, ARRAY_SIZE(entries));
  585. if (err) {
  586. if (err > 0)
  587. mlx4_info(dev, "Only %d MSI-X vectors available, "
  588. "not using MSI-X\n", err);
  589. goto no_msi;
  590. }
  591. for (i = 0; i < MLX4_NUM_EQ; ++i)
  592. priv->eq_table.eq[i].irq = entries[i].vector;
  593. dev->flags |= MLX4_FLAG_MSI_X;
  594. return;
  595. }
  596. no_msi:
  597. for (i = 0; i < MLX4_NUM_EQ; ++i)
  598. priv->eq_table.eq[i].irq = dev->pdev->irq;
  599. }
  600. static int __mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  601. {
  602. struct mlx4_priv *priv;
  603. struct mlx4_dev *dev;
  604. int err;
  605. printk(KERN_INFO PFX "Initializing %s\n",
  606. pci_name(pdev));
  607. err = pci_enable_device(pdev);
  608. if (err) {
  609. dev_err(&pdev->dev, "Cannot enable PCI device, "
  610. "aborting.\n");
  611. return err;
  612. }
  613. /*
  614. * Check for BARs. We expect 0: 1MB
  615. */
  616. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
  617. pci_resource_len(pdev, 0) != 1 << 20) {
  618. dev_err(&pdev->dev, "Missing DCS, aborting.\n");
  619. err = -ENODEV;
  620. goto err_disable_pdev;
  621. }
  622. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  623. dev_err(&pdev->dev, "Missing UAR, aborting.\n");
  624. err = -ENODEV;
  625. goto err_disable_pdev;
  626. }
  627. err = pci_request_region(pdev, 0, DRV_NAME);
  628. if (err) {
  629. dev_err(&pdev->dev, "Cannot request control region, aborting.\n");
  630. goto err_disable_pdev;
  631. }
  632. err = pci_request_region(pdev, 2, DRV_NAME);
  633. if (err) {
  634. dev_err(&pdev->dev, "Cannot request UAR region, aborting.\n");
  635. goto err_release_bar0;
  636. }
  637. pci_set_master(pdev);
  638. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  639. if (err) {
  640. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
  641. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  642. if (err) {
  643. dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
  644. goto err_release_bar2;
  645. }
  646. }
  647. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  648. if (err) {
  649. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
  650. "consistent PCI DMA mask.\n");
  651. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  652. if (err) {
  653. dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
  654. "aborting.\n");
  655. goto err_release_bar2;
  656. }
  657. }
  658. priv = kzalloc(sizeof *priv, GFP_KERNEL);
  659. if (!priv) {
  660. dev_err(&pdev->dev, "Device struct alloc failed, "
  661. "aborting.\n");
  662. err = -ENOMEM;
  663. goto err_release_bar2;
  664. }
  665. dev = &priv->dev;
  666. dev->pdev = pdev;
  667. INIT_LIST_HEAD(&priv->ctx_list);
  668. spin_lock_init(&priv->ctx_lock);
  669. INIT_LIST_HEAD(&priv->pgdir_list);
  670. mutex_init(&priv->pgdir_mutex);
  671. /*
  672. * Now reset the HCA before we touch the PCI capabilities or
  673. * attempt a firmware command, since a boot ROM may have left
  674. * the HCA in an undefined state.
  675. */
  676. err = mlx4_reset(dev);
  677. if (err) {
  678. mlx4_err(dev, "Failed to reset HCA, aborting.\n");
  679. goto err_free_dev;
  680. }
  681. if (mlx4_cmd_init(dev)) {
  682. mlx4_err(dev, "Failed to init command interface, aborting.\n");
  683. goto err_free_dev;
  684. }
  685. err = mlx4_init_hca(dev);
  686. if (err)
  687. goto err_cmd;
  688. mlx4_enable_msi_x(dev);
  689. err = mlx4_setup_hca(dev);
  690. if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X)) {
  691. dev->flags &= ~MLX4_FLAG_MSI_X;
  692. pci_disable_msix(pdev);
  693. err = mlx4_setup_hca(dev);
  694. }
  695. if (err)
  696. goto err_close;
  697. err = mlx4_register_device(dev);
  698. if (err)
  699. goto err_cleanup;
  700. pci_set_drvdata(pdev, dev);
  701. return 0;
  702. err_cleanup:
  703. mlx4_cleanup_mcg_table(dev);
  704. mlx4_cleanup_qp_table(dev);
  705. mlx4_cleanup_srq_table(dev);
  706. mlx4_cleanup_cq_table(dev);
  707. mlx4_cmd_use_polling(dev);
  708. mlx4_cleanup_eq_table(dev);
  709. mlx4_cleanup_mr_table(dev);
  710. mlx4_cleanup_pd_table(dev);
  711. mlx4_cleanup_uar_table(dev);
  712. err_close:
  713. if (dev->flags & MLX4_FLAG_MSI_X)
  714. pci_disable_msix(pdev);
  715. mlx4_close_hca(dev);
  716. err_cmd:
  717. mlx4_cmd_cleanup(dev);
  718. err_free_dev:
  719. kfree(priv);
  720. err_release_bar2:
  721. pci_release_region(pdev, 2);
  722. err_release_bar0:
  723. pci_release_region(pdev, 0);
  724. err_disable_pdev:
  725. pci_disable_device(pdev);
  726. pci_set_drvdata(pdev, NULL);
  727. return err;
  728. }
  729. static int __devinit mlx4_init_one(struct pci_dev *pdev,
  730. const struct pci_device_id *id)
  731. {
  732. static int mlx4_version_printed;
  733. if (!mlx4_version_printed) {
  734. printk(KERN_INFO "%s", mlx4_version);
  735. ++mlx4_version_printed;
  736. }
  737. return __mlx4_init_one(pdev, id);
  738. }
  739. static void mlx4_remove_one(struct pci_dev *pdev)
  740. {
  741. struct mlx4_dev *dev = pci_get_drvdata(pdev);
  742. struct mlx4_priv *priv = mlx4_priv(dev);
  743. int p;
  744. if (dev) {
  745. mlx4_unregister_device(dev);
  746. for (p = 1; p <= dev->caps.num_ports; ++p)
  747. mlx4_CLOSE_PORT(dev, p);
  748. mlx4_cleanup_mcg_table(dev);
  749. mlx4_cleanup_qp_table(dev);
  750. mlx4_cleanup_srq_table(dev);
  751. mlx4_cleanup_cq_table(dev);
  752. mlx4_cmd_use_polling(dev);
  753. mlx4_cleanup_eq_table(dev);
  754. mlx4_cleanup_mr_table(dev);
  755. mlx4_cleanup_pd_table(dev);
  756. iounmap(priv->kar);
  757. mlx4_uar_free(dev, &priv->driver_uar);
  758. mlx4_cleanup_uar_table(dev);
  759. mlx4_close_hca(dev);
  760. mlx4_cmd_cleanup(dev);
  761. if (dev->flags & MLX4_FLAG_MSI_X)
  762. pci_disable_msix(pdev);
  763. kfree(priv);
  764. pci_release_region(pdev, 2);
  765. pci_release_region(pdev, 0);
  766. pci_disable_device(pdev);
  767. pci_set_drvdata(pdev, NULL);
  768. }
  769. }
  770. int mlx4_restart_one(struct pci_dev *pdev)
  771. {
  772. mlx4_remove_one(pdev);
  773. return __mlx4_init_one(pdev, NULL);
  774. }
  775. static struct pci_device_id mlx4_pci_table[] = {
  776. { PCI_VDEVICE(MELLANOX, 0x6340) }, /* MT25408 "Hermon" SDR */
  777. { PCI_VDEVICE(MELLANOX, 0x634a) }, /* MT25408 "Hermon" DDR */
  778. { PCI_VDEVICE(MELLANOX, 0x6354) }, /* MT25408 "Hermon" QDR */
  779. { PCI_VDEVICE(MELLANOX, 0x6732) }, /* MT25408 "Hermon" DDR PCIe gen2 */
  780. { PCI_VDEVICE(MELLANOX, 0x673c) }, /* MT25408 "Hermon" QDR PCIe gen2 */
  781. { 0, }
  782. };
  783. MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
  784. static struct pci_driver mlx4_driver = {
  785. .name = DRV_NAME,
  786. .id_table = mlx4_pci_table,
  787. .probe = mlx4_init_one,
  788. .remove = __devexit_p(mlx4_remove_one)
  789. };
  790. static int __init mlx4_init(void)
  791. {
  792. int ret;
  793. ret = mlx4_catas_init();
  794. if (ret)
  795. return ret;
  796. ret = pci_register_driver(&mlx4_driver);
  797. return ret < 0 ? ret : 0;
  798. }
  799. static void __exit mlx4_cleanup(void)
  800. {
  801. pci_unregister_driver(&mlx4_driver);
  802. mlx4_catas_cleanup();
  803. }
  804. module_init(mlx4_init);
  805. module_exit(mlx4_cleanup);