fw.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/mlx4/cmd.h>
  35. #include "fw.h"
  36. #include "icm.h"
  37. enum {
  38. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  39. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  40. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  41. };
  42. extern void __buggy_use_of_MLX4_GET(void);
  43. extern void __buggy_use_of_MLX4_PUT(void);
  44. #define MLX4_GET(dest, source, offset) \
  45. do { \
  46. void *__p = (char *) (source) + (offset); \
  47. switch (sizeof (dest)) { \
  48. case 1: (dest) = *(u8 *) __p; break; \
  49. case 2: (dest) = be16_to_cpup(__p); break; \
  50. case 4: (dest) = be32_to_cpup(__p); break; \
  51. case 8: (dest) = be64_to_cpup(__p); break; \
  52. default: __buggy_use_of_MLX4_GET(); \
  53. } \
  54. } while (0)
  55. #define MLX4_PUT(dest, source, offset) \
  56. do { \
  57. void *__d = ((char *) (dest) + (offset)); \
  58. switch (sizeof(source)) { \
  59. case 1: *(u8 *) __d = (source); break; \
  60. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  61. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  62. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  63. default: __buggy_use_of_MLX4_PUT(); \
  64. } \
  65. } while (0)
  66. static void dump_dev_cap_flags(struct mlx4_dev *dev, u32 flags)
  67. {
  68. static const char *fname[] = {
  69. [ 0] = "RC transport",
  70. [ 1] = "UC transport",
  71. [ 2] = "UD transport",
  72. [ 3] = "XRC transport",
  73. [ 4] = "reliable multicast",
  74. [ 5] = "FCoIB support",
  75. [ 6] = "SRQ support",
  76. [ 7] = "IPoIB checksum offload",
  77. [ 8] = "P_Key violation counter",
  78. [ 9] = "Q_Key violation counter",
  79. [10] = "VMM",
  80. [16] = "MW support",
  81. [17] = "APM support",
  82. [18] = "Atomic ops support",
  83. [19] = "Raw multicast support",
  84. [20] = "Address vector port checking support",
  85. [21] = "UD multicast support",
  86. [24] = "Demand paging support",
  87. [25] = "Router support"
  88. };
  89. int i;
  90. mlx4_dbg(dev, "DEV_CAP flags:\n");
  91. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  92. if (fname[i] && (flags & (1 << i)))
  93. mlx4_dbg(dev, " %s\n", fname[i]);
  94. }
  95. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  96. {
  97. struct mlx4_cmd_mailbox *mailbox;
  98. u32 *outbox;
  99. u8 field;
  100. u16 size;
  101. u16 stat_rate;
  102. int err;
  103. int i;
  104. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  105. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  106. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  107. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  108. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  109. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  110. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  111. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  112. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  113. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  114. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  115. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  116. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  117. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  118. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  119. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  120. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  121. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  122. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  123. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  124. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  125. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  126. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  127. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  128. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  129. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  130. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  131. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  132. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  133. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  134. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  135. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  136. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  137. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  138. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  139. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  140. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  141. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  142. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  143. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  144. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  145. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  146. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  147. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  148. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  149. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  150. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  151. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  152. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  153. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  154. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  155. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  156. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  157. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  158. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  159. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  160. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  161. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  162. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  163. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x97
  164. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  165. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  166. mailbox = mlx4_alloc_cmd_mailbox(dev);
  167. if (IS_ERR(mailbox))
  168. return PTR_ERR(mailbox);
  169. outbox = mailbox->buf;
  170. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  171. MLX4_CMD_TIME_CLASS_A);
  172. if (err)
  173. goto out;
  174. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  175. dev_cap->reserved_qps = 1 << (field & 0xf);
  176. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  177. dev_cap->max_qps = 1 << (field & 0x1f);
  178. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  179. dev_cap->reserved_srqs = 1 << (field >> 4);
  180. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  181. dev_cap->max_srqs = 1 << (field & 0x1f);
  182. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  183. dev_cap->max_cq_sz = 1 << field;
  184. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  185. dev_cap->reserved_cqs = 1 << (field & 0xf);
  186. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  187. dev_cap->max_cqs = 1 << (field & 0x1f);
  188. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  189. dev_cap->max_mpts = 1 << (field & 0x3f);
  190. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  191. dev_cap->reserved_eqs = 1 << (field & 0xf);
  192. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  193. dev_cap->max_eqs = 1 << (field & 0xf);
  194. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  195. dev_cap->reserved_mtts = 1 << (field >> 4);
  196. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  197. dev_cap->max_mrw_sz = 1 << field;
  198. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  199. dev_cap->reserved_mrws = 1 << (field & 0xf);
  200. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  201. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  202. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  203. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  204. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  205. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  206. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  207. field &= 0x1f;
  208. if (!field)
  209. dev_cap->max_gso_sz = 0;
  210. else
  211. dev_cap->max_gso_sz = 1 << field;
  212. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  213. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  214. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  215. dev_cap->local_ca_ack_delay = field & 0x1f;
  216. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  217. dev_cap->num_ports = field & 0xf;
  218. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  219. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  220. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  221. dev_cap->stat_rate_support = stat_rate;
  222. MLX4_GET(dev_cap->flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  223. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  224. dev_cap->reserved_uars = field >> 4;
  225. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  226. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  227. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  228. dev_cap->min_page_sz = 1 << field;
  229. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  230. if (field & 0x80) {
  231. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  232. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  233. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  234. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  235. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  236. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  237. } else {
  238. dev_cap->bf_reg_size = 0;
  239. mlx4_dbg(dev, "BlueFlame not available\n");
  240. }
  241. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  242. dev_cap->max_sq_sg = field;
  243. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  244. dev_cap->max_sq_desc_sz = size;
  245. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  246. dev_cap->max_qp_per_mcg = 1 << field;
  247. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  248. dev_cap->reserved_mgms = field & 0xf;
  249. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  250. dev_cap->max_mcgs = 1 << field;
  251. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  252. dev_cap->reserved_pds = field >> 4;
  253. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  254. dev_cap->max_pds = 1 << (field & 0x3f);
  255. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  256. dev_cap->rdmarc_entry_sz = size;
  257. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  258. dev_cap->qpc_entry_sz = size;
  259. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  260. dev_cap->aux_entry_sz = size;
  261. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  262. dev_cap->altc_entry_sz = size;
  263. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  264. dev_cap->eqc_entry_sz = size;
  265. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  266. dev_cap->cqc_entry_sz = size;
  267. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  268. dev_cap->srq_entry_sz = size;
  269. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  270. dev_cap->cmpt_entry_sz = size;
  271. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  272. dev_cap->mtt_entry_sz = size;
  273. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  274. dev_cap->dmpt_entry_sz = size;
  275. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  276. dev_cap->max_srq_sz = 1 << field;
  277. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  278. dev_cap->max_qp_sz = 1 << field;
  279. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  280. dev_cap->resize_srq = field & 1;
  281. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  282. dev_cap->max_rq_sg = field;
  283. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  284. dev_cap->max_rq_desc_sz = size;
  285. MLX4_GET(dev_cap->bmme_flags, outbox,
  286. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  287. MLX4_GET(dev_cap->reserved_lkey, outbox,
  288. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  289. MLX4_GET(dev_cap->max_icm_sz, outbox,
  290. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  291. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  292. for (i = 1; i <= dev_cap->num_ports; ++i) {
  293. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  294. dev_cap->max_vl[i] = field >> 4;
  295. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  296. dev_cap->max_mtu[i] = field >> 4;
  297. dev_cap->max_port_width[i] = field & 0xf;
  298. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  299. dev_cap->max_gids[i] = 1 << (field & 0xf);
  300. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  301. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  302. }
  303. } else {
  304. #define QUERY_PORT_MTU_OFFSET 0x01
  305. #define QUERY_PORT_WIDTH_OFFSET 0x06
  306. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  307. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  308. for (i = 1; i <= dev_cap->num_ports; ++i) {
  309. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  310. MLX4_CMD_TIME_CLASS_B);
  311. if (err)
  312. goto out;
  313. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  314. dev_cap->max_mtu[i] = field & 0xf;
  315. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  316. dev_cap->max_port_width[i] = field & 0xf;
  317. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  318. dev_cap->max_gids[i] = 1 << (field >> 4);
  319. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  320. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  321. dev_cap->max_vl[i] = field & 0xf;
  322. }
  323. }
  324. if (dev_cap->bmme_flags & 1)
  325. mlx4_dbg(dev, "Base MM extensions: yes "
  326. "(flags %d, rsvd L_Key %08x)\n",
  327. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  328. else
  329. mlx4_dbg(dev, "Base MM extensions: no\n");
  330. /*
  331. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  332. * we can't use any EQs whose doorbell falls on that page,
  333. * even if the EQ itself isn't reserved.
  334. */
  335. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  336. dev_cap->reserved_eqs);
  337. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  338. (unsigned long long) dev_cap->max_icm_sz >> 20);
  339. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  340. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  341. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  342. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  343. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  344. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  345. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  346. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  347. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  348. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  349. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  350. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  351. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  352. dev_cap->max_pds, dev_cap->reserved_mgms);
  353. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  354. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  355. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  356. dev_cap->local_ca_ack_delay, 128 << dev_cap->max_mtu[1],
  357. dev_cap->max_port_width[1]);
  358. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  359. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  360. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  361. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  362. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  363. dump_dev_cap_flags(dev, dev_cap->flags);
  364. out:
  365. mlx4_free_cmd_mailbox(dev, mailbox);
  366. return err;
  367. }
  368. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  369. {
  370. struct mlx4_cmd_mailbox *mailbox;
  371. struct mlx4_icm_iter iter;
  372. __be64 *pages;
  373. int lg;
  374. int nent = 0;
  375. int i;
  376. int err = 0;
  377. int ts = 0, tc = 0;
  378. mailbox = mlx4_alloc_cmd_mailbox(dev);
  379. if (IS_ERR(mailbox))
  380. return PTR_ERR(mailbox);
  381. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  382. pages = mailbox->buf;
  383. for (mlx4_icm_first(icm, &iter);
  384. !mlx4_icm_last(&iter);
  385. mlx4_icm_next(&iter)) {
  386. /*
  387. * We have to pass pages that are aligned to their
  388. * size, so find the least significant 1 in the
  389. * address or size and use that as our log2 size.
  390. */
  391. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  392. if (lg < MLX4_ICM_PAGE_SHIFT) {
  393. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  394. MLX4_ICM_PAGE_SIZE,
  395. (unsigned long long) mlx4_icm_addr(&iter),
  396. mlx4_icm_size(&iter));
  397. err = -EINVAL;
  398. goto out;
  399. }
  400. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  401. if (virt != -1) {
  402. pages[nent * 2] = cpu_to_be64(virt);
  403. virt += 1 << lg;
  404. }
  405. pages[nent * 2 + 1] =
  406. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  407. (lg - MLX4_ICM_PAGE_SHIFT));
  408. ts += 1 << (lg - 10);
  409. ++tc;
  410. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  411. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  412. MLX4_CMD_TIME_CLASS_B);
  413. if (err)
  414. goto out;
  415. nent = 0;
  416. }
  417. }
  418. }
  419. if (nent)
  420. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op, MLX4_CMD_TIME_CLASS_B);
  421. if (err)
  422. goto out;
  423. switch (op) {
  424. case MLX4_CMD_MAP_FA:
  425. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  426. break;
  427. case MLX4_CMD_MAP_ICM_AUX:
  428. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  429. break;
  430. case MLX4_CMD_MAP_ICM:
  431. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  432. tc, ts, (unsigned long long) virt - (ts << 10));
  433. break;
  434. }
  435. out:
  436. mlx4_free_cmd_mailbox(dev, mailbox);
  437. return err;
  438. }
  439. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  440. {
  441. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  442. }
  443. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  444. {
  445. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA, MLX4_CMD_TIME_CLASS_B);
  446. }
  447. int mlx4_RUN_FW(struct mlx4_dev *dev)
  448. {
  449. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW, MLX4_CMD_TIME_CLASS_A);
  450. }
  451. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  452. {
  453. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  454. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  455. struct mlx4_cmd_mailbox *mailbox;
  456. u32 *outbox;
  457. int err = 0;
  458. u64 fw_ver;
  459. u16 cmd_if_rev;
  460. u8 lg;
  461. #define QUERY_FW_OUT_SIZE 0x100
  462. #define QUERY_FW_VER_OFFSET 0x00
  463. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  464. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  465. #define QUERY_FW_ERR_START_OFFSET 0x30
  466. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  467. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  468. #define QUERY_FW_SIZE_OFFSET 0x00
  469. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  470. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  471. mailbox = mlx4_alloc_cmd_mailbox(dev);
  472. if (IS_ERR(mailbox))
  473. return PTR_ERR(mailbox);
  474. outbox = mailbox->buf;
  475. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  476. MLX4_CMD_TIME_CLASS_A);
  477. if (err)
  478. goto out;
  479. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  480. /*
  481. * FW subminor version is at more significant bits than minor
  482. * version, so swap here.
  483. */
  484. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  485. ((fw_ver & 0xffff0000ull) >> 16) |
  486. ((fw_ver & 0x0000ffffull) << 16);
  487. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  488. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  489. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  490. mlx4_err(dev, "Installed FW has unsupported "
  491. "command interface revision %d.\n",
  492. cmd_if_rev);
  493. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  494. (int) (dev->caps.fw_ver >> 32),
  495. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  496. (int) dev->caps.fw_ver & 0xffff);
  497. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  498. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  499. err = -ENODEV;
  500. goto out;
  501. }
  502. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  503. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  504. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  505. cmd->max_cmds = 1 << lg;
  506. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  507. (int) (dev->caps.fw_ver >> 32),
  508. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  509. (int) dev->caps.fw_ver & 0xffff,
  510. cmd_if_rev, cmd->max_cmds);
  511. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  512. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  513. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  514. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  515. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  516. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  517. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  518. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  519. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  520. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  521. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  522. /*
  523. * Round up number of system pages needed in case
  524. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  525. */
  526. fw->fw_pages =
  527. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  528. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  529. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  530. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  531. out:
  532. mlx4_free_cmd_mailbox(dev, mailbox);
  533. return err;
  534. }
  535. static void get_board_id(void *vsd, char *board_id)
  536. {
  537. int i;
  538. #define VSD_OFFSET_SIG1 0x00
  539. #define VSD_OFFSET_SIG2 0xde
  540. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  541. #define VSD_OFFSET_TS_BOARD_ID 0x20
  542. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  543. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  544. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  545. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  546. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  547. } else {
  548. /*
  549. * The board ID is a string but the firmware byte
  550. * swaps each 4-byte word before passing it back to
  551. * us. Therefore we need to swab it before printing.
  552. */
  553. for (i = 0; i < 4; ++i)
  554. ((u32 *) board_id)[i] =
  555. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  556. }
  557. }
  558. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  559. {
  560. struct mlx4_cmd_mailbox *mailbox;
  561. u32 *outbox;
  562. int err;
  563. #define QUERY_ADAPTER_OUT_SIZE 0x100
  564. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  565. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  566. mailbox = mlx4_alloc_cmd_mailbox(dev);
  567. if (IS_ERR(mailbox))
  568. return PTR_ERR(mailbox);
  569. outbox = mailbox->buf;
  570. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  571. MLX4_CMD_TIME_CLASS_A);
  572. if (err)
  573. goto out;
  574. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  575. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  576. adapter->board_id);
  577. out:
  578. mlx4_free_cmd_mailbox(dev, mailbox);
  579. return err;
  580. }
  581. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  582. {
  583. struct mlx4_cmd_mailbox *mailbox;
  584. __be32 *inbox;
  585. int err;
  586. #define INIT_HCA_IN_SIZE 0x200
  587. #define INIT_HCA_VERSION_OFFSET 0x000
  588. #define INIT_HCA_VERSION 2
  589. #define INIT_HCA_FLAGS_OFFSET 0x014
  590. #define INIT_HCA_QPC_OFFSET 0x020
  591. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  592. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  593. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  594. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  595. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  596. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  597. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  598. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  599. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  600. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  601. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  602. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  603. #define INIT_HCA_MCAST_OFFSET 0x0c0
  604. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  605. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  606. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  607. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  608. #define INIT_HCA_TPT_OFFSET 0x0f0
  609. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  610. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  611. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  612. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  613. #define INIT_HCA_UAR_OFFSET 0x120
  614. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  615. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  616. mailbox = mlx4_alloc_cmd_mailbox(dev);
  617. if (IS_ERR(mailbox))
  618. return PTR_ERR(mailbox);
  619. inbox = mailbox->buf;
  620. memset(inbox, 0, INIT_HCA_IN_SIZE);
  621. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  622. #if defined(__LITTLE_ENDIAN)
  623. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  624. #elif defined(__BIG_ENDIAN)
  625. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  626. #else
  627. #error Host endianness not defined
  628. #endif
  629. /* Check port for UD address vector: */
  630. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  631. /* Enable IPoIB checksumming if we can: */
  632. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  633. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  634. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  635. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  636. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  637. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  638. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  639. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  640. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  641. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  642. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  643. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  644. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  645. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  646. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  647. /* multicast attributes */
  648. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  649. MLX4_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  650. MLX4_PUT(inbox, param->log_mc_hash_sz, INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  651. MLX4_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  652. /* TPT attributes */
  653. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  654. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  655. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  656. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  657. /* UAR attributes */
  658. MLX4_PUT(inbox, (u8) (PAGE_SHIFT - 12), INIT_HCA_UAR_PAGE_SZ_OFFSET);
  659. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  660. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000);
  661. if (err)
  662. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  663. mlx4_free_cmd_mailbox(dev, mailbox);
  664. return err;
  665. }
  666. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  667. {
  668. struct mlx4_cmd_mailbox *mailbox;
  669. u32 *inbox;
  670. int err;
  671. u32 flags;
  672. u16 field;
  673. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  674. #define INIT_PORT_IN_SIZE 256
  675. #define INIT_PORT_FLAGS_OFFSET 0x00
  676. #define INIT_PORT_FLAG_SIG (1 << 18)
  677. #define INIT_PORT_FLAG_NG (1 << 17)
  678. #define INIT_PORT_FLAG_G0 (1 << 16)
  679. #define INIT_PORT_VL_SHIFT 4
  680. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  681. #define INIT_PORT_MTU_OFFSET 0x04
  682. #define INIT_PORT_MAX_GID_OFFSET 0x06
  683. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  684. #define INIT_PORT_GUID0_OFFSET 0x10
  685. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  686. #define INIT_PORT_SI_GUID_OFFSET 0x20
  687. mailbox = mlx4_alloc_cmd_mailbox(dev);
  688. if (IS_ERR(mailbox))
  689. return PTR_ERR(mailbox);
  690. inbox = mailbox->buf;
  691. memset(inbox, 0, INIT_PORT_IN_SIZE);
  692. flags = 0;
  693. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  694. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  695. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  696. field = 128 << dev->caps.mtu_cap[port];
  697. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  698. field = dev->caps.gid_table_len[port];
  699. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  700. field = dev->caps.pkey_table_len[port];
  701. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  702. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  703. MLX4_CMD_TIME_CLASS_A);
  704. mlx4_free_cmd_mailbox(dev, mailbox);
  705. } else
  706. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  707. MLX4_CMD_TIME_CLASS_A);
  708. return err;
  709. }
  710. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  711. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  712. {
  713. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000);
  714. }
  715. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  716. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  717. {
  718. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000);
  719. }
  720. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  721. {
  722. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  723. MLX4_CMD_SET_ICM_SIZE,
  724. MLX4_CMD_TIME_CLASS_A);
  725. if (ret)
  726. return ret;
  727. /*
  728. * Round up number of system pages needed in case
  729. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  730. */
  731. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  732. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  733. return 0;
  734. }
  735. int mlx4_NOP(struct mlx4_dev *dev)
  736. {
  737. /* Input modifier of 0x1f means "finish as soon as possible." */
  738. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100);
  739. }