bnx2x_hsi.h 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210
  1. /* bnx2x_hsi.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2008 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. */
  9. #define PORT_0 0
  10. #define PORT_1 1
  11. #define PORT_MAX 2
  12. /****************************************************************************
  13. * Shared HW configuration *
  14. ****************************************************************************/
  15. struct shared_hw_cfg { /* NVRAM Offset */
  16. /* Up to 16 bytes of NULL-terminated string */
  17. u8 part_num[16]; /* 0x104 */
  18. u32 config; /* 0x114 */
  19. #define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
  20. #define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
  21. #define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
  22. #define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
  23. #define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
  24. #define SHARED_HW_CFG_PORT_SWAP 0x00000004
  25. #define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
  26. #define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
  27. #define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
  28. /* Whatever MFW found in NVM
  29. (if multiple found, priority order is: NC-SI, UMP, IPMI) */
  30. #define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
  31. #define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
  32. #define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
  33. #define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
  34. /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
  35. (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
  36. #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
  37. /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
  38. (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
  39. #define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
  40. /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
  41. (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
  42. #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
  43. #define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
  44. #define SHARED_HW_CFG_LED_MODE_SHIFT 16
  45. #define SHARED_HW_CFG_LED_MAC1 0x00000000
  46. #define SHARED_HW_CFG_LED_PHY1 0x00010000
  47. #define SHARED_HW_CFG_LED_PHY2 0x00020000
  48. #define SHARED_HW_CFG_LED_PHY3 0x00030000
  49. #define SHARED_HW_CFG_LED_MAC2 0x00040000
  50. #define SHARED_HW_CFG_LED_PHY4 0x00050000
  51. #define SHARED_HW_CFG_LED_PHY5 0x00060000
  52. #define SHARED_HW_CFG_LED_PHY6 0x00070000
  53. #define SHARED_HW_CFG_LED_MAC3 0x00080000
  54. #define SHARED_HW_CFG_LED_PHY7 0x00090000
  55. #define SHARED_HW_CFG_LED_PHY9 0x000a0000
  56. #define SHARED_HW_CFG_LED_PHY11 0x000b0000
  57. #define SHARED_HW_CFG_LED_MAC4 0x000c0000
  58. #define SHARED_HW_CFG_LED_PHY8 0x000d0000
  59. #define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
  60. #define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
  61. #define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
  62. #define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
  63. #define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
  64. #define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
  65. #define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
  66. #define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
  67. u32 config2; /* 0x118 */
  68. /* one time auto detect grace period (in sec) */
  69. #define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
  70. #define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
  71. #define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
  72. /* The default value for the core clock is 250MHz and it is
  73. achieved by setting the clock change to 4 */
  74. #define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
  75. #define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
  76. #define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
  77. #define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
  78. #define SHARED_HW_CFG_HIDE_PORT1 0x00002000
  79. u32 power_dissipated; /* 0x11c */
  80. #define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
  81. #define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
  82. #define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
  83. #define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
  84. #define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
  85. #define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
  86. #define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
  87. #define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
  88. u32 ump_nc_si_config; /* 0x120 */
  89. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
  90. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
  91. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
  92. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
  93. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
  94. #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
  95. #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
  96. #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
  97. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
  98. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
  99. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
  100. #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
  101. u32 board; /* 0x124 */
  102. #define SHARED_HW_CFG_BOARD_TYPE_MASK 0x0000ffff
  103. #define SHARED_HW_CFG_BOARD_TYPE_SHIFT 0
  104. #define SHARED_HW_CFG_BOARD_TYPE_NONE 0x00000000
  105. #define SHARED_HW_CFG_BOARD_TYPE_BCM957710T1000 0x00000001
  106. #define SHARED_HW_CFG_BOARD_TYPE_BCM957710T1001 0x00000002
  107. #define SHARED_HW_CFG_BOARD_TYPE_BCM957710T1002G 0x00000003
  108. #define SHARED_HW_CFG_BOARD_TYPE_BCM957710T1004G 0x00000004
  109. #define SHARED_HW_CFG_BOARD_TYPE_BCM957710T1007G 0x00000005
  110. #define SHARED_HW_CFG_BOARD_TYPE_BCM957710T1015G 0x00000006
  111. #define SHARED_HW_CFG_BOARD_TYPE_BCM957710A1020G 0x00000007
  112. #define SHARED_HW_CFG_BOARD_TYPE_BCM957710T1003G 0x00000008
  113. #define SHARED_HW_CFG_BOARD_TYPE_BCM957710A1022G 0x00000009
  114. #define SHARED_HW_CFG_BOARD_TYPE_BCM957710A1021G 0x0000000a
  115. #define SHARED_HW_CFG_BOARD_VER_MASK 0xffff0000
  116. #define SHARED_HW_CFG_BOARD_VER_SHIFT 16
  117. #define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0xf0000000
  118. #define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 28
  119. #define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0x0f000000
  120. #define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 24
  121. #define SHARED_HW_CFG_BOARD_REV_MASK 0x00ff0000
  122. #define SHARED_HW_CFG_BOARD_REV_SHIFT 16
  123. u32 reserved; /* 0x128 */
  124. };
  125. /****************************************************************************
  126. * Port HW configuration *
  127. ****************************************************************************/
  128. struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
  129. u32 pci_id;
  130. #define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
  131. #define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
  132. u32 pci_sub_id;
  133. #define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
  134. #define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
  135. u32 power_dissipated;
  136. #define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
  137. #define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
  138. #define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
  139. #define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
  140. #define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
  141. #define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
  142. #define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
  143. #define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
  144. u32 power_consumed;
  145. #define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
  146. #define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
  147. #define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
  148. #define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
  149. #define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
  150. #define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
  151. #define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
  152. #define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
  153. u32 mac_upper;
  154. #define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
  155. #define PORT_HW_CFG_UPPERMAC_SHIFT 0
  156. u32 mac_lower;
  157. u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
  158. u32 iscsi_mac_lower;
  159. u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
  160. u32 rdma_mac_lower;
  161. u32 serdes_config;
  162. /* for external PHY, or forced mode or during AN */
  163. #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0xffff0000
  164. #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 16
  165. #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0x0000ffff
  166. #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 0
  167. u16 serdes_tx_driver_pre_emphasis[16];
  168. u16 serdes_rx_driver_equalizer[16];
  169. u32 xgxs_config_lane0;
  170. u32 xgxs_config_lane1;
  171. u32 xgxs_config_lane2;
  172. u32 xgxs_config_lane3;
  173. /* for external PHY, or forced mode or during AN */
  174. #define PORT_HW_CFG_XGXS_TX_DRV_PRE_EMPHASIS_MASK 0xffff0000
  175. #define PORT_HW_CFG_XGXS_TX_DRV_PRE_EMPHASIS_SHIFT 16
  176. #define PORT_HW_CFG_XGXS_RX_DRV_EQUALIZER_MASK 0x0000ffff
  177. #define PORT_HW_CFG_XGXS_RX_DRV_EQUALIZER_SHIFT 0
  178. u16 xgxs_tx_driver_pre_emphasis_lane0[16];
  179. u16 xgxs_tx_driver_pre_emphasis_lane1[16];
  180. u16 xgxs_tx_driver_pre_emphasis_lane2[16];
  181. u16 xgxs_tx_driver_pre_emphasis_lane3[16];
  182. u16 xgxs_rx_driver_equalizer_lane0[16];
  183. u16 xgxs_rx_driver_equalizer_lane1[16];
  184. u16 xgxs_rx_driver_equalizer_lane2[16];
  185. u16 xgxs_rx_driver_equalizer_lane3[16];
  186. u32 lane_config;
  187. #define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
  188. #define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
  189. #define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
  190. #define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
  191. #define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
  192. #define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
  193. #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
  194. #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
  195. /* AN and forced */
  196. #define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
  197. /* forced only */
  198. #define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
  199. /* forced only */
  200. #define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
  201. /* forced only */
  202. #define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
  203. u32 external_phy_config;
  204. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
  205. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
  206. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
  207. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
  208. #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
  209. #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
  210. #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
  211. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
  212. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
  213. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
  214. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
  215. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
  216. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
  217. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
  218. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
  219. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8276 0x00000600
  220. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
  221. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
  222. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
  223. #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
  224. #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
  225. #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
  226. u32 speed_capability_mask;
  227. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
  228. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
  229. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
  230. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
  231. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
  232. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
  233. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
  234. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
  235. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
  236. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_12G 0x00800000
  237. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_12_5G 0x01000000
  238. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_13G 0x02000000
  239. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_15G 0x04000000
  240. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_16G 0x08000000
  241. #define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
  242. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
  243. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
  244. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
  245. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
  246. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
  247. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
  248. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
  249. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
  250. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
  251. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_12G 0x00000080
  252. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_12_5G 0x00000100
  253. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_13G 0x00000200
  254. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_15G 0x00000400
  255. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_16G 0x00000800
  256. #define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
  257. u32 reserved[2];
  258. };
  259. /****************************************************************************
  260. * Shared Feature configuration *
  261. ****************************************************************************/
  262. struct shared_feat_cfg { /* NVRAM Offset */
  263. u32 config; /* 0x450 */
  264. #define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
  265. };
  266. /****************************************************************************
  267. * Port Feature configuration *
  268. ****************************************************************************/
  269. struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
  270. u32 config;
  271. #define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
  272. #define PORT_FEATURE_BAR1_SIZE_SHIFT 0
  273. #define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
  274. #define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
  275. #define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
  276. #define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
  277. #define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
  278. #define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
  279. #define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
  280. #define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
  281. #define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
  282. #define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
  283. #define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
  284. #define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
  285. #define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
  286. #define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
  287. #define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
  288. #define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
  289. #define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
  290. #define PORT_FEATURE_BAR2_SIZE_SHIFT 4
  291. #define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
  292. #define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
  293. #define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
  294. #define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
  295. #define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
  296. #define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
  297. #define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
  298. #define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
  299. #define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
  300. #define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
  301. #define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
  302. #define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
  303. #define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
  304. #define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
  305. #define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
  306. #define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
  307. #define PORT_FEATURE_EN_SIZE_MASK 0x07000000
  308. #define PORT_FEATURE_EN_SIZE_SHIFT 24
  309. #define PORT_FEATURE_WOL_ENABLED 0x01000000
  310. #define PORT_FEATURE_MBA_ENABLED 0x02000000
  311. #define PORT_FEATURE_MFW_ENABLED 0x04000000
  312. u32 wol_config;
  313. /* Default is used when driver sets to "auto" mode */
  314. #define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
  315. #define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
  316. #define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
  317. #define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
  318. #define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
  319. #define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
  320. #define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
  321. #define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
  322. #define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
  323. u32 mba_config;
  324. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000003
  325. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
  326. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
  327. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
  328. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
  329. #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
  330. #define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
  331. #define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
  332. #define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
  333. #define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
  334. #define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
  335. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
  336. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
  337. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
  338. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
  339. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
  340. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
  341. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
  342. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
  343. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
  344. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
  345. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
  346. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
  347. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
  348. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
  349. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
  350. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
  351. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
  352. #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
  353. #define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
  354. #define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
  355. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
  356. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
  357. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
  358. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
  359. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
  360. #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
  361. #define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
  362. #define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
  363. #define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
  364. #define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
  365. #define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
  366. #define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
  367. #define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
  368. #define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
  369. #define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
  370. #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
  371. #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KX4 0x20000000
  372. #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KR 0x24000000
  373. #define PORT_FEATURE_MBA_LINK_SPEED_12GBPS 0x28000000
  374. #define PORT_FEATURE_MBA_LINK_SPEED_12_5GBPS 0x2c000000
  375. #define PORT_FEATURE_MBA_LINK_SPEED_13GBPS 0x30000000
  376. #define PORT_FEATURE_MBA_LINK_SPEED_15GBPS 0x34000000
  377. #define PORT_FEATURE_MBA_LINK_SPEED_16GBPS 0x38000000
  378. u32 bmc_config;
  379. #define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
  380. #define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
  381. u32 mba_vlan_cfg;
  382. #define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
  383. #define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
  384. #define PORT_FEATURE_MBA_VLAN_EN 0x00010000
  385. u32 resource_cfg;
  386. #define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
  387. #define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
  388. #define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
  389. #define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
  390. #define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
  391. u32 smbus_config;
  392. /* Obsolete */
  393. #define PORT_FEATURE_SMBUS_EN 0x00000001
  394. #define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
  395. #define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
  396. u32 reserved1;
  397. u32 link_config; /* Used as HW defaults for the driver */
  398. #define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
  399. #define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
  400. /* (forced) low speed switch (< 10G) */
  401. #define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
  402. /* (forced) high speed switch (>= 10G) */
  403. #define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
  404. #define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
  405. #define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
  406. #define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
  407. #define PORT_FEATURE_LINK_SPEED_SHIFT 16
  408. #define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
  409. #define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
  410. #define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
  411. #define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
  412. #define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
  413. #define PORT_FEATURE_LINK_SPEED_1G 0x00050000
  414. #define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
  415. #define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
  416. #define PORT_FEATURE_LINK_SPEED_10G_KX4 0x00080000
  417. #define PORT_FEATURE_LINK_SPEED_10G_KR 0x00090000
  418. #define PORT_FEATURE_LINK_SPEED_12G 0x000a0000
  419. #define PORT_FEATURE_LINK_SPEED_12_5G 0x000b0000
  420. #define PORT_FEATURE_LINK_SPEED_13G 0x000c0000
  421. #define PORT_FEATURE_LINK_SPEED_15G 0x000d0000
  422. #define PORT_FEATURE_LINK_SPEED_16G 0x000e0000
  423. #define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
  424. #define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
  425. #define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
  426. #define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
  427. #define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
  428. #define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
  429. #define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
  430. /* The default for MCP link configuration,
  431. uses the same defines as link_config */
  432. u32 mfw_wol_link_cfg;
  433. u32 reserved[19];
  434. };
  435. /*****************************************************************************
  436. * Device Information *
  437. *****************************************************************************/
  438. struct dev_info { /* size */
  439. u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
  440. struct shared_hw_cfg shared_hw_config; /* 40 */
  441. struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
  442. struct shared_feat_cfg shared_feature_config; /* 4 */
  443. struct port_feat_cfg port_feature_config[PORT_MAX]; /* 116*2=232 */
  444. };
  445. #define FUNC_0 0
  446. #define FUNC_1 1
  447. #define E1_FUNC_MAX 2
  448. #define FUNC_MAX E1_FUNC_MAX
  449. /* This value (in milliseconds) determines the frequency of the driver
  450. * issuing the PULSE message code. The firmware monitors this periodic
  451. * pulse to determine when to switch to an OS-absent mode. */
  452. #define DRV_PULSE_PERIOD_MS 250
  453. /* This value (in milliseconds) determines how long the driver should
  454. * wait for an acknowledgement from the firmware before timing out. Once
  455. * the firmware has timed out, the driver will assume there is no firmware
  456. * running and there won't be any firmware-driver synchronization during a
  457. * driver reset. */
  458. #define FW_ACK_TIME_OUT_MS 5000
  459. #define FW_ACK_POLL_TIME_MS 1
  460. #define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
  461. /* LED Blink rate that will achieve ~15.9Hz */
  462. #define LED_BLINK_RATE_VAL 480
  463. /****************************************************************************
  464. * Driver <-> FW Mailbox *
  465. ****************************************************************************/
  466. struct drv_port_mb {
  467. u32 link_status;
  468. /* Driver should update this field on any link change event */
  469. #define LINK_STATUS_LINK_FLAG_MASK 0x00000001
  470. #define LINK_STATUS_LINK_UP 0x00000001
  471. #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
  472. #define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
  473. #define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
  474. #define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
  475. #define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
  476. #define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
  477. #define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
  478. #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
  479. #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
  480. #define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
  481. #define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
  482. #define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
  483. #define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
  484. #define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
  485. #define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
  486. #define LINK_STATUS_SPEED_AND_DUPLEX_12GTFD (11<<1)
  487. #define LINK_STATUS_SPEED_AND_DUPLEX_12GXFD (11<<1)
  488. #define LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD (12<<1)
  489. #define LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD (12<<1)
  490. #define LINK_STATUS_SPEED_AND_DUPLEX_13GTFD (13<<1)
  491. #define LINK_STATUS_SPEED_AND_DUPLEX_13GXFD (13<<1)
  492. #define LINK_STATUS_SPEED_AND_DUPLEX_15GTFD (14<<1)
  493. #define LINK_STATUS_SPEED_AND_DUPLEX_15GXFD (14<<1)
  494. #define LINK_STATUS_SPEED_AND_DUPLEX_16GTFD (15<<1)
  495. #define LINK_STATUS_SPEED_AND_DUPLEX_16GXFD (15<<1)
  496. #define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
  497. #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
  498. #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
  499. #define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
  500. #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
  501. #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
  502. #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
  503. #define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
  504. #define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
  505. #define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
  506. #define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
  507. #define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
  508. #define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
  509. #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
  510. #define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
  511. #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
  512. #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
  513. #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
  514. #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
  515. #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
  516. #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
  517. #define LINK_STATUS_SERDES_LINK 0x00100000
  518. #define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
  519. #define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
  520. #define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
  521. #define LINK_STATUS_LINK_PARTNER_12GXFD_CAPABLE 0x01000000
  522. #define LINK_STATUS_LINK_PARTNER_12_5GXFD_CAPABLE 0x02000000
  523. #define LINK_STATUS_LINK_PARTNER_13GXFD_CAPABLE 0x04000000
  524. #define LINK_STATUS_LINK_PARTNER_15GXFD_CAPABLE 0x08000000
  525. #define LINK_STATUS_LINK_PARTNER_16GXFD_CAPABLE 0x10000000
  526. u32 reserved[3];
  527. };
  528. struct drv_func_mb {
  529. u32 drv_mb_header;
  530. #define DRV_MSG_CODE_MASK 0xffff0000
  531. #define DRV_MSG_CODE_LOAD_REQ 0x10000000
  532. #define DRV_MSG_CODE_LOAD_DONE 0x11000000
  533. #define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
  534. #define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
  535. #define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
  536. #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
  537. #define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
  538. #define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
  539. #define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
  540. #define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
  541. #define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
  542. #define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
  543. #define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
  544. #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
  545. u32 drv_mb_param;
  546. u32 fw_mb_header;
  547. #define FW_MSG_CODE_MASK 0xffff0000
  548. #define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
  549. #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
  550. #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
  551. #define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
  552. #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
  553. #define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
  554. #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
  555. #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
  556. #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
  557. #define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
  558. #define FW_MSG_CODE_DIAG_REFUSE 0x50200000
  559. #define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
  560. #define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
  561. #define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
  562. #define FW_MSG_CODE_GET_KEY_DONE 0x80100000
  563. #define FW_MSG_CODE_NO_KEY 0x80f00000
  564. #define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
  565. #define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
  566. #define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
  567. #define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
  568. #define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
  569. #define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
  570. #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
  571. u32 fw_mb_param;
  572. u32 drv_pulse_mb;
  573. #define DRV_PULSE_SEQ_MASK 0x00007fff
  574. #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
  575. /* The system time is in the format of
  576. * (year-2001)*12*32 + month*32 + day. */
  577. #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
  578. /* Indicate to the firmware not to go into the
  579. * OS-absent when it is not getting driver pulse.
  580. * This is used for debugging as well for PXE(MBA). */
  581. u32 mcp_pulse_mb;
  582. #define MCP_PULSE_SEQ_MASK 0x00007fff
  583. #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
  584. /* Indicates to the driver not to assert due to lack
  585. * of MCP response */
  586. #define MCP_EVENT_MASK 0xffff0000
  587. #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
  588. u32 iscsi_boot_signature;
  589. u32 iscsi_boot_block_offset;
  590. u32 reserved[3];
  591. };
  592. /****************************************************************************
  593. * Management firmware state *
  594. ****************************************************************************/
  595. /* Allocate 440 bytes for management firmware */
  596. #define MGMTFW_STATE_WORD_SIZE 110
  597. struct mgmtfw_state {
  598. u32 opaque[MGMTFW_STATE_WORD_SIZE];
  599. };
  600. /****************************************************************************
  601. * Shared Memory Region *
  602. ****************************************************************************/
  603. struct shmem_region { /* SharedMem Offset (size) */
  604. u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
  605. #define SHR_MEM_FORMAT_REV_ID ('A'<<24)
  606. #define SHR_MEM_FORMAT_REV_MASK 0xff000000
  607. /* validity bits */
  608. #define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
  609. #define SHR_MEM_VALIDITY_MB 0x00200000
  610. #define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
  611. #define SHR_MEM_VALIDITY_RESERVED 0x00000007
  612. /* One licensing bit should be set */
  613. #define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
  614. #define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
  615. #define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
  616. #define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
  617. /* Active MFW */
  618. #define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
  619. #define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
  620. #define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
  621. #define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
  622. #define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
  623. #define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
  624. struct dev_info dev_info; /* 0x8 (0x438) */
  625. u8 reserved[52*PORT_MAX];
  626. /* FW information (for internal FW use) */
  627. u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
  628. struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
  629. struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
  630. struct drv_func_mb func_mb[FUNC_MAX]; /* 0x684 (44*2=0x58) */
  631. }; /* 0x6dc */
  632. #define BCM_5710_FW_MAJOR_VERSION 4
  633. #define BCM_5710_FW_MINOR_VERSION 0
  634. #define BCM_5710_FW_REVISION_VERSION 14
  635. #define BCM_5710_FW_COMPILE_FLAGS 1
  636. /*
  637. * attention bits
  638. */
  639. struct atten_def_status_block {
  640. u32 attn_bits;
  641. u32 attn_bits_ack;
  642. #if defined(__BIG_ENDIAN)
  643. u16 attn_bits_index;
  644. u8 reserved0;
  645. u8 status_block_id;
  646. #elif defined(__LITTLE_ENDIAN)
  647. u8 status_block_id;
  648. u8 reserved0;
  649. u16 attn_bits_index;
  650. #endif
  651. u32 reserved1;
  652. };
  653. /*
  654. * common data for all protocols
  655. */
  656. struct doorbell_hdr {
  657. u8 header;
  658. #define DOORBELL_HDR_RX (0x1<<0)
  659. #define DOORBELL_HDR_RX_SHIFT 0
  660. #define DOORBELL_HDR_DB_TYPE (0x1<<1)
  661. #define DOORBELL_HDR_DB_TYPE_SHIFT 1
  662. #define DOORBELL_HDR_DPM_SIZE (0x3<<2)
  663. #define DOORBELL_HDR_DPM_SIZE_SHIFT 2
  664. #define DOORBELL_HDR_CONN_TYPE (0xF<<4)
  665. #define DOORBELL_HDR_CONN_TYPE_SHIFT 4
  666. };
  667. /*
  668. * doorbell message send to the chip
  669. */
  670. struct doorbell {
  671. #if defined(__BIG_ENDIAN)
  672. u16 zero_fill2;
  673. u8 zero_fill1;
  674. struct doorbell_hdr header;
  675. #elif defined(__LITTLE_ENDIAN)
  676. struct doorbell_hdr header;
  677. u8 zero_fill1;
  678. u16 zero_fill2;
  679. #endif
  680. };
  681. /*
  682. * IGU driver acknowlegement register
  683. */
  684. struct igu_ack_register {
  685. #if defined(__BIG_ENDIAN)
  686. u16 sb_id_and_flags;
  687. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
  688. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
  689. #define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
  690. #define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
  691. #define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
  692. #define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
  693. #define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
  694. #define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
  695. #define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
  696. #define IGU_ACK_REGISTER_RESERVED_SHIFT 11
  697. u16 status_block_index;
  698. #elif defined(__LITTLE_ENDIAN)
  699. u16 status_block_index;
  700. u16 sb_id_and_flags;
  701. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
  702. #define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
  703. #define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
  704. #define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
  705. #define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
  706. #define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
  707. #define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
  708. #define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
  709. #define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
  710. #define IGU_ACK_REGISTER_RESERVED_SHIFT 11
  711. #endif
  712. };
  713. /*
  714. * Parser parsing flags field
  715. */
  716. struct parsing_flags {
  717. u16 flags;
  718. #define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
  719. #define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
  720. #define PARSING_FLAGS_NUMBER_OF_NESTED_VLANS (0x3<<1)
  721. #define PARSING_FLAGS_NUMBER_OF_NESTED_VLANS_SHIFT 1
  722. #define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
  723. #define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
  724. #define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
  725. #define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
  726. #define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
  727. #define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
  728. #define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
  729. #define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
  730. #define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
  731. #define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
  732. #define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
  733. #define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
  734. #define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
  735. #define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
  736. #define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
  737. #define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
  738. #define PARSING_FLAGS_LLC_SNAP (0x1<<13)
  739. #define PARSING_FLAGS_LLC_SNAP_SHIFT 13
  740. #define PARSING_FLAGS_RESERVED0 (0x3<<14)
  741. #define PARSING_FLAGS_RESERVED0_SHIFT 14
  742. };
  743. /*
  744. * dmae command structure
  745. */
  746. struct dmae_command {
  747. u32 opcode;
  748. #define DMAE_COMMAND_SRC (0x1<<0)
  749. #define DMAE_COMMAND_SRC_SHIFT 0
  750. #define DMAE_COMMAND_DST (0x3<<1)
  751. #define DMAE_COMMAND_DST_SHIFT 1
  752. #define DMAE_COMMAND_C_DST (0x1<<3)
  753. #define DMAE_COMMAND_C_DST_SHIFT 3
  754. #define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
  755. #define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
  756. #define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
  757. #define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
  758. #define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
  759. #define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
  760. #define DMAE_COMMAND_ENDIANITY (0x3<<9)
  761. #define DMAE_COMMAND_ENDIANITY_SHIFT 9
  762. #define DMAE_COMMAND_PORT (0x1<<11)
  763. #define DMAE_COMMAND_PORT_SHIFT 11
  764. #define DMAE_COMMAND_CRC_RESET (0x1<<12)
  765. #define DMAE_COMMAND_CRC_RESET_SHIFT 12
  766. #define DMAE_COMMAND_SRC_RESET (0x1<<13)
  767. #define DMAE_COMMAND_SRC_RESET_SHIFT 13
  768. #define DMAE_COMMAND_DST_RESET (0x1<<14)
  769. #define DMAE_COMMAND_DST_RESET_SHIFT 14
  770. #define DMAE_COMMAND_RESERVED0 (0x1FFFF<<15)
  771. #define DMAE_COMMAND_RESERVED0_SHIFT 15
  772. u32 src_addr_lo;
  773. u32 src_addr_hi;
  774. u32 dst_addr_lo;
  775. u32 dst_addr_hi;
  776. #if defined(__BIG_ENDIAN)
  777. u16 reserved1;
  778. u16 len;
  779. #elif defined(__LITTLE_ENDIAN)
  780. u16 len;
  781. u16 reserved1;
  782. #endif
  783. u32 comp_addr_lo;
  784. u32 comp_addr_hi;
  785. u32 comp_val;
  786. u32 crc32;
  787. u32 crc32_c;
  788. #if defined(__BIG_ENDIAN)
  789. u16 crc16_c;
  790. u16 crc16;
  791. #elif defined(__LITTLE_ENDIAN)
  792. u16 crc16;
  793. u16 crc16_c;
  794. #endif
  795. #if defined(__BIG_ENDIAN)
  796. u16 reserved2;
  797. u16 crc_t10;
  798. #elif defined(__LITTLE_ENDIAN)
  799. u16 crc_t10;
  800. u16 reserved2;
  801. #endif
  802. #if defined(__BIG_ENDIAN)
  803. u16 xsum8;
  804. u16 xsum16;
  805. #elif defined(__LITTLE_ENDIAN)
  806. u16 xsum16;
  807. u16 xsum8;
  808. #endif
  809. };
  810. struct double_regpair {
  811. u32 regpair0_lo;
  812. u32 regpair0_hi;
  813. u32 regpair1_lo;
  814. u32 regpair1_hi;
  815. };
  816. /*
  817. * The eth Rx Buffer Descriptor
  818. */
  819. struct eth_rx_bd {
  820. u32 addr_lo;
  821. u32 addr_hi;
  822. };
  823. /*
  824. * The eth storm context of Ustorm
  825. */
  826. struct ustorm_eth_st_context {
  827. #if defined(__BIG_ENDIAN)
  828. u8 sb_index_number;
  829. u8 status_block_id;
  830. u8 __local_rx_bd_cons;
  831. u8 __local_rx_bd_prod;
  832. #elif defined(__LITTLE_ENDIAN)
  833. u8 __local_rx_bd_prod;
  834. u8 __local_rx_bd_cons;
  835. u8 status_block_id;
  836. u8 sb_index_number;
  837. #endif
  838. #if defined(__BIG_ENDIAN)
  839. u16 rcq_cons;
  840. u16 rx_bd_cons;
  841. #elif defined(__LITTLE_ENDIAN)
  842. u16 rx_bd_cons;
  843. u16 rcq_cons;
  844. #endif
  845. u32 rx_bd_page_base_lo;
  846. u32 rx_bd_page_base_hi;
  847. u32 rcq_base_address_lo;
  848. u32 rcq_base_address_hi;
  849. #if defined(__BIG_ENDIAN)
  850. u16 __num_of_returned_cqes;
  851. u8 num_rss;
  852. u8 flags;
  853. #define USTORM_ETH_ST_CONTEXT_ENABLE_MC_ALIGNMENT (0x1<<0)
  854. #define USTORM_ETH_ST_CONTEXT_ENABLE_MC_ALIGNMENT_SHIFT 0
  855. #define USTORM_ETH_ST_CONTEXT_ENABLE_DYNAMIC_HC (0x1<<1)
  856. #define USTORM_ETH_ST_CONTEXT_ENABLE_DYNAMIC_HC_SHIFT 1
  857. #define USTORM_ETH_ST_CONTEXT_ENABLE_TPA (0x1<<2)
  858. #define USTORM_ETH_ST_CONTEXT_ENABLE_TPA_SHIFT 2
  859. #define __USTORM_ETH_ST_CONTEXT_RESERVED0 (0x1F<<3)
  860. #define __USTORM_ETH_ST_CONTEXT_RESERVED0_SHIFT 3
  861. #elif defined(__LITTLE_ENDIAN)
  862. u8 flags;
  863. #define USTORM_ETH_ST_CONTEXT_ENABLE_MC_ALIGNMENT (0x1<<0)
  864. #define USTORM_ETH_ST_CONTEXT_ENABLE_MC_ALIGNMENT_SHIFT 0
  865. #define USTORM_ETH_ST_CONTEXT_ENABLE_DYNAMIC_HC (0x1<<1)
  866. #define USTORM_ETH_ST_CONTEXT_ENABLE_DYNAMIC_HC_SHIFT 1
  867. #define USTORM_ETH_ST_CONTEXT_ENABLE_TPA (0x1<<2)
  868. #define USTORM_ETH_ST_CONTEXT_ENABLE_TPA_SHIFT 2
  869. #define __USTORM_ETH_ST_CONTEXT_RESERVED0 (0x1F<<3)
  870. #define __USTORM_ETH_ST_CONTEXT_RESERVED0_SHIFT 3
  871. u8 num_rss;
  872. u16 __num_of_returned_cqes;
  873. #endif
  874. #if defined(__BIG_ENDIAN)
  875. u16 mc_alignment_size;
  876. u16 agg_threshold;
  877. #elif defined(__LITTLE_ENDIAN)
  878. u16 agg_threshold;
  879. u16 mc_alignment_size;
  880. #endif
  881. struct eth_rx_bd __local_bd_ring[16];
  882. };
  883. /*
  884. * The eth storm context of Tstorm
  885. */
  886. struct tstorm_eth_st_context {
  887. u32 __reserved0[28];
  888. };
  889. /*
  890. * The eth aggregative context section of Xstorm
  891. */
  892. struct xstorm_eth_extra_ag_context_section {
  893. #if defined(__BIG_ENDIAN)
  894. u8 __tcp_agg_vars1;
  895. u8 __reserved50;
  896. u16 __mss;
  897. #elif defined(__LITTLE_ENDIAN)
  898. u16 __mss;
  899. u8 __reserved50;
  900. u8 __tcp_agg_vars1;
  901. #endif
  902. u32 __snd_nxt;
  903. u32 __tx_wnd;
  904. u32 __snd_una;
  905. u32 __reserved53;
  906. #if defined(__BIG_ENDIAN)
  907. u8 __agg_val8_th;
  908. u8 __agg_val8;
  909. u16 __tcp_agg_vars2;
  910. #elif defined(__LITTLE_ENDIAN)
  911. u16 __tcp_agg_vars2;
  912. u8 __agg_val8;
  913. u8 __agg_val8_th;
  914. #endif
  915. u32 __reserved58;
  916. u32 __reserved59;
  917. u32 __reserved60;
  918. u32 __reserved61;
  919. #if defined(__BIG_ENDIAN)
  920. u16 __agg_val7_th;
  921. u16 __agg_val7;
  922. #elif defined(__LITTLE_ENDIAN)
  923. u16 __agg_val7;
  924. u16 __agg_val7_th;
  925. #endif
  926. #if defined(__BIG_ENDIAN)
  927. u8 __tcp_agg_vars5;
  928. u8 __tcp_agg_vars4;
  929. u8 __tcp_agg_vars3;
  930. u8 __reserved62;
  931. #elif defined(__LITTLE_ENDIAN)
  932. u8 __reserved62;
  933. u8 __tcp_agg_vars3;
  934. u8 __tcp_agg_vars4;
  935. u8 __tcp_agg_vars5;
  936. #endif
  937. u32 __tcp_agg_vars6;
  938. #if defined(__BIG_ENDIAN)
  939. u16 __agg_misc6;
  940. u16 __tcp_agg_vars7;
  941. #elif defined(__LITTLE_ENDIAN)
  942. u16 __tcp_agg_vars7;
  943. u16 __agg_misc6;
  944. #endif
  945. u32 __agg_val10;
  946. u32 __agg_val10_th;
  947. #if defined(__BIG_ENDIAN)
  948. u16 __reserved3;
  949. u8 __reserved2;
  950. u8 __agg_misc7;
  951. #elif defined(__LITTLE_ENDIAN)
  952. u8 __agg_misc7;
  953. u8 __reserved2;
  954. u16 __reserved3;
  955. #endif
  956. };
  957. /*
  958. * The eth aggregative context of Xstorm
  959. */
  960. struct xstorm_eth_ag_context {
  961. #if defined(__BIG_ENDIAN)
  962. u16 __bd_prod;
  963. u8 __agg_vars1;
  964. u8 __state;
  965. #elif defined(__LITTLE_ENDIAN)
  966. u8 __state;
  967. u8 __agg_vars1;
  968. u16 __bd_prod;
  969. #endif
  970. #if defined(__BIG_ENDIAN)
  971. u8 cdu_reserved;
  972. u8 __agg_vars4;
  973. u8 __agg_vars3;
  974. u8 __agg_vars2;
  975. #elif defined(__LITTLE_ENDIAN)
  976. u8 __agg_vars2;
  977. u8 __agg_vars3;
  978. u8 __agg_vars4;
  979. u8 cdu_reserved;
  980. #endif
  981. u32 __more_packets_to_send;
  982. #if defined(__BIG_ENDIAN)
  983. u16 __agg_vars5;
  984. u16 __agg_val4_th;
  985. #elif defined(__LITTLE_ENDIAN)
  986. u16 __agg_val4_th;
  987. u16 __agg_vars5;
  988. #endif
  989. struct xstorm_eth_extra_ag_context_section __extra_section;
  990. #if defined(__BIG_ENDIAN)
  991. u16 __agg_vars7;
  992. u8 __agg_val3_th;
  993. u8 __agg_vars6;
  994. #elif defined(__LITTLE_ENDIAN)
  995. u8 __agg_vars6;
  996. u8 __agg_val3_th;
  997. u16 __agg_vars7;
  998. #endif
  999. #if defined(__BIG_ENDIAN)
  1000. u16 __agg_val11_th;
  1001. u16 __agg_val11;
  1002. #elif defined(__LITTLE_ENDIAN)
  1003. u16 __agg_val11;
  1004. u16 __agg_val11_th;
  1005. #endif
  1006. #if defined(__BIG_ENDIAN)
  1007. u8 __reserved1;
  1008. u8 __agg_val6_th;
  1009. u16 __agg_val9;
  1010. #elif defined(__LITTLE_ENDIAN)
  1011. u16 __agg_val9;
  1012. u8 __agg_val6_th;
  1013. u8 __reserved1;
  1014. #endif
  1015. #if defined(__BIG_ENDIAN)
  1016. u16 __agg_val2_th;
  1017. u16 __agg_val2;
  1018. #elif defined(__LITTLE_ENDIAN)
  1019. u16 __agg_val2;
  1020. u16 __agg_val2_th;
  1021. #endif
  1022. u32 __agg_vars8;
  1023. #if defined(__BIG_ENDIAN)
  1024. u16 __agg_misc0;
  1025. u16 __agg_val4;
  1026. #elif defined(__LITTLE_ENDIAN)
  1027. u16 __agg_val4;
  1028. u16 __agg_misc0;
  1029. #endif
  1030. #if defined(__BIG_ENDIAN)
  1031. u8 __agg_val3;
  1032. u8 __agg_val6;
  1033. u8 __agg_val5_th;
  1034. u8 __agg_val5;
  1035. #elif defined(__LITTLE_ENDIAN)
  1036. u8 __agg_val5;
  1037. u8 __agg_val5_th;
  1038. u8 __agg_val6;
  1039. u8 __agg_val3;
  1040. #endif
  1041. #if defined(__BIG_ENDIAN)
  1042. u16 __agg_misc1;
  1043. u16 __bd_ind_max_val;
  1044. #elif defined(__LITTLE_ENDIAN)
  1045. u16 __bd_ind_max_val;
  1046. u16 __agg_misc1;
  1047. #endif
  1048. u32 __reserved57;
  1049. u32 __agg_misc4;
  1050. u32 __agg_misc5;
  1051. };
  1052. /*
  1053. * The eth aggregative context section of Tstorm
  1054. */
  1055. struct tstorm_eth_extra_ag_context_section {
  1056. u32 __agg_val1;
  1057. #if defined(__BIG_ENDIAN)
  1058. u8 __tcp_agg_vars2;
  1059. u8 __agg_val3;
  1060. u16 __agg_val2;
  1061. #elif defined(__LITTLE_ENDIAN)
  1062. u16 __agg_val2;
  1063. u8 __agg_val3;
  1064. u8 __tcp_agg_vars2;
  1065. #endif
  1066. #if defined(__BIG_ENDIAN)
  1067. u16 __agg_val5;
  1068. u8 __agg_val6;
  1069. u8 __tcp_agg_vars3;
  1070. #elif defined(__LITTLE_ENDIAN)
  1071. u8 __tcp_agg_vars3;
  1072. u8 __agg_val6;
  1073. u16 __agg_val5;
  1074. #endif
  1075. u32 __reserved63;
  1076. u32 __reserved64;
  1077. u32 __reserved65;
  1078. u32 __reserved66;
  1079. u32 __reserved67;
  1080. u32 __tcp_agg_vars1;
  1081. u32 __reserved61;
  1082. u32 __reserved62;
  1083. u32 __reserved2;
  1084. };
  1085. /*
  1086. * The eth aggregative context of Tstorm
  1087. */
  1088. struct tstorm_eth_ag_context {
  1089. #if defined(__BIG_ENDIAN)
  1090. u16 __reserved54;
  1091. u8 __agg_vars1;
  1092. u8 __state;
  1093. #elif defined(__LITTLE_ENDIAN)
  1094. u8 __state;
  1095. u8 __agg_vars1;
  1096. u16 __reserved54;
  1097. #endif
  1098. #if defined(__BIG_ENDIAN)
  1099. u16 __agg_val4;
  1100. u16 __agg_vars2;
  1101. #elif defined(__LITTLE_ENDIAN)
  1102. u16 __agg_vars2;
  1103. u16 __agg_val4;
  1104. #endif
  1105. struct tstorm_eth_extra_ag_context_section __extra_section;
  1106. };
  1107. /*
  1108. * The eth aggregative context of Cstorm
  1109. */
  1110. struct cstorm_eth_ag_context {
  1111. u32 __agg_vars1;
  1112. #if defined(__BIG_ENDIAN)
  1113. u8 __aux1_th;
  1114. u8 __aux1_val;
  1115. u16 __agg_vars2;
  1116. #elif defined(__LITTLE_ENDIAN)
  1117. u16 __agg_vars2;
  1118. u8 __aux1_val;
  1119. u8 __aux1_th;
  1120. #endif
  1121. u32 __num_of_treated_packet;
  1122. u32 __last_packet_treated;
  1123. #if defined(__BIG_ENDIAN)
  1124. u16 __reserved58;
  1125. u16 __reserved57;
  1126. #elif defined(__LITTLE_ENDIAN)
  1127. u16 __reserved57;
  1128. u16 __reserved58;
  1129. #endif
  1130. #if defined(__BIG_ENDIAN)
  1131. u8 __reserved62;
  1132. u8 __reserved61;
  1133. u8 __reserved60;
  1134. u8 __reserved59;
  1135. #elif defined(__LITTLE_ENDIAN)
  1136. u8 __reserved59;
  1137. u8 __reserved60;
  1138. u8 __reserved61;
  1139. u8 __reserved62;
  1140. #endif
  1141. #if defined(__BIG_ENDIAN)
  1142. u16 __reserved64;
  1143. u16 __reserved63;
  1144. #elif defined(__LITTLE_ENDIAN)
  1145. u16 __reserved63;
  1146. u16 __reserved64;
  1147. #endif
  1148. u32 __reserved65;
  1149. #if defined(__BIG_ENDIAN)
  1150. u16 __agg_vars3;
  1151. u16 __rq_inv_cnt;
  1152. #elif defined(__LITTLE_ENDIAN)
  1153. u16 __rq_inv_cnt;
  1154. u16 __agg_vars3;
  1155. #endif
  1156. #if defined(__BIG_ENDIAN)
  1157. u16 __packet_index_th;
  1158. u16 __packet_index;
  1159. #elif defined(__LITTLE_ENDIAN)
  1160. u16 __packet_index;
  1161. u16 __packet_index_th;
  1162. #endif
  1163. };
  1164. /*
  1165. * The eth aggregative context of Ustorm
  1166. */
  1167. struct ustorm_eth_ag_context {
  1168. #if defined(__BIG_ENDIAN)
  1169. u8 __aux_counter_flags;
  1170. u8 __agg_vars2;
  1171. u8 __agg_vars1;
  1172. u8 __state;
  1173. #elif defined(__LITTLE_ENDIAN)
  1174. u8 __state;
  1175. u8 __agg_vars1;
  1176. u8 __agg_vars2;
  1177. u8 __aux_counter_flags;
  1178. #endif
  1179. #if defined(__BIG_ENDIAN)
  1180. u8 cdu_usage;
  1181. u8 __agg_misc2;
  1182. u16 __agg_misc1;
  1183. #elif defined(__LITTLE_ENDIAN)
  1184. u16 __agg_misc1;
  1185. u8 __agg_misc2;
  1186. u8 cdu_usage;
  1187. #endif
  1188. u32 __agg_misc4;
  1189. #if defined(__BIG_ENDIAN)
  1190. u8 __agg_val3_th;
  1191. u8 __agg_val3;
  1192. u16 __agg_misc3;
  1193. #elif defined(__LITTLE_ENDIAN)
  1194. u16 __agg_misc3;
  1195. u8 __agg_val3;
  1196. u8 __agg_val3_th;
  1197. #endif
  1198. u32 __agg_val1;
  1199. u32 __agg_misc4_th;
  1200. #if defined(__BIG_ENDIAN)
  1201. u16 __agg_val2_th;
  1202. u16 __agg_val2;
  1203. #elif defined(__LITTLE_ENDIAN)
  1204. u16 __agg_val2;
  1205. u16 __agg_val2_th;
  1206. #endif
  1207. #if defined(__BIG_ENDIAN)
  1208. u16 __reserved2;
  1209. u8 __decision_rules;
  1210. u8 __decision_rule_enable_bits;
  1211. #elif defined(__LITTLE_ENDIAN)
  1212. u8 __decision_rule_enable_bits;
  1213. u8 __decision_rules;
  1214. u16 __reserved2;
  1215. #endif
  1216. };
  1217. /*
  1218. * Timers connection context
  1219. */
  1220. struct timers_block_context {
  1221. u32 __reserved_0;
  1222. u32 __reserved_1;
  1223. u32 __reserved_2;
  1224. u32 __reserved_flags;
  1225. };
  1226. /*
  1227. * structure for easy accessability to assembler
  1228. */
  1229. struct eth_tx_bd_flags {
  1230. u8 as_bitfield;
  1231. #define ETH_TX_BD_FLAGS_VLAN_TAG (0x1<<0)
  1232. #define ETH_TX_BD_FLAGS_VLAN_TAG_SHIFT 0
  1233. #define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<1)
  1234. #define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 1
  1235. #define ETH_TX_BD_FLAGS_TCP_CSUM (0x1<<2)
  1236. #define ETH_TX_BD_FLAGS_TCP_CSUM_SHIFT 2
  1237. #define ETH_TX_BD_FLAGS_END_BD (0x1<<3)
  1238. #define ETH_TX_BD_FLAGS_END_BD_SHIFT 3
  1239. #define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
  1240. #define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
  1241. #define ETH_TX_BD_FLAGS_HDR_POOL (0x1<<5)
  1242. #define ETH_TX_BD_FLAGS_HDR_POOL_SHIFT 5
  1243. #define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
  1244. #define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
  1245. #define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
  1246. #define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
  1247. };
  1248. /*
  1249. * The eth Tx Buffer Descriptor
  1250. */
  1251. struct eth_tx_bd {
  1252. u32 addr_lo;
  1253. u32 addr_hi;
  1254. u16 nbd;
  1255. u16 nbytes;
  1256. u16 vlan;
  1257. struct eth_tx_bd_flags bd_flags;
  1258. u8 general_data;
  1259. #define ETH_TX_BD_HDR_NBDS (0x3F<<0)
  1260. #define ETH_TX_BD_HDR_NBDS_SHIFT 0
  1261. #define ETH_TX_BD_ETH_ADDR_TYPE (0x3<<6)
  1262. #define ETH_TX_BD_ETH_ADDR_TYPE_SHIFT 6
  1263. };
  1264. /*
  1265. * Tx parsing BD structure for ETH,Relevant in START
  1266. */
  1267. struct eth_tx_parse_bd {
  1268. u8 global_data;
  1269. #define ETH_TX_PARSE_BD_IP_HDR_START_OFFSET (0xF<<0)
  1270. #define ETH_TX_PARSE_BD_IP_HDR_START_OFFSET_SHIFT 0
  1271. #define ETH_TX_PARSE_BD_CS_ANY_FLG (0x1<<4)
  1272. #define ETH_TX_PARSE_BD_CS_ANY_FLG_SHIFT 4
  1273. #define ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN (0x1<<5)
  1274. #define ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN_SHIFT 5
  1275. #define ETH_TX_PARSE_BD_LLC_SNAP_EN (0x1<<6)
  1276. #define ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT 6
  1277. #define ETH_TX_PARSE_BD_NS_FLG (0x1<<7)
  1278. #define ETH_TX_PARSE_BD_NS_FLG_SHIFT 7
  1279. u8 tcp_flags;
  1280. #define ETH_TX_PARSE_BD_FIN_FLG (0x1<<0)
  1281. #define ETH_TX_PARSE_BD_FIN_FLG_SHIFT 0
  1282. #define ETH_TX_PARSE_BD_SYN_FLG (0x1<<1)
  1283. #define ETH_TX_PARSE_BD_SYN_FLG_SHIFT 1
  1284. #define ETH_TX_PARSE_BD_RST_FLG (0x1<<2)
  1285. #define ETH_TX_PARSE_BD_RST_FLG_SHIFT 2
  1286. #define ETH_TX_PARSE_BD_PSH_FLG (0x1<<3)
  1287. #define ETH_TX_PARSE_BD_PSH_FLG_SHIFT 3
  1288. #define ETH_TX_PARSE_BD_ACK_FLG (0x1<<4)
  1289. #define ETH_TX_PARSE_BD_ACK_FLG_SHIFT 4
  1290. #define ETH_TX_PARSE_BD_URG_FLG (0x1<<5)
  1291. #define ETH_TX_PARSE_BD_URG_FLG_SHIFT 5
  1292. #define ETH_TX_PARSE_BD_ECE_FLG (0x1<<6)
  1293. #define ETH_TX_PARSE_BD_ECE_FLG_SHIFT 6
  1294. #define ETH_TX_PARSE_BD_CWR_FLG (0x1<<7)
  1295. #define ETH_TX_PARSE_BD_CWR_FLG_SHIFT 7
  1296. u8 ip_hlen;
  1297. s8 cs_offset;
  1298. u16 total_hlen;
  1299. u16 lso_mss;
  1300. u16 tcp_pseudo_csum;
  1301. u16 ip_id;
  1302. u32 tcp_send_seq;
  1303. };
  1304. /*
  1305. * The last BD in the BD memory will hold a pointer to the next BD memory
  1306. */
  1307. struct eth_tx_next_bd {
  1308. u32 addr_lo;
  1309. u32 addr_hi;
  1310. u8 reserved[8];
  1311. };
  1312. /*
  1313. * union for 3 Bd types
  1314. */
  1315. union eth_tx_bd_types {
  1316. struct eth_tx_bd reg_bd;
  1317. struct eth_tx_parse_bd parse_bd;
  1318. struct eth_tx_next_bd next_bd;
  1319. };
  1320. /*
  1321. * The eth storm context of Xstorm
  1322. */
  1323. struct xstorm_eth_st_context {
  1324. u32 tx_bd_page_base_lo;
  1325. u32 tx_bd_page_base_hi;
  1326. #if defined(__BIG_ENDIAN)
  1327. u16 tx_bd_cons;
  1328. u8 __reserved0;
  1329. u8 __local_tx_bd_prod;
  1330. #elif defined(__LITTLE_ENDIAN)
  1331. u8 __local_tx_bd_prod;
  1332. u8 __reserved0;
  1333. u16 tx_bd_cons;
  1334. #endif
  1335. u32 db_data_addr_lo;
  1336. u32 db_data_addr_hi;
  1337. u32 __pkt_cons;
  1338. u32 __gso_next;
  1339. u32 is_eth_conn_1b;
  1340. union eth_tx_bd_types __bds[13];
  1341. };
  1342. /*
  1343. * The eth storm context of Cstorm
  1344. */
  1345. struct cstorm_eth_st_context {
  1346. #if defined(__BIG_ENDIAN)
  1347. u16 __reserved0;
  1348. u8 sb_index_number;
  1349. u8 status_block_id;
  1350. #elif defined(__LITTLE_ENDIAN)
  1351. u8 status_block_id;
  1352. u8 sb_index_number;
  1353. u16 __reserved0;
  1354. #endif
  1355. u32 __reserved1[3];
  1356. };
  1357. /*
  1358. * Ethernet connection context
  1359. */
  1360. struct eth_context {
  1361. struct ustorm_eth_st_context ustorm_st_context;
  1362. struct tstorm_eth_st_context tstorm_st_context;
  1363. struct xstorm_eth_ag_context xstorm_ag_context;
  1364. struct tstorm_eth_ag_context tstorm_ag_context;
  1365. struct cstorm_eth_ag_context cstorm_ag_context;
  1366. struct ustorm_eth_ag_context ustorm_ag_context;
  1367. struct timers_block_context timers_context;
  1368. struct xstorm_eth_st_context xstorm_st_context;
  1369. struct cstorm_eth_st_context cstorm_st_context;
  1370. };
  1371. /*
  1372. * ethernet doorbell
  1373. */
  1374. struct eth_tx_doorbell {
  1375. #if defined(__BIG_ENDIAN)
  1376. u16 npackets;
  1377. u8 params;
  1378. #define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
  1379. #define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
  1380. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
  1381. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
  1382. #define ETH_TX_DOORBELL_SPARE (0x1<<7)
  1383. #define ETH_TX_DOORBELL_SPARE_SHIFT 7
  1384. struct doorbell_hdr hdr;
  1385. #elif defined(__LITTLE_ENDIAN)
  1386. struct doorbell_hdr hdr;
  1387. u8 params;
  1388. #define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
  1389. #define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
  1390. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
  1391. #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
  1392. #define ETH_TX_DOORBELL_SPARE (0x1<<7)
  1393. #define ETH_TX_DOORBELL_SPARE_SHIFT 7
  1394. u16 npackets;
  1395. #endif
  1396. };
  1397. /*
  1398. * ustorm status block
  1399. */
  1400. struct ustorm_def_status_block {
  1401. u16 index_values[HC_USTORM_DEF_SB_NUM_INDICES];
  1402. u16 status_block_index;
  1403. u8 reserved0;
  1404. u8 status_block_id;
  1405. u32 __flags;
  1406. };
  1407. /*
  1408. * cstorm status block
  1409. */
  1410. struct cstorm_def_status_block {
  1411. u16 index_values[HC_CSTORM_DEF_SB_NUM_INDICES];
  1412. u16 status_block_index;
  1413. u8 reserved0;
  1414. u8 status_block_id;
  1415. u32 __flags;
  1416. };
  1417. /*
  1418. * xstorm status block
  1419. */
  1420. struct xstorm_def_status_block {
  1421. u16 index_values[HC_XSTORM_DEF_SB_NUM_INDICES];
  1422. u16 status_block_index;
  1423. u8 reserved0;
  1424. u8 status_block_id;
  1425. u32 __flags;
  1426. };
  1427. /*
  1428. * tstorm status block
  1429. */
  1430. struct tstorm_def_status_block {
  1431. u16 index_values[HC_TSTORM_DEF_SB_NUM_INDICES];
  1432. u16 status_block_index;
  1433. u8 reserved0;
  1434. u8 status_block_id;
  1435. u32 __flags;
  1436. };
  1437. /*
  1438. * host status block
  1439. */
  1440. struct host_def_status_block {
  1441. struct atten_def_status_block atten_status_block;
  1442. struct ustorm_def_status_block u_def_status_block;
  1443. struct cstorm_def_status_block c_def_status_block;
  1444. struct xstorm_def_status_block x_def_status_block;
  1445. struct tstorm_def_status_block t_def_status_block;
  1446. };
  1447. /*
  1448. * ustorm status block
  1449. */
  1450. struct ustorm_status_block {
  1451. u16 index_values[HC_USTORM_SB_NUM_INDICES];
  1452. u16 status_block_index;
  1453. u8 reserved0;
  1454. u8 status_block_id;
  1455. u32 __flags;
  1456. };
  1457. /*
  1458. * cstorm status block
  1459. */
  1460. struct cstorm_status_block {
  1461. u16 index_values[HC_CSTORM_SB_NUM_INDICES];
  1462. u16 status_block_index;
  1463. u8 reserved0;
  1464. u8 status_block_id;
  1465. u32 __flags;
  1466. };
  1467. /*
  1468. * host status block
  1469. */
  1470. struct host_status_block {
  1471. struct ustorm_status_block u_status_block;
  1472. struct cstorm_status_block c_status_block;
  1473. };
  1474. /*
  1475. * The data for RSS setup ramrod
  1476. */
  1477. struct eth_client_setup_ramrod_data {
  1478. u32 client_id_5b;
  1479. u8 is_rdma_1b;
  1480. u8 reserved0;
  1481. u16 reserved1;
  1482. };
  1483. /*
  1484. * L2 dynamic host coalescing init parameters
  1485. */
  1486. struct eth_dynamic_hc_config {
  1487. u32 threshold[3];
  1488. u8 hc_timeout[4];
  1489. };
  1490. /*
  1491. * regular eth FP CQE parameters struct
  1492. */
  1493. struct eth_fast_path_rx_cqe {
  1494. u8 type;
  1495. u8 error_type_flags;
  1496. #define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<0)
  1497. #define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 0
  1498. #define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<1)
  1499. #define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 1
  1500. #define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<2)
  1501. #define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 2
  1502. #define ETH_FAST_PATH_RX_CQE_START_FLG (0x1<<3)
  1503. #define ETH_FAST_PATH_RX_CQE_START_FLG_SHIFT 3
  1504. #define ETH_FAST_PATH_RX_CQE_END_FLG (0x1<<4)
  1505. #define ETH_FAST_PATH_RX_CQE_END_FLG_SHIFT 4
  1506. #define ETH_FAST_PATH_RX_CQE_RESERVED0 (0x7<<5)
  1507. #define ETH_FAST_PATH_RX_CQE_RESERVED0_SHIFT 5
  1508. u8 status_flags;
  1509. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
  1510. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
  1511. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
  1512. #define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
  1513. #define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
  1514. #define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
  1515. #define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
  1516. #define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
  1517. #define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
  1518. #define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
  1519. #define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
  1520. #define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
  1521. u8 placement_offset;
  1522. u32 rss_hash_result;
  1523. u16 vlan_tag;
  1524. u16 pkt_len;
  1525. u16 queue_index;
  1526. struct parsing_flags pars_flags;
  1527. };
  1528. /*
  1529. * The data for RSS setup ramrod
  1530. */
  1531. struct eth_halt_ramrod_data {
  1532. u32 client_id_5b;
  1533. u32 reserved0;
  1534. };
  1535. /*
  1536. * Place holder for ramrods protocol specific data
  1537. */
  1538. struct ramrod_data {
  1539. u32 data_lo;
  1540. u32 data_hi;
  1541. };
  1542. /*
  1543. * union for ramrod data for ethernet protocol (CQE) (force size of 16 bits)
  1544. */
  1545. union eth_ramrod_data {
  1546. struct ramrod_data general;
  1547. };
  1548. /*
  1549. * Rx Last BD in page (in ETH)
  1550. */
  1551. struct eth_rx_bd_next_page {
  1552. u32 addr_lo;
  1553. u32 addr_hi;
  1554. u8 reserved[8];
  1555. };
  1556. /*
  1557. * Eth Rx Cqe structure- general structure for ramrods
  1558. */
  1559. struct common_ramrod_eth_rx_cqe {
  1560. u8 type;
  1561. u8 conn_type_3b;
  1562. u16 reserved;
  1563. u32 conn_and_cmd_data;
  1564. #define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
  1565. #define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
  1566. #define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
  1567. #define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
  1568. struct ramrod_data protocol_data;
  1569. };
  1570. /*
  1571. * Rx Last CQE in page (in ETH)
  1572. */
  1573. struct eth_rx_cqe_next_page {
  1574. u32 addr_lo;
  1575. u32 addr_hi;
  1576. u32 reserved0;
  1577. u32 reserved1;
  1578. };
  1579. /*
  1580. * union for all eth rx cqe types (fix their sizes)
  1581. */
  1582. union eth_rx_cqe {
  1583. struct eth_fast_path_rx_cqe fast_path_cqe;
  1584. struct common_ramrod_eth_rx_cqe ramrod_cqe;
  1585. struct eth_rx_cqe_next_page next_page_cqe;
  1586. };
  1587. /*
  1588. * common data for all protocols
  1589. */
  1590. struct spe_hdr {
  1591. u32 conn_and_cmd_data;
  1592. #define SPE_HDR_CID (0xFFFFFF<<0)
  1593. #define SPE_HDR_CID_SHIFT 0
  1594. #define SPE_HDR_CMD_ID (0xFF<<24)
  1595. #define SPE_HDR_CMD_ID_SHIFT 24
  1596. u16 type;
  1597. #define SPE_HDR_CONN_TYPE (0xFF<<0)
  1598. #define SPE_HDR_CONN_TYPE_SHIFT 0
  1599. #define SPE_HDR_COMMON_RAMROD (0xFF<<8)
  1600. #define SPE_HDR_COMMON_RAMROD_SHIFT 8
  1601. u16 reserved;
  1602. };
  1603. struct regpair {
  1604. u32 lo;
  1605. u32 hi;
  1606. };
  1607. /*
  1608. * ethernet slow path element
  1609. */
  1610. union eth_specific_data {
  1611. u8 protocol_data[8];
  1612. struct regpair mac_config_addr;
  1613. struct eth_client_setup_ramrod_data client_setup_ramrod_data;
  1614. struct eth_halt_ramrod_data halt_ramrod_data;
  1615. struct regpair leading_cqe_addr;
  1616. struct regpair update_data_addr;
  1617. };
  1618. /*
  1619. * ethernet slow path element
  1620. */
  1621. struct eth_spe {
  1622. struct spe_hdr hdr;
  1623. union eth_specific_data data;
  1624. };
  1625. /*
  1626. * doorbell data in host memory
  1627. */
  1628. struct eth_tx_db_data {
  1629. u32 packets_prod;
  1630. u16 bds_prod;
  1631. u16 reserved;
  1632. };
  1633. /*
  1634. * Common configuration parameters per port in Tstorm
  1635. */
  1636. struct tstorm_eth_function_common_config {
  1637. u32 config_flags;
  1638. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
  1639. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
  1640. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
  1641. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
  1642. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
  1643. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
  1644. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
  1645. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
  1646. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_ENABLE (0x1<<4)
  1647. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_ENABLE_SHIFT 4
  1648. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE (0x1<<5)
  1649. #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE_SHIFT 5
  1650. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x3FFFFFF<<6)
  1651. #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 6
  1652. #if defined(__BIG_ENDIAN)
  1653. u16 __secondary_vlan_id;
  1654. u8 leading_client_id;
  1655. u8 rss_result_mask;
  1656. #elif defined(__LITTLE_ENDIAN)
  1657. u8 rss_result_mask;
  1658. u8 leading_client_id;
  1659. u16 __secondary_vlan_id;
  1660. #endif
  1661. };
  1662. /*
  1663. * parameters for eth update ramrod
  1664. */
  1665. struct eth_update_ramrod_data {
  1666. struct tstorm_eth_function_common_config func_config;
  1667. u8 indirectionTable[128];
  1668. };
  1669. /*
  1670. * MAC filtering configuration command header
  1671. */
  1672. struct mac_configuration_hdr {
  1673. u8 length_6b;
  1674. u8 offset;
  1675. u16 reserved0;
  1676. u32 reserved1;
  1677. };
  1678. /*
  1679. * MAC address in list for ramrod
  1680. */
  1681. struct tstorm_cam_entry {
  1682. u16 lsb_mac_addr;
  1683. u16 middle_mac_addr;
  1684. u16 msb_mac_addr;
  1685. u16 flags;
  1686. #define TSTORM_CAM_ENTRY_PORT_ID (0x1<<0)
  1687. #define TSTORM_CAM_ENTRY_PORT_ID_SHIFT 0
  1688. #define TSTORM_CAM_ENTRY_RSRVVAL0 (0x7<<1)
  1689. #define TSTORM_CAM_ENTRY_RSRVVAL0_SHIFT 1
  1690. #define TSTORM_CAM_ENTRY_RESERVED0 (0xFFF<<4)
  1691. #define TSTORM_CAM_ENTRY_RESERVED0_SHIFT 4
  1692. };
  1693. /*
  1694. * MAC filtering: CAM target table entry
  1695. */
  1696. struct tstorm_cam_target_table_entry {
  1697. u8 flags;
  1698. #define TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST (0x1<<0)
  1699. #define TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST_SHIFT 0
  1700. #define TSTORM_CAM_TARGET_TABLE_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<1)
  1701. #define TSTORM_CAM_TARGET_TABLE_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 1
  1702. #define TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE (0x1<<2)
  1703. #define TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE_SHIFT 2
  1704. #define TSTORM_CAM_TARGET_TABLE_ENTRY_RDMA_MAC (0x1<<3)
  1705. #define TSTORM_CAM_TARGET_TABLE_ENTRY_RDMA_MAC_SHIFT 3
  1706. #define TSTORM_CAM_TARGET_TABLE_ENTRY_RESERVED0 (0xF<<4)
  1707. #define TSTORM_CAM_TARGET_TABLE_ENTRY_RESERVED0_SHIFT 4
  1708. u8 client_id;
  1709. u16 vlan_id;
  1710. };
  1711. /*
  1712. * MAC address in list for ramrod
  1713. */
  1714. struct mac_configuration_entry {
  1715. struct tstorm_cam_entry cam_entry;
  1716. struct tstorm_cam_target_table_entry target_table_entry;
  1717. };
  1718. /*
  1719. * MAC filtering configuration command
  1720. */
  1721. struct mac_configuration_cmd {
  1722. struct mac_configuration_hdr hdr;
  1723. struct mac_configuration_entry config_table[64];
  1724. };
  1725. /*
  1726. * Configuration parameters per client in Tstorm
  1727. */
  1728. struct tstorm_eth_client_config {
  1729. #if defined(__BIG_ENDIAN)
  1730. u16 statistics_counter_id;
  1731. u16 mtu;
  1732. #elif defined(__LITTLE_ENDIAN)
  1733. u16 mtu;
  1734. u16 statistics_counter_id;
  1735. #endif
  1736. #if defined(__BIG_ENDIAN)
  1737. u16 drop_flags;
  1738. #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR (0x1<<0)
  1739. #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR_SHIFT 0
  1740. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR (0x1<<1)
  1741. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR_SHIFT 1
  1742. #define TSTORM_ETH_CLIENT_CONFIG_DROP_MAC_ERR (0x1<<2)
  1743. #define TSTORM_ETH_CLIENT_CONFIG_DROP_MAC_ERR_SHIFT 2
  1744. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0 (0x1<<3)
  1745. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0_SHIFT 3
  1746. #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR (0x1<<4)
  1747. #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR_SHIFT 4
  1748. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1 (0x7FF<<5)
  1749. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1_SHIFT 5
  1750. u16 config_flags;
  1751. #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REMOVAL_ENABLE (0x1<<0)
  1752. #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REMOVAL_ENABLE_SHIFT 0
  1753. #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE (0x1<<1)
  1754. #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE_SHIFT 1
  1755. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0 (0x3FFF<<2)
  1756. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0_SHIFT 2
  1757. #elif defined(__LITTLE_ENDIAN)
  1758. u16 config_flags;
  1759. #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REMOVAL_ENABLE (0x1<<0)
  1760. #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REMOVAL_ENABLE_SHIFT 0
  1761. #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE (0x1<<1)
  1762. #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE_SHIFT 1
  1763. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0 (0x3FFF<<2)
  1764. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0_SHIFT 2
  1765. u16 drop_flags;
  1766. #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR (0x1<<0)
  1767. #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR_SHIFT 0
  1768. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR (0x1<<1)
  1769. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR_SHIFT 1
  1770. #define TSTORM_ETH_CLIENT_CONFIG_DROP_MAC_ERR (0x1<<2)
  1771. #define TSTORM_ETH_CLIENT_CONFIG_DROP_MAC_ERR_SHIFT 2
  1772. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0 (0x1<<3)
  1773. #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0_SHIFT 3
  1774. #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR (0x1<<4)
  1775. #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR_SHIFT 4
  1776. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1 (0x7FF<<5)
  1777. #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1_SHIFT 5
  1778. #endif
  1779. };
  1780. /*
  1781. * MAC filtering configuration parameters per port in Tstorm
  1782. */
  1783. struct tstorm_eth_mac_filter_config {
  1784. u32 ucast_drop_all;
  1785. u32 ucast_accept_all;
  1786. u32 mcast_drop_all;
  1787. u32 mcast_accept_all;
  1788. u32 bcast_drop_all;
  1789. u32 bcast_accept_all;
  1790. u32 strict_vlan;
  1791. u32 __secondary_vlan_clients;
  1792. };
  1793. struct rate_shaping_per_protocol {
  1794. #if defined(__BIG_ENDIAN)
  1795. u16 reserved0;
  1796. u16 protocol_rate;
  1797. #elif defined(__LITTLE_ENDIAN)
  1798. u16 protocol_rate;
  1799. u16 reserved0;
  1800. #endif
  1801. u32 protocol_quota;
  1802. s32 current_credit;
  1803. u32 reserved;
  1804. };
  1805. struct rate_shaping_vars {
  1806. struct rate_shaping_per_protocol protocol_vars[NUM_OF_PROTOCOLS];
  1807. u32 pause_mask;
  1808. u32 periodic_stop;
  1809. u32 rs_periodic_timeout;
  1810. u32 rs_threshold;
  1811. u32 last_periodic_time;
  1812. u32 reserved;
  1813. };
  1814. struct fairness_per_protocol {
  1815. u32 credit_delta;
  1816. s32 fair_credit;
  1817. #if defined(__BIG_ENDIAN)
  1818. u16 reserved0;
  1819. u8 state;
  1820. u8 weight;
  1821. #elif defined(__LITTLE_ENDIAN)
  1822. u8 weight;
  1823. u8 state;
  1824. u16 reserved0;
  1825. #endif
  1826. u32 reserved1;
  1827. };
  1828. struct fairness_vars {
  1829. struct fairness_per_protocol protocol_vars[NUM_OF_PROTOCOLS];
  1830. u32 upper_bound;
  1831. u32 port_rate;
  1832. u32 pause_mask;
  1833. u32 fair_threshold;
  1834. };
  1835. struct safc_struct {
  1836. u32 cur_pause_mask;
  1837. u32 expire_time;
  1838. #if defined(__BIG_ENDIAN)
  1839. u16 reserved0;
  1840. u8 cur_cos_types;
  1841. u8 safc_timeout_usec;
  1842. #elif defined(__LITTLE_ENDIAN)
  1843. u8 safc_timeout_usec;
  1844. u8 cur_cos_types;
  1845. u16 reserved0;
  1846. #endif
  1847. u32 reserved1;
  1848. };
  1849. struct demo_struct {
  1850. u8 con_number[NUM_OF_PROTOCOLS];
  1851. #if defined(__BIG_ENDIAN)
  1852. u8 reserved1;
  1853. u8 fairness_enable;
  1854. u8 rate_shaping_enable;
  1855. u8 cmng_enable;
  1856. #elif defined(__LITTLE_ENDIAN)
  1857. u8 cmng_enable;
  1858. u8 rate_shaping_enable;
  1859. u8 fairness_enable;
  1860. u8 reserved1;
  1861. #endif
  1862. };
  1863. struct cmng_struct {
  1864. struct rate_shaping_vars rs_vars;
  1865. struct fairness_vars fair_vars;
  1866. struct safc_struct safc_vars;
  1867. struct demo_struct demo_vars;
  1868. };
  1869. struct cos_to_protocol {
  1870. u8 mask[MAX_COS_NUMBER];
  1871. };
  1872. /*
  1873. * Common statistics collected by the Xstorm (per port)
  1874. */
  1875. struct xstorm_common_stats {
  1876. struct regpair total_sent_bytes;
  1877. u32 total_sent_pkts;
  1878. u32 unicast_pkts_sent;
  1879. struct regpair unicast_bytes_sent;
  1880. struct regpair multicast_bytes_sent;
  1881. u32 multicast_pkts_sent;
  1882. u32 broadcast_pkts_sent;
  1883. struct regpair broadcast_bytes_sent;
  1884. struct regpair done;
  1885. };
  1886. /*
  1887. * Protocol-common statistics collected by the Tstorm (per client)
  1888. */
  1889. struct tstorm_per_client_stats {
  1890. struct regpair total_rcv_bytes;
  1891. struct regpair rcv_unicast_bytes;
  1892. struct regpair rcv_broadcast_bytes;
  1893. struct regpair rcv_multicast_bytes;
  1894. struct regpair rcv_error_bytes;
  1895. u32 checksum_discard;
  1896. u32 packets_too_big_discard;
  1897. u32 total_rcv_pkts;
  1898. u32 rcv_unicast_pkts;
  1899. u32 rcv_broadcast_pkts;
  1900. u32 rcv_multicast_pkts;
  1901. u32 no_buff_discard;
  1902. u32 ttl0_discard;
  1903. u32 mac_discard;
  1904. u32 reserved;
  1905. };
  1906. /*
  1907. * Protocol-common statistics collected by the Tstorm (per port)
  1908. */
  1909. struct tstorm_common_stats {
  1910. struct tstorm_per_client_stats client_statistics[MAX_T_STAT_COUNTER_ID];
  1911. u32 mac_filter_discard;
  1912. u32 xxoverflow_discard;
  1913. u32 brb_truncate_discard;
  1914. u32 reserved;
  1915. struct regpair done;
  1916. };
  1917. /*
  1918. * Eth statistics query sturcture for the eth_stats_quesry ramrod
  1919. */
  1920. struct eth_stats_query {
  1921. struct xstorm_common_stats xstorm_common;
  1922. struct tstorm_common_stats tstorm_common;
  1923. };
  1924. /*
  1925. * FW version stored in the Xstorm RAM
  1926. */
  1927. struct fw_version {
  1928. #if defined(__BIG_ENDIAN)
  1929. u16 patch;
  1930. u8 primary;
  1931. u8 client;
  1932. #elif defined(__LITTLE_ENDIAN)
  1933. u8 client;
  1934. u8 primary;
  1935. u16 patch;
  1936. #endif
  1937. u32 flags;
  1938. #define FW_VERSION_OPTIMIZED (0x1<<0)
  1939. #define FW_VERSION_OPTIMIZED_SHIFT 0
  1940. #define FW_VERSION_BIG_ENDIEN (0x1<<1)
  1941. #define FW_VERSION_BIG_ENDIEN_SHIFT 1
  1942. #define __FW_VERSION_RESERVED (0x3FFFFFFF<<2)
  1943. #define __FW_VERSION_RESERVED_SHIFT 2
  1944. };
  1945. /*
  1946. * FW version stored in first line of pram
  1947. */
  1948. struct pram_fw_version {
  1949. #if defined(__BIG_ENDIAN)
  1950. u16 patch;
  1951. u8 primary;
  1952. u8 client;
  1953. #elif defined(__LITTLE_ENDIAN)
  1954. u8 client;
  1955. u8 primary;
  1956. u16 patch;
  1957. #endif
  1958. u8 flags;
  1959. #define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
  1960. #define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
  1961. #define PRAM_FW_VERSION_STORM_ID (0x3<<1)
  1962. #define PRAM_FW_VERSION_STORM_ID_SHIFT 1
  1963. #define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
  1964. #define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
  1965. #define __PRAM_FW_VERSION_RESERVED0 (0xF<<4)
  1966. #define __PRAM_FW_VERSION_RESERVED0_SHIFT 4
  1967. };
  1968. /*
  1969. * The send queue element
  1970. */
  1971. struct slow_path_element {
  1972. struct spe_hdr hdr;
  1973. u8 protocol_data[8];
  1974. };
  1975. /*
  1976. * eth/toe flags that indicate if to query
  1977. */
  1978. struct stats_indication_flags {
  1979. u32 collect_eth;
  1980. u32 collect_toe;
  1981. };