radeon_irq.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315
  1. /* radeon_irq.c -- IRQ handling for radeon -*- linux-c -*- */
  2. /*
  3. * Copyright (C) The Weather Channel, Inc. 2002. All Rights Reserved.
  4. *
  5. * The Weather Channel (TM) funded Tungsten Graphics to develop the
  6. * initial release of the Radeon 8500 driver under the XFree86 license.
  7. * This notice must be preserved.
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a
  10. * copy of this software and associated documentation files (the "Software"),
  11. * to deal in the Software without restriction, including without limitation
  12. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the
  14. * Software is furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the next
  17. * paragraph) shall be included in all copies or substantial portions of the
  18. * Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  21. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  23. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  24. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  25. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  26. * DEALINGS IN THE SOFTWARE.
  27. *
  28. * Authors:
  29. * Keith Whitwell <keith@tungstengraphics.com>
  30. * Michel Dänzer <michel@daenzer.net>
  31. */
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. static void radeon_irq_set_state(struct drm_device *dev, u32 mask, int state)
  37. {
  38. drm_radeon_private_t *dev_priv = dev->dev_private;
  39. if (state)
  40. dev_priv->irq_enable_reg |= mask;
  41. else
  42. dev_priv->irq_enable_reg &= ~mask;
  43. RADEON_WRITE(RADEON_GEN_INT_CNTL, dev_priv->irq_enable_reg);
  44. }
  45. int radeon_enable_vblank(struct drm_device *dev, int crtc)
  46. {
  47. switch (crtc) {
  48. case 0:
  49. radeon_irq_set_state(dev, RADEON_CRTC_VBLANK_MASK, 1);
  50. break;
  51. case 1:
  52. radeon_irq_set_state(dev, RADEON_CRTC2_VBLANK_MASK, 1);
  53. break;
  54. default:
  55. DRM_ERROR("tried to enable vblank on non-existent crtc %d\n",
  56. crtc);
  57. return EINVAL;
  58. }
  59. return 0;
  60. }
  61. void radeon_disable_vblank(struct drm_device *dev, int crtc)
  62. {
  63. switch (crtc) {
  64. case 0:
  65. radeon_irq_set_state(dev, RADEON_CRTC_VBLANK_MASK, 0);
  66. break;
  67. case 1:
  68. radeon_irq_set_state(dev, RADEON_CRTC2_VBLANK_MASK, 0);
  69. break;
  70. default:
  71. DRM_ERROR("tried to enable vblank on non-existent crtc %d\n",
  72. crtc);
  73. break;
  74. }
  75. }
  76. static __inline__ u32 radeon_acknowledge_irqs(drm_radeon_private_t * dev_priv)
  77. {
  78. u32 irqs = RADEON_READ(RADEON_GEN_INT_STATUS) &
  79. (RADEON_SW_INT_TEST | RADEON_CRTC_VBLANK_STAT |
  80. RADEON_CRTC2_VBLANK_STAT);
  81. if (irqs)
  82. RADEON_WRITE(RADEON_GEN_INT_STATUS, irqs);
  83. return irqs;
  84. }
  85. /* Interrupts - Used for device synchronization and flushing in the
  86. * following circumstances:
  87. *
  88. * - Exclusive FB access with hw idle:
  89. * - Wait for GUI Idle (?) interrupt, then do normal flush.
  90. *
  91. * - Frame throttling, NV_fence:
  92. * - Drop marker irq's into command stream ahead of time.
  93. * - Wait on irq's with lock *not held*
  94. * - Check each for termination condition
  95. *
  96. * - Internally in cp_getbuffer, etc:
  97. * - as above, but wait with lock held???
  98. *
  99. * NOTE: These functions are misleadingly named -- the irq's aren't
  100. * tied to dma at all, this is just a hangover from dri prehistory.
  101. */
  102. irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS)
  103. {
  104. struct drm_device *dev = (struct drm_device *) arg;
  105. drm_radeon_private_t *dev_priv =
  106. (drm_radeon_private_t *) dev->dev_private;
  107. u32 stat;
  108. /* Only consider the bits we're interested in - others could be used
  109. * outside the DRM
  110. */
  111. stat = radeon_acknowledge_irqs(dev_priv);
  112. if (!stat)
  113. return IRQ_NONE;
  114. stat &= dev_priv->irq_enable_reg;
  115. /* SW interrupt */
  116. if (stat & RADEON_SW_INT_TEST)
  117. DRM_WAKEUP(&dev_priv->swi_queue);
  118. /* VBLANK interrupt */
  119. if (stat & RADEON_CRTC_VBLANK_STAT)
  120. drm_handle_vblank(dev, 0);
  121. if (stat & RADEON_CRTC2_VBLANK_STAT)
  122. drm_handle_vblank(dev, 1);
  123. return IRQ_HANDLED;
  124. }
  125. static int radeon_emit_irq(struct drm_device * dev)
  126. {
  127. drm_radeon_private_t *dev_priv = dev->dev_private;
  128. unsigned int ret;
  129. RING_LOCALS;
  130. atomic_inc(&dev_priv->swi_emitted);
  131. ret = atomic_read(&dev_priv->swi_emitted);
  132. BEGIN_RING(4);
  133. OUT_RING_REG(RADEON_LAST_SWI_REG, ret);
  134. OUT_RING_REG(RADEON_GEN_INT_STATUS, RADEON_SW_INT_FIRE);
  135. ADVANCE_RING();
  136. COMMIT_RING();
  137. return ret;
  138. }
  139. static int radeon_wait_irq(struct drm_device * dev, int swi_nr)
  140. {
  141. drm_radeon_private_t *dev_priv =
  142. (drm_radeon_private_t *) dev->dev_private;
  143. int ret = 0;
  144. if (RADEON_READ(RADEON_LAST_SWI_REG) >= swi_nr)
  145. return 0;
  146. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  147. DRM_WAIT_ON(ret, dev_priv->swi_queue, 3 * DRM_HZ,
  148. RADEON_READ(RADEON_LAST_SWI_REG) >= swi_nr);
  149. return ret;
  150. }
  151. u32 radeon_get_vblank_counter(struct drm_device *dev, int crtc)
  152. {
  153. drm_radeon_private_t *dev_priv = dev->dev_private;
  154. u32 crtc_cnt_reg, crtc_status_reg;
  155. if (!dev_priv) {
  156. DRM_ERROR("called with no initialization\n");
  157. return -EINVAL;
  158. }
  159. if (crtc == 0) {
  160. crtc_cnt_reg = RADEON_CRTC_CRNT_FRAME;
  161. crtc_status_reg = RADEON_CRTC_STATUS;
  162. } else if (crtc == 1) {
  163. crtc_cnt_reg = RADEON_CRTC2_CRNT_FRAME;
  164. crtc_status_reg = RADEON_CRTC2_STATUS;
  165. } else {
  166. return -EINVAL;
  167. }
  168. return RADEON_READ(crtc_cnt_reg) + (RADEON_READ(crtc_status_reg) & 1);
  169. }
  170. /* Needs the lock as it touches the ring.
  171. */
  172. int radeon_irq_emit(struct drm_device *dev, void *data, struct drm_file *file_priv)
  173. {
  174. drm_radeon_private_t *dev_priv = dev->dev_private;
  175. drm_radeon_irq_emit_t *emit = data;
  176. int result;
  177. LOCK_TEST_WITH_RETURN(dev, file_priv);
  178. if (!dev_priv) {
  179. DRM_ERROR("called with no initialization\n");
  180. return -EINVAL;
  181. }
  182. result = radeon_emit_irq(dev);
  183. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  184. DRM_ERROR("copy_to_user\n");
  185. return -EFAULT;
  186. }
  187. return 0;
  188. }
  189. /* Doesn't need the hardware lock.
  190. */
  191. int radeon_irq_wait(struct drm_device *dev, void *data, struct drm_file *file_priv)
  192. {
  193. drm_radeon_private_t *dev_priv = dev->dev_private;
  194. drm_radeon_irq_wait_t *irqwait = data;
  195. if (!dev_priv) {
  196. DRM_ERROR("called with no initialization\n");
  197. return -EINVAL;
  198. }
  199. return radeon_wait_irq(dev, irqwait->irq_seq);
  200. }
  201. /* drm_dma.h hooks
  202. */
  203. void radeon_driver_irq_preinstall(struct drm_device * dev)
  204. {
  205. drm_radeon_private_t *dev_priv =
  206. (drm_radeon_private_t *) dev->dev_private;
  207. /* Disable *all* interrupts */
  208. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  209. /* Clear bits if they're already high */
  210. radeon_acknowledge_irqs(dev_priv);
  211. }
  212. int radeon_driver_irq_postinstall(struct drm_device * dev)
  213. {
  214. drm_radeon_private_t *dev_priv =
  215. (drm_radeon_private_t *) dev->dev_private;
  216. int ret;
  217. atomic_set(&dev_priv->swi_emitted, 0);
  218. DRM_INIT_WAITQUEUE(&dev_priv->swi_queue);
  219. ret = drm_vblank_init(dev, 2);
  220. if (ret)
  221. return ret;
  222. dev->max_vblank_count = 0x001fffff;
  223. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  224. return 0;
  225. }
  226. void radeon_driver_irq_uninstall(struct drm_device * dev)
  227. {
  228. drm_radeon_private_t *dev_priv =
  229. (drm_radeon_private_t *) dev->dev_private;
  230. if (!dev_priv)
  231. return;
  232. dev_priv->irq_enabled = 0;
  233. /* Disable *all* interrupts */
  234. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  235. }
  236. int radeon_vblank_crtc_get(struct drm_device *dev)
  237. {
  238. drm_radeon_private_t *dev_priv = (drm_radeon_private_t *) dev->dev_private;
  239. u32 flag;
  240. u32 value;
  241. flag = RADEON_READ(RADEON_GEN_INT_CNTL);
  242. value = 0;
  243. if (flag & RADEON_CRTC_VBLANK_MASK)
  244. value |= DRM_RADEON_VBLANK_CRTC1;
  245. if (flag & RADEON_CRTC2_VBLANK_MASK)
  246. value |= DRM_RADEON_VBLANK_CRTC2;
  247. return value;
  248. }
  249. int radeon_vblank_crtc_set(struct drm_device *dev, int64_t value)
  250. {
  251. drm_radeon_private_t *dev_priv = (drm_radeon_private_t *) dev->dev_private;
  252. if (value & ~(DRM_RADEON_VBLANK_CRTC1 | DRM_RADEON_VBLANK_CRTC2)) {
  253. DRM_ERROR("called with invalid crtc 0x%x\n", (unsigned int)value);
  254. return -EINVAL;
  255. }
  256. dev_priv->vblank_crtc = (unsigned int)value;
  257. return 0;
  258. }