i915_dma.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. /* Really want an OS-independent resettable timer. Would like to have
  33. * this loop run for (eg) 3 sec, but have the timer reset every time
  34. * the head pointer changes, so that EBUSY only happens if the ring
  35. * actually stalls for (eg) 3 seconds.
  36. */
  37. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  38. {
  39. drm_i915_private_t *dev_priv = dev->dev_private;
  40. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  41. u32 last_head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  42. int i;
  43. for (i = 0; i < 10000; i++) {
  44. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  45. ring->space = ring->head - (ring->tail + 8);
  46. if (ring->space < 0)
  47. ring->space += ring->Size;
  48. if (ring->space >= n)
  49. return 0;
  50. dev_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  51. if (ring->head != last_head)
  52. i = 0;
  53. last_head = ring->head;
  54. }
  55. return -EBUSY;
  56. }
  57. void i915_kernel_lost_context(struct drm_device * dev)
  58. {
  59. drm_i915_private_t *dev_priv = dev->dev_private;
  60. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  61. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  62. ring->tail = I915_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
  63. ring->space = ring->head - (ring->tail + 8);
  64. if (ring->space < 0)
  65. ring->space += ring->Size;
  66. if (ring->head == ring->tail)
  67. dev_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  68. }
  69. static int i915_dma_cleanup(struct drm_device * dev)
  70. {
  71. drm_i915_private_t *dev_priv = dev->dev_private;
  72. /* Make sure interrupts are disabled here because the uninstall ioctl
  73. * may not have been called from userspace and after dev_private
  74. * is freed, it's too late.
  75. */
  76. if (dev->irq)
  77. drm_irq_uninstall(dev);
  78. if (dev_priv->ring.virtual_start) {
  79. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  80. dev_priv->ring.virtual_start = 0;
  81. dev_priv->ring.map.handle = 0;
  82. dev_priv->ring.map.size = 0;
  83. }
  84. if (dev_priv->status_page_dmah) {
  85. drm_pci_free(dev, dev_priv->status_page_dmah);
  86. dev_priv->status_page_dmah = NULL;
  87. /* Need to rewrite hardware status page */
  88. I915_WRITE(0x02080, 0x1ffff000);
  89. }
  90. if (dev_priv->status_gfx_addr) {
  91. dev_priv->status_gfx_addr = 0;
  92. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  93. I915_WRITE(0x2080, 0x1ffff000);
  94. }
  95. return 0;
  96. }
  97. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  98. {
  99. drm_i915_private_t *dev_priv = dev->dev_private;
  100. dev_priv->sarea = drm_getsarea(dev);
  101. if (!dev_priv->sarea) {
  102. DRM_ERROR("can not find sarea!\n");
  103. i915_dma_cleanup(dev);
  104. return -EINVAL;
  105. }
  106. dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
  107. if (!dev_priv->mmio_map) {
  108. i915_dma_cleanup(dev);
  109. DRM_ERROR("can not find mmio map!\n");
  110. return -EINVAL;
  111. }
  112. dev_priv->sarea_priv = (drm_i915_sarea_t *)
  113. ((u8 *) dev_priv->sarea->handle + init->sarea_priv_offset);
  114. dev_priv->ring.Start = init->ring_start;
  115. dev_priv->ring.End = init->ring_end;
  116. dev_priv->ring.Size = init->ring_size;
  117. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  118. dev_priv->ring.map.offset = init->ring_start;
  119. dev_priv->ring.map.size = init->ring_size;
  120. dev_priv->ring.map.type = 0;
  121. dev_priv->ring.map.flags = 0;
  122. dev_priv->ring.map.mtrr = 0;
  123. drm_core_ioremap(&dev_priv->ring.map, dev);
  124. if (dev_priv->ring.map.handle == NULL) {
  125. i915_dma_cleanup(dev);
  126. DRM_ERROR("can not ioremap virtual address for"
  127. " ring buffer\n");
  128. return -ENOMEM;
  129. }
  130. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  131. dev_priv->cpp = init->cpp;
  132. dev_priv->back_offset = init->back_offset;
  133. dev_priv->front_offset = init->front_offset;
  134. dev_priv->current_page = 0;
  135. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  136. /* We are using separate values as placeholders for mechanisms for
  137. * private backbuffer/depthbuffer usage.
  138. */
  139. dev_priv->use_mi_batchbuffer_start = 0;
  140. if (IS_I965G(dev)) /* 965 doesn't support older method */
  141. dev_priv->use_mi_batchbuffer_start = 1;
  142. /* Allow hardware batchbuffers unless told otherwise.
  143. */
  144. dev_priv->allow_batchbuffer = 1;
  145. /* Program Hardware Status Page */
  146. if (!I915_NEED_GFX_HWS(dev)) {
  147. dev_priv->status_page_dmah =
  148. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
  149. if (!dev_priv->status_page_dmah) {
  150. i915_dma_cleanup(dev);
  151. DRM_ERROR("Can not allocate hardware status page\n");
  152. return -ENOMEM;
  153. }
  154. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  155. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  156. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  157. I915_WRITE(0x02080, dev_priv->dma_status_page);
  158. }
  159. DRM_DEBUG("Enabled hardware status page\n");
  160. return 0;
  161. }
  162. static int i915_dma_resume(struct drm_device * dev)
  163. {
  164. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  165. DRM_DEBUG("%s\n", __func__);
  166. if (!dev_priv->sarea) {
  167. DRM_ERROR("can not find sarea!\n");
  168. return -EINVAL;
  169. }
  170. if (!dev_priv->mmio_map) {
  171. DRM_ERROR("can not find mmio map!\n");
  172. return -EINVAL;
  173. }
  174. if (dev_priv->ring.map.handle == NULL) {
  175. DRM_ERROR("can not ioremap virtual address for"
  176. " ring buffer\n");
  177. return -ENOMEM;
  178. }
  179. /* Program Hardware Status Page */
  180. if (!dev_priv->hw_status_page) {
  181. DRM_ERROR("Can not find hardware status page\n");
  182. return -EINVAL;
  183. }
  184. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  185. if (dev_priv->status_gfx_addr != 0)
  186. I915_WRITE(0x02080, dev_priv->status_gfx_addr);
  187. else
  188. I915_WRITE(0x02080, dev_priv->dma_status_page);
  189. DRM_DEBUG("Enabled hardware status page\n");
  190. return 0;
  191. }
  192. static int i915_dma_init(struct drm_device *dev, void *data,
  193. struct drm_file *file_priv)
  194. {
  195. drm_i915_init_t *init = data;
  196. int retcode = 0;
  197. switch (init->func) {
  198. case I915_INIT_DMA:
  199. retcode = i915_initialize(dev, init);
  200. break;
  201. case I915_CLEANUP_DMA:
  202. retcode = i915_dma_cleanup(dev);
  203. break;
  204. case I915_RESUME_DMA:
  205. retcode = i915_dma_resume(dev);
  206. break;
  207. default:
  208. retcode = -EINVAL;
  209. break;
  210. }
  211. return retcode;
  212. }
  213. /* Implement basically the same security restrictions as hardware does
  214. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  215. *
  216. * Most of the calculations below involve calculating the size of a
  217. * particular instruction. It's important to get the size right as
  218. * that tells us where the next instruction to check is. Any illegal
  219. * instruction detected will be given a size of zero, which is a
  220. * signal to abort the rest of the buffer.
  221. */
  222. static int do_validate_cmd(int cmd)
  223. {
  224. switch (((cmd >> 29) & 0x7)) {
  225. case 0x0:
  226. switch ((cmd >> 23) & 0x3f) {
  227. case 0x0:
  228. return 1; /* MI_NOOP */
  229. case 0x4:
  230. return 1; /* MI_FLUSH */
  231. default:
  232. return 0; /* disallow everything else */
  233. }
  234. break;
  235. case 0x1:
  236. return 0; /* reserved */
  237. case 0x2:
  238. return (cmd & 0xff) + 2; /* 2d commands */
  239. case 0x3:
  240. if (((cmd >> 24) & 0x1f) <= 0x18)
  241. return 1;
  242. switch ((cmd >> 24) & 0x1f) {
  243. case 0x1c:
  244. return 1;
  245. case 0x1d:
  246. switch ((cmd >> 16) & 0xff) {
  247. case 0x3:
  248. return (cmd & 0x1f) + 2;
  249. case 0x4:
  250. return (cmd & 0xf) + 2;
  251. default:
  252. return (cmd & 0xffff) + 2;
  253. }
  254. case 0x1e:
  255. if (cmd & (1 << 23))
  256. return (cmd & 0xffff) + 1;
  257. else
  258. return 1;
  259. case 0x1f:
  260. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  261. return (cmd & 0x1ffff) + 2;
  262. else if (cmd & (1 << 17)) /* indirect random */
  263. if ((cmd & 0xffff) == 0)
  264. return 0; /* unknown length, too hard */
  265. else
  266. return (((cmd & 0xffff) + 1) / 2) + 1;
  267. else
  268. return 2; /* indirect sequential */
  269. default:
  270. return 0;
  271. }
  272. default:
  273. return 0;
  274. }
  275. return 0;
  276. }
  277. static int validate_cmd(int cmd)
  278. {
  279. int ret = do_validate_cmd(cmd);
  280. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  281. return ret;
  282. }
  283. static int i915_emit_cmds(struct drm_device * dev, int __user * buffer, int dwords)
  284. {
  285. drm_i915_private_t *dev_priv = dev->dev_private;
  286. int i;
  287. RING_LOCALS;
  288. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  289. return -EINVAL;
  290. BEGIN_LP_RING((dwords+1)&~1);
  291. for (i = 0; i < dwords;) {
  292. int cmd, sz;
  293. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  294. return -EINVAL;
  295. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  296. return -EINVAL;
  297. OUT_RING(cmd);
  298. while (++i, --sz) {
  299. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  300. sizeof(cmd))) {
  301. return -EINVAL;
  302. }
  303. OUT_RING(cmd);
  304. }
  305. }
  306. if (dwords & 1)
  307. OUT_RING(0);
  308. ADVANCE_LP_RING();
  309. return 0;
  310. }
  311. static int i915_emit_box(struct drm_device * dev,
  312. struct drm_clip_rect __user * boxes,
  313. int i, int DR1, int DR4)
  314. {
  315. drm_i915_private_t *dev_priv = dev->dev_private;
  316. struct drm_clip_rect box;
  317. RING_LOCALS;
  318. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  319. return -EFAULT;
  320. }
  321. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  322. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  323. box.x1, box.y1, box.x2, box.y2);
  324. return -EINVAL;
  325. }
  326. if (IS_I965G(dev)) {
  327. BEGIN_LP_RING(4);
  328. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  329. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  330. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  331. OUT_RING(DR4);
  332. ADVANCE_LP_RING();
  333. } else {
  334. BEGIN_LP_RING(6);
  335. OUT_RING(GFX_OP_DRAWRECT_INFO);
  336. OUT_RING(DR1);
  337. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  338. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  339. OUT_RING(DR4);
  340. OUT_RING(0);
  341. ADVANCE_LP_RING();
  342. }
  343. return 0;
  344. }
  345. /* XXX: Emitting the counter should really be moved to part of the IRQ
  346. * emit. For now, do it in both places:
  347. */
  348. static void i915_emit_breadcrumb(struct drm_device *dev)
  349. {
  350. drm_i915_private_t *dev_priv = dev->dev_private;
  351. RING_LOCALS;
  352. if (++dev_priv->counter > BREADCRUMB_MASK) {
  353. dev_priv->counter = 1;
  354. DRM_DEBUG("Breadcrumb counter wrapped around\n");
  355. }
  356. if (dev_priv->sarea_priv)
  357. dev_priv->sarea_priv->last_enqueue = dev_priv->counter;
  358. BEGIN_LP_RING(4);
  359. OUT_RING(CMD_STORE_DWORD_IDX);
  360. OUT_RING(20);
  361. OUT_RING(dev_priv->counter);
  362. OUT_RING(0);
  363. ADVANCE_LP_RING();
  364. }
  365. int i915_emit_mi_flush(struct drm_device *dev, uint32_t flush)
  366. {
  367. drm_i915_private_t *dev_priv = dev->dev_private;
  368. uint32_t flush_cmd = CMD_MI_FLUSH;
  369. RING_LOCALS;
  370. flush_cmd |= flush;
  371. i915_kernel_lost_context(dev);
  372. BEGIN_LP_RING(4);
  373. OUT_RING(flush_cmd);
  374. OUT_RING(0);
  375. OUT_RING(0);
  376. OUT_RING(0);
  377. ADVANCE_LP_RING();
  378. return 0;
  379. }
  380. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  381. drm_i915_cmdbuffer_t * cmd)
  382. {
  383. int nbox = cmd->num_cliprects;
  384. int i = 0, count, ret;
  385. if (cmd->sz & 0x3) {
  386. DRM_ERROR("alignment");
  387. return -EINVAL;
  388. }
  389. i915_kernel_lost_context(dev);
  390. count = nbox ? nbox : 1;
  391. for (i = 0; i < count; i++) {
  392. if (i < nbox) {
  393. ret = i915_emit_box(dev, cmd->cliprects, i,
  394. cmd->DR1, cmd->DR4);
  395. if (ret)
  396. return ret;
  397. }
  398. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  399. if (ret)
  400. return ret;
  401. }
  402. i915_emit_breadcrumb(dev);
  403. return 0;
  404. }
  405. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  406. drm_i915_batchbuffer_t * batch)
  407. {
  408. drm_i915_private_t *dev_priv = dev->dev_private;
  409. struct drm_clip_rect __user *boxes = batch->cliprects;
  410. int nbox = batch->num_cliprects;
  411. int i = 0, count;
  412. RING_LOCALS;
  413. if ((batch->start | batch->used) & 0x7) {
  414. DRM_ERROR("alignment");
  415. return -EINVAL;
  416. }
  417. i915_kernel_lost_context(dev);
  418. count = nbox ? nbox : 1;
  419. for (i = 0; i < count; i++) {
  420. if (i < nbox) {
  421. int ret = i915_emit_box(dev, boxes, i,
  422. batch->DR1, batch->DR4);
  423. if (ret)
  424. return ret;
  425. }
  426. if (dev_priv->use_mi_batchbuffer_start) {
  427. BEGIN_LP_RING(2);
  428. if (IS_I965G(dev)) {
  429. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  430. OUT_RING(batch->start);
  431. } else {
  432. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  433. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  434. }
  435. ADVANCE_LP_RING();
  436. } else {
  437. BEGIN_LP_RING(4);
  438. OUT_RING(MI_BATCH_BUFFER);
  439. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  440. OUT_RING(batch->start + batch->used - 4);
  441. OUT_RING(0);
  442. ADVANCE_LP_RING();
  443. }
  444. }
  445. i915_emit_breadcrumb(dev);
  446. return 0;
  447. }
  448. static void i915_do_dispatch_flip(struct drm_device * dev, int plane, int sync)
  449. {
  450. drm_i915_private_t *dev_priv = dev->dev_private;
  451. u32 num_pages, current_page, next_page, dspbase;
  452. int shift = 2 * plane, x, y;
  453. RING_LOCALS;
  454. /* Calculate display base offset */
  455. num_pages = dev_priv->sarea_priv->third_handle ? 3 : 2;
  456. current_page = (dev_priv->sarea_priv->pf_current_page >> shift) & 0x3;
  457. next_page = (current_page + 1) % num_pages;
  458. switch (next_page) {
  459. default:
  460. case 0:
  461. dspbase = dev_priv->sarea_priv->front_offset;
  462. break;
  463. case 1:
  464. dspbase = dev_priv->sarea_priv->back_offset;
  465. break;
  466. case 2:
  467. dspbase = dev_priv->sarea_priv->third_offset;
  468. break;
  469. }
  470. if (plane == 0) {
  471. x = dev_priv->sarea_priv->planeA_x;
  472. y = dev_priv->sarea_priv->planeA_y;
  473. } else {
  474. x = dev_priv->sarea_priv->planeB_x;
  475. y = dev_priv->sarea_priv->planeB_y;
  476. }
  477. dspbase += (y * dev_priv->sarea_priv->pitch + x) * dev_priv->cpp;
  478. DRM_DEBUG("plane=%d current_page=%d dspbase=0x%x\n", plane, current_page,
  479. dspbase);
  480. BEGIN_LP_RING(4);
  481. OUT_RING(sync ? 0 :
  482. (MI_WAIT_FOR_EVENT | (plane ? MI_WAIT_FOR_PLANE_B_FLIP :
  483. MI_WAIT_FOR_PLANE_A_FLIP)));
  484. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | (sync ? 0 : ASYNC_FLIP) |
  485. (plane ? DISPLAY_PLANE_B : DISPLAY_PLANE_A));
  486. OUT_RING(dev_priv->sarea_priv->pitch * dev_priv->cpp);
  487. OUT_RING(dspbase);
  488. ADVANCE_LP_RING();
  489. dev_priv->sarea_priv->pf_current_page &= ~(0x3 << shift);
  490. dev_priv->sarea_priv->pf_current_page |= next_page << shift;
  491. }
  492. void i915_dispatch_flip(struct drm_device * dev, int planes, int sync)
  493. {
  494. drm_i915_private_t *dev_priv = dev->dev_private;
  495. int i;
  496. DRM_DEBUG("planes=0x%x pfCurrentPage=%d\n",
  497. planes, dev_priv->sarea_priv->pf_current_page);
  498. i915_emit_mi_flush(dev, MI_READ_FLUSH | MI_EXE_FLUSH);
  499. for (i = 0; i < 2; i++)
  500. if (planes & (1 << i))
  501. i915_do_dispatch_flip(dev, i, sync);
  502. i915_emit_breadcrumb(dev);
  503. }
  504. static int i915_quiescent(struct drm_device * dev)
  505. {
  506. drm_i915_private_t *dev_priv = dev->dev_private;
  507. i915_kernel_lost_context(dev);
  508. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  509. }
  510. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  511. struct drm_file *file_priv)
  512. {
  513. LOCK_TEST_WITH_RETURN(dev, file_priv);
  514. return i915_quiescent(dev);
  515. }
  516. static int i915_batchbuffer(struct drm_device *dev, void *data,
  517. struct drm_file *file_priv)
  518. {
  519. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  520. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  521. dev_priv->sarea_priv;
  522. drm_i915_batchbuffer_t *batch = data;
  523. int ret;
  524. if (!dev_priv->allow_batchbuffer) {
  525. DRM_ERROR("Batchbuffer ioctl disabled\n");
  526. return -EINVAL;
  527. }
  528. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  529. batch->start, batch->used, batch->num_cliprects);
  530. LOCK_TEST_WITH_RETURN(dev, file_priv);
  531. if (batch->num_cliprects && DRM_VERIFYAREA_READ(batch->cliprects,
  532. batch->num_cliprects *
  533. sizeof(struct drm_clip_rect)))
  534. return -EFAULT;
  535. ret = i915_dispatch_batchbuffer(dev, batch);
  536. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  537. return ret;
  538. }
  539. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  540. struct drm_file *file_priv)
  541. {
  542. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  543. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  544. dev_priv->sarea_priv;
  545. drm_i915_cmdbuffer_t *cmdbuf = data;
  546. int ret;
  547. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  548. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  549. LOCK_TEST_WITH_RETURN(dev, file_priv);
  550. if (cmdbuf->num_cliprects &&
  551. DRM_VERIFYAREA_READ(cmdbuf->cliprects,
  552. cmdbuf->num_cliprects *
  553. sizeof(struct drm_clip_rect))) {
  554. DRM_ERROR("Fault accessing cliprects\n");
  555. return -EFAULT;
  556. }
  557. ret = i915_dispatch_cmdbuffer(dev, cmdbuf);
  558. if (ret) {
  559. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  560. return ret;
  561. }
  562. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  563. return 0;
  564. }
  565. static int i915_do_cleanup_pageflip(struct drm_device * dev)
  566. {
  567. drm_i915_private_t *dev_priv = dev->dev_private;
  568. int i, planes, num_pages = dev_priv->sarea_priv->third_handle ? 3 : 2;
  569. DRM_DEBUG("\n");
  570. for (i = 0, planes = 0; i < 2; i++)
  571. if (dev_priv->sarea_priv->pf_current_page & (0x3 << (2 * i))) {
  572. dev_priv->sarea_priv->pf_current_page =
  573. (dev_priv->sarea_priv->pf_current_page &
  574. ~(0x3 << (2 * i))) | ((num_pages - 1) << (2 * i));
  575. planes |= 1 << i;
  576. }
  577. if (planes)
  578. i915_dispatch_flip(dev, planes, 0);
  579. return 0;
  580. }
  581. static int i915_flip_bufs(struct drm_device *dev, void *data,
  582. struct drm_file *file_priv)
  583. {
  584. drm_i915_flip_t *param = data;
  585. DRM_DEBUG("\n");
  586. LOCK_TEST_WITH_RETURN(dev, file_priv);
  587. /* This is really planes */
  588. if (param->pipes & ~0x3) {
  589. DRM_ERROR("Invalid planes 0x%x, only <= 0x3 is valid\n",
  590. param->pipes);
  591. return -EINVAL;
  592. }
  593. i915_dispatch_flip(dev, param->pipes, 0);
  594. return 0;
  595. }
  596. static int i915_getparam(struct drm_device *dev, void *data,
  597. struct drm_file *file_priv)
  598. {
  599. drm_i915_private_t *dev_priv = dev->dev_private;
  600. drm_i915_getparam_t *param = data;
  601. int value;
  602. if (!dev_priv) {
  603. DRM_ERROR("called with no initialization\n");
  604. return -EINVAL;
  605. }
  606. switch (param->param) {
  607. case I915_PARAM_IRQ_ACTIVE:
  608. value = dev->irq ? 1 : 0;
  609. break;
  610. case I915_PARAM_ALLOW_BATCHBUFFER:
  611. value = dev_priv->allow_batchbuffer ? 1 : 0;
  612. break;
  613. case I915_PARAM_LAST_DISPATCH:
  614. value = READ_BREADCRUMB(dev_priv);
  615. break;
  616. default:
  617. DRM_ERROR("Unknown parameter %d\n", param->param);
  618. return -EINVAL;
  619. }
  620. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  621. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  622. return -EFAULT;
  623. }
  624. return 0;
  625. }
  626. static int i915_setparam(struct drm_device *dev, void *data,
  627. struct drm_file *file_priv)
  628. {
  629. drm_i915_private_t *dev_priv = dev->dev_private;
  630. drm_i915_setparam_t *param = data;
  631. if (!dev_priv) {
  632. DRM_ERROR("called with no initialization\n");
  633. return -EINVAL;
  634. }
  635. switch (param->param) {
  636. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  637. if (!IS_I965G(dev))
  638. dev_priv->use_mi_batchbuffer_start = param->value;
  639. break;
  640. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  641. dev_priv->tex_lru_log_granularity = param->value;
  642. break;
  643. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  644. dev_priv->allow_batchbuffer = param->value;
  645. break;
  646. default:
  647. DRM_ERROR("unknown parameter %d\n", param->param);
  648. return -EINVAL;
  649. }
  650. return 0;
  651. }
  652. static int i915_set_status_page(struct drm_device *dev, void *data,
  653. struct drm_file *file_priv)
  654. {
  655. drm_i915_private_t *dev_priv = dev->dev_private;
  656. drm_i915_hws_addr_t *hws = data;
  657. if (!I915_NEED_GFX_HWS(dev))
  658. return -EINVAL;
  659. if (!dev_priv) {
  660. DRM_ERROR("called with no initialization\n");
  661. return -EINVAL;
  662. }
  663. printk(KERN_DEBUG "set status page addr 0x%08x\n", (u32)hws->addr);
  664. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  665. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  666. dev_priv->hws_map.size = 4*1024;
  667. dev_priv->hws_map.type = 0;
  668. dev_priv->hws_map.flags = 0;
  669. dev_priv->hws_map.mtrr = 0;
  670. drm_core_ioremap(&dev_priv->hws_map, dev);
  671. if (dev_priv->hws_map.handle == NULL) {
  672. i915_dma_cleanup(dev);
  673. dev_priv->status_gfx_addr = 0;
  674. DRM_ERROR("can not ioremap virtual address for"
  675. " G33 hw status page\n");
  676. return -ENOMEM;
  677. }
  678. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  679. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  680. I915_WRITE(0x02080, dev_priv->status_gfx_addr);
  681. DRM_DEBUG("load hws 0x2080 with gfx mem 0x%x\n",
  682. dev_priv->status_gfx_addr);
  683. DRM_DEBUG("load hws at %p\n", dev_priv->hw_status_page);
  684. return 0;
  685. }
  686. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  687. {
  688. struct drm_i915_private *dev_priv = dev->dev_private;
  689. unsigned long base, size;
  690. int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
  691. /* i915 has 4 more counters */
  692. dev->counters += 4;
  693. dev->types[6] = _DRM_STAT_IRQ;
  694. dev->types[7] = _DRM_STAT_PRIMARY;
  695. dev->types[8] = _DRM_STAT_SECONDARY;
  696. dev->types[9] = _DRM_STAT_DMA;
  697. dev_priv = drm_alloc(sizeof(drm_i915_private_t), DRM_MEM_DRIVER);
  698. if (dev_priv == NULL)
  699. return -ENOMEM;
  700. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  701. dev->dev_private = (void *)dev_priv;
  702. /* Add register map (needed for suspend/resume) */
  703. base = drm_get_resource_start(dev, mmio_bar);
  704. size = drm_get_resource_len(dev, mmio_bar);
  705. ret = drm_addmap(dev, base, size, _DRM_REGISTERS,
  706. _DRM_KERNEL | _DRM_DRIVER,
  707. &dev_priv->mmio_map);
  708. return ret;
  709. }
  710. int i915_driver_unload(struct drm_device *dev)
  711. {
  712. struct drm_i915_private *dev_priv = dev->dev_private;
  713. if (dev_priv->mmio_map)
  714. drm_rmmap(dev, dev_priv->mmio_map);
  715. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  716. DRM_MEM_DRIVER);
  717. return 0;
  718. }
  719. void i915_driver_lastclose(struct drm_device * dev)
  720. {
  721. drm_i915_private_t *dev_priv = dev->dev_private;
  722. if (!dev_priv)
  723. return;
  724. if (drm_getsarea(dev) && dev_priv->sarea_priv)
  725. i915_do_cleanup_pageflip(dev);
  726. if (dev_priv->agp_heap)
  727. i915_mem_takedown(&(dev_priv->agp_heap));
  728. i915_dma_cleanup(dev);
  729. }
  730. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  731. {
  732. drm_i915_private_t *dev_priv = dev->dev_private;
  733. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  734. }
  735. struct drm_ioctl_desc i915_ioctls[] = {
  736. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  737. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  738. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  739. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  740. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  741. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  742. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  743. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  744. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  745. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  746. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  747. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  748. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  749. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  750. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  751. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  752. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH),
  753. };
  754. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  755. /**
  756. * Determine if the device really is AGP or not.
  757. *
  758. * All Intel graphics chipsets are treated as AGP, even if they are really
  759. * PCI-e.
  760. *
  761. * \param dev The device to be tested.
  762. *
  763. * \returns
  764. * A value of 1 is always retured to indictate every i9x5 is AGP.
  765. */
  766. int i915_driver_device_is_agp(struct drm_device * dev)
  767. {
  768. return 1;
  769. }