smpboot.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <asm/acpi.h>
  50. #include <asm/desc.h>
  51. #include <asm/nmi.h>
  52. #include <asm/irq.h>
  53. #include <asm/smp.h>
  54. #include <asm/trampoline.h>
  55. #include <asm/cpu.h>
  56. #include <asm/numa.h>
  57. #include <asm/pgtable.h>
  58. #include <asm/tlbflush.h>
  59. #include <asm/mtrr.h>
  60. #include <asm/nmi.h>
  61. #include <asm/vmi.h>
  62. #include <asm/genapic.h>
  63. #include <linux/mc146818rtc.h>
  64. #include <mach_apic.h>
  65. #include <mach_wakecpu.h>
  66. #include <smpboot_hooks.h>
  67. /*
  68. * FIXME: For x86_64, those are defined in other files. But moving them here,
  69. * would make the setup areas dependent on smp, which is a loss. When we
  70. * integrate apic between arches, we can probably do a better job, but
  71. * right now, they'll stay here -- glommer
  72. */
  73. /* which logical CPU number maps to which CPU (physical APIC ID) */
  74. u16 x86_cpu_to_apicid_init[NR_CPUS] __initdata =
  75. { [0 ... NR_CPUS-1] = BAD_APICID };
  76. void *x86_cpu_to_apicid_early_ptr;
  77. u16 x86_bios_cpu_apicid_init[NR_CPUS] __initdata
  78. = { [0 ... NR_CPUS-1] = BAD_APICID };
  79. void *x86_bios_cpu_apicid_early_ptr;
  80. #ifdef CONFIG_X86_32
  81. u8 apicid_2_node[MAX_APICID];
  82. static int low_mappings;
  83. #endif
  84. /* State of each CPU */
  85. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  86. /* Store all idle threads, this can be reused instead of creating
  87. * a new thread. Also avoids complicated thread destroy functionality
  88. * for idle threads.
  89. */
  90. #ifdef CONFIG_HOTPLUG_CPU
  91. /*
  92. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  93. * removed after init for !CONFIG_HOTPLUG_CPU.
  94. */
  95. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  96. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  97. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  98. #else
  99. struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  100. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  101. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  102. #endif
  103. /* Number of siblings per CPU package */
  104. int smp_num_siblings = 1;
  105. EXPORT_SYMBOL(smp_num_siblings);
  106. /* Last level cache ID of each logical CPU */
  107. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  108. /* bitmap of online cpus */
  109. cpumask_t cpu_online_map __read_mostly;
  110. EXPORT_SYMBOL(cpu_online_map);
  111. cpumask_t cpu_callin_map;
  112. cpumask_t cpu_callout_map;
  113. cpumask_t cpu_possible_map;
  114. EXPORT_SYMBOL(cpu_possible_map);
  115. /* representing HT siblings of each logical CPU */
  116. DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
  117. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  118. /* representing HT and core siblings of each logical CPU */
  119. DEFINE_PER_CPU(cpumask_t, cpu_core_map);
  120. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  121. /* Per CPU bogomips and other parameters */
  122. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  123. EXPORT_PER_CPU_SYMBOL(cpu_info);
  124. static atomic_t init_deasserted;
  125. static int boot_cpu_logical_apicid;
  126. /* representing cpus for which sibling maps can be computed */
  127. static cpumask_t cpu_sibling_setup_map;
  128. /* Set if we find a B stepping CPU */
  129. int __cpuinitdata smp_b_stepping;
  130. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  131. /* which logical CPUs are on which nodes */
  132. cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
  133. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  134. EXPORT_SYMBOL(node_to_cpumask_map);
  135. /* which node each logical CPU is on */
  136. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  137. EXPORT_SYMBOL(cpu_to_node_map);
  138. /* set up a mapping between cpu and node. */
  139. static void map_cpu_to_node(int cpu, int node)
  140. {
  141. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  142. cpu_set(cpu, node_to_cpumask_map[node]);
  143. cpu_to_node_map[cpu] = node;
  144. }
  145. /* undo a mapping between cpu and node. */
  146. static void unmap_cpu_to_node(int cpu)
  147. {
  148. int node;
  149. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  150. for (node = 0; node < MAX_NUMNODES; node++)
  151. cpu_clear(cpu, node_to_cpumask_map[node]);
  152. cpu_to_node_map[cpu] = 0;
  153. }
  154. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  155. #define map_cpu_to_node(cpu, node) ({})
  156. #define unmap_cpu_to_node(cpu) ({})
  157. #endif
  158. #ifdef CONFIG_X86_32
  159. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  160. { [0 ... NR_CPUS-1] = BAD_APICID };
  161. static void map_cpu_to_logical_apicid(void)
  162. {
  163. int cpu = smp_processor_id();
  164. int apicid = logical_smp_processor_id();
  165. int node = apicid_to_node(apicid);
  166. if (!node_online(node))
  167. node = first_online_node;
  168. cpu_2_logical_apicid[cpu] = apicid;
  169. map_cpu_to_node(cpu, node);
  170. }
  171. static void unmap_cpu_to_logical_apicid(int cpu)
  172. {
  173. cpu_2_logical_apicid[cpu] = BAD_APICID;
  174. unmap_cpu_to_node(cpu);
  175. }
  176. #else
  177. #define unmap_cpu_to_logical_apicid(cpu) do {} while (0)
  178. #define map_cpu_to_logical_apicid() do {} while (0)
  179. #endif
  180. /*
  181. * Report back to the Boot Processor.
  182. * Running on AP.
  183. */
  184. static void __cpuinit smp_callin(void)
  185. {
  186. int cpuid, phys_id;
  187. unsigned long timeout;
  188. /*
  189. * If waken up by an INIT in an 82489DX configuration
  190. * we may get here before an INIT-deassert IPI reaches
  191. * our local APIC. We have to wait for the IPI or we'll
  192. * lock up on an APIC access.
  193. */
  194. wait_for_init_deassert(&init_deasserted);
  195. /*
  196. * (This works even if the APIC is not enabled.)
  197. */
  198. phys_id = GET_APIC_ID(read_apic_id());
  199. cpuid = smp_processor_id();
  200. if (cpu_isset(cpuid, cpu_callin_map)) {
  201. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  202. phys_id, cpuid);
  203. }
  204. Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  205. /*
  206. * STARTUP IPIs are fragile beasts as they might sometimes
  207. * trigger some glue motherboard logic. Complete APIC bus
  208. * silence for 1 second, this overestimates the time the
  209. * boot CPU is spending to send the up to 2 STARTUP IPIs
  210. * by a factor of two. This should be enough.
  211. */
  212. /*
  213. * Waiting 2s total for startup (udelay is not yet working)
  214. */
  215. timeout = jiffies + 2*HZ;
  216. while (time_before(jiffies, timeout)) {
  217. /*
  218. * Has the boot CPU finished it's STARTUP sequence?
  219. */
  220. if (cpu_isset(cpuid, cpu_callout_map))
  221. break;
  222. cpu_relax();
  223. }
  224. if (!time_before(jiffies, timeout)) {
  225. panic("%s: CPU%d started up but did not get a callout!\n",
  226. __func__, cpuid);
  227. }
  228. /*
  229. * the boot CPU has finished the init stage and is spinning
  230. * on callin_map until we finish. We are free to set up this
  231. * CPU, first the APIC. (this is probably redundant on most
  232. * boards)
  233. */
  234. Dprintk("CALLIN, before setup_local_APIC().\n");
  235. smp_callin_clear_local_apic();
  236. setup_local_APIC();
  237. end_local_APIC_setup();
  238. map_cpu_to_logical_apicid();
  239. /*
  240. * Get our bogomips.
  241. *
  242. * Need to enable IRQs because it can take longer and then
  243. * the NMI watchdog might kill us.
  244. */
  245. local_irq_enable();
  246. calibrate_delay();
  247. local_irq_disable();
  248. Dprintk("Stack at about %p\n", &cpuid);
  249. /*
  250. * Save our processor parameters
  251. */
  252. smp_store_cpu_info(cpuid);
  253. /*
  254. * Allow the master to continue.
  255. */
  256. cpu_set(cpuid, cpu_callin_map);
  257. }
  258. /*
  259. * Activate a secondary processor.
  260. */
  261. static void __cpuinit start_secondary(void *unused)
  262. {
  263. /*
  264. * Don't put *anything* before cpu_init(), SMP booting is too
  265. * fragile that we want to limit the things done here to the
  266. * most necessary things.
  267. */
  268. #ifdef CONFIG_VMI
  269. vmi_bringup();
  270. #endif
  271. cpu_init();
  272. preempt_disable();
  273. smp_callin();
  274. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  275. barrier();
  276. /*
  277. * Check TSC synchronization with the BP:
  278. */
  279. check_tsc_sync_target();
  280. if (nmi_watchdog == NMI_IO_APIC) {
  281. disable_8259A_irq(0);
  282. enable_NMI_through_LVT0();
  283. enable_8259A_irq(0);
  284. }
  285. #ifdef CONFIG_X86_32
  286. while (low_mappings)
  287. cpu_relax();
  288. __flush_tlb_all();
  289. #endif
  290. /* This must be done before setting cpu_online_map */
  291. set_cpu_sibling_map(raw_smp_processor_id());
  292. wmb();
  293. /*
  294. * We need to hold call_lock, so there is no inconsistency
  295. * between the time smp_call_function() determines number of
  296. * IPI recipients, and the time when the determination is made
  297. * for which cpus receive the IPI. Holding this
  298. * lock helps us to not include this cpu in a currently in progress
  299. * smp_call_function().
  300. */
  301. lock_ipi_call_lock();
  302. #ifdef CONFIG_X86_64
  303. spin_lock(&vector_lock);
  304. /* Setup the per cpu irq handling data structures */
  305. __setup_vector_irq(smp_processor_id());
  306. /*
  307. * Allow the master to continue.
  308. */
  309. spin_unlock(&vector_lock);
  310. #endif
  311. cpu_set(smp_processor_id(), cpu_online_map);
  312. unlock_ipi_call_lock();
  313. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  314. setup_secondary_clock();
  315. wmb();
  316. cpu_idle();
  317. }
  318. #ifdef CONFIG_X86_32
  319. /*
  320. * Everything has been set up for the secondary
  321. * CPUs - they just need to reload everything
  322. * from the task structure
  323. * This function must not return.
  324. */
  325. void __devinit initialize_secondary(void)
  326. {
  327. /*
  328. * We don't actually need to load the full TSS,
  329. * basically just the stack pointer and the ip.
  330. */
  331. asm volatile(
  332. "movl %0,%%esp\n\t"
  333. "jmp *%1"
  334. :
  335. :"m" (current->thread.sp), "m" (current->thread.ip));
  336. }
  337. #endif
  338. static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
  339. {
  340. #ifdef CONFIG_X86_32
  341. /*
  342. * Mask B, Pentium, but not Pentium MMX
  343. */
  344. if (c->x86_vendor == X86_VENDOR_INTEL &&
  345. c->x86 == 5 &&
  346. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  347. c->x86_model <= 3)
  348. /*
  349. * Remember we have B step Pentia with bugs
  350. */
  351. smp_b_stepping = 1;
  352. /*
  353. * Certain Athlons might work (for various values of 'work') in SMP
  354. * but they are not certified as MP capable.
  355. */
  356. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  357. if (num_possible_cpus() == 1)
  358. goto valid_k7;
  359. /* Athlon 660/661 is valid. */
  360. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  361. (c->x86_mask == 1)))
  362. goto valid_k7;
  363. /* Duron 670 is valid */
  364. if ((c->x86_model == 7) && (c->x86_mask == 0))
  365. goto valid_k7;
  366. /*
  367. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  368. * bit. It's worth noting that the A5 stepping (662) of some
  369. * Athlon XP's have the MP bit set.
  370. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  371. * more.
  372. */
  373. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  374. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  375. (c->x86_model > 7))
  376. if (cpu_has_mp)
  377. goto valid_k7;
  378. /* If we get here, not a certified SMP capable AMD system. */
  379. add_taint(TAINT_UNSAFE_SMP);
  380. }
  381. valid_k7:
  382. ;
  383. #endif
  384. }
  385. static void __cpuinit smp_checks(void)
  386. {
  387. if (smp_b_stepping)
  388. printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
  389. "with B stepping processors.\n");
  390. /*
  391. * Don't taint if we are running SMP kernel on a single non-MP
  392. * approved Athlon
  393. */
  394. if (tainted & TAINT_UNSAFE_SMP) {
  395. if (num_online_cpus())
  396. printk(KERN_INFO "WARNING: This combination of AMD"
  397. "processors is not suitable for SMP.\n");
  398. else
  399. tainted &= ~TAINT_UNSAFE_SMP;
  400. }
  401. }
  402. /*
  403. * The bootstrap kernel entry code has set these up. Save them for
  404. * a given CPU
  405. */
  406. void __cpuinit smp_store_cpu_info(int id)
  407. {
  408. struct cpuinfo_x86 *c = &cpu_data(id);
  409. *c = boot_cpu_data;
  410. c->cpu_index = id;
  411. if (id != 0)
  412. identify_secondary_cpu(c);
  413. smp_apply_quirks(c);
  414. }
  415. void __cpuinit set_cpu_sibling_map(int cpu)
  416. {
  417. int i;
  418. struct cpuinfo_x86 *c = &cpu_data(cpu);
  419. cpu_set(cpu, cpu_sibling_setup_map);
  420. if (smp_num_siblings > 1) {
  421. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  422. if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
  423. c->cpu_core_id == cpu_data(i).cpu_core_id) {
  424. cpu_set(i, per_cpu(cpu_sibling_map, cpu));
  425. cpu_set(cpu, per_cpu(cpu_sibling_map, i));
  426. cpu_set(i, per_cpu(cpu_core_map, cpu));
  427. cpu_set(cpu, per_cpu(cpu_core_map, i));
  428. cpu_set(i, c->llc_shared_map);
  429. cpu_set(cpu, cpu_data(i).llc_shared_map);
  430. }
  431. }
  432. } else {
  433. cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
  434. }
  435. cpu_set(cpu, c->llc_shared_map);
  436. if (current_cpu_data.x86_max_cores == 1) {
  437. per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
  438. c->booted_cores = 1;
  439. return;
  440. }
  441. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  442. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  443. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  444. cpu_set(i, c->llc_shared_map);
  445. cpu_set(cpu, cpu_data(i).llc_shared_map);
  446. }
  447. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  448. cpu_set(i, per_cpu(cpu_core_map, cpu));
  449. cpu_set(cpu, per_cpu(cpu_core_map, i));
  450. /*
  451. * Does this new cpu bringup a new core?
  452. */
  453. if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
  454. /*
  455. * for each core in package, increment
  456. * the booted_cores for this new cpu
  457. */
  458. if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
  459. c->booted_cores++;
  460. /*
  461. * increment the core count for all
  462. * the other cpus in this package
  463. */
  464. if (i != cpu)
  465. cpu_data(i).booted_cores++;
  466. } else if (i != cpu && !c->booted_cores)
  467. c->booted_cores = cpu_data(i).booted_cores;
  468. }
  469. }
  470. }
  471. /* maps the cpu to the sched domain representing multi-core */
  472. cpumask_t cpu_coregroup_map(int cpu)
  473. {
  474. struct cpuinfo_x86 *c = &cpu_data(cpu);
  475. /*
  476. * For perf, we return last level cache shared map.
  477. * And for power savings, we return cpu_core_map
  478. */
  479. if (sched_mc_power_savings || sched_smt_power_savings)
  480. return per_cpu(cpu_core_map, cpu);
  481. else
  482. return c->llc_shared_map;
  483. }
  484. #ifdef CONFIG_X86_32
  485. /*
  486. * We are called very early to get the low memory for the
  487. * SMP bootup trampoline page.
  488. */
  489. void __init smp_alloc_memory(void)
  490. {
  491. trampoline_base = alloc_bootmem_low_pages(PAGE_SIZE);
  492. /*
  493. * Has to be in very low memory so we can execute
  494. * real-mode AP code.
  495. */
  496. if (__pa(trampoline_base) >= 0x9F000)
  497. BUG();
  498. }
  499. #endif
  500. static void impress_friends(void)
  501. {
  502. int cpu;
  503. unsigned long bogosum = 0;
  504. /*
  505. * Allow the user to impress friends.
  506. */
  507. Dprintk("Before bogomips.\n");
  508. for_each_possible_cpu(cpu)
  509. if (cpu_isset(cpu, cpu_callout_map))
  510. bogosum += cpu_data(cpu).loops_per_jiffy;
  511. printk(KERN_INFO
  512. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  513. num_online_cpus(),
  514. bogosum/(500000/HZ),
  515. (bogosum/(5000/HZ))%100);
  516. Dprintk("Before bogocount - setting activated=1.\n");
  517. }
  518. static inline void __inquire_remote_apic(int apicid)
  519. {
  520. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  521. char *names[] = { "ID", "VERSION", "SPIV" };
  522. int timeout;
  523. u32 status;
  524. printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
  525. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  526. printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
  527. /*
  528. * Wait for idle.
  529. */
  530. status = safe_apic_wait_icr_idle();
  531. if (status)
  532. printk(KERN_CONT
  533. "a previous APIC delivery may have failed\n");
  534. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  535. apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
  536. timeout = 0;
  537. do {
  538. udelay(100);
  539. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  540. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  541. switch (status) {
  542. case APIC_ICR_RR_VALID:
  543. status = apic_read(APIC_RRR);
  544. printk(KERN_CONT "%08x\n", status);
  545. break;
  546. default:
  547. printk(KERN_CONT "failed\n");
  548. }
  549. }
  550. }
  551. #ifdef WAKE_SECONDARY_VIA_NMI
  552. /*
  553. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  554. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  555. * won't ... remember to clear down the APIC, etc later.
  556. */
  557. static int __devinit
  558. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  559. {
  560. unsigned long send_status, accept_status = 0;
  561. int maxlvt;
  562. /* Target chip */
  563. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
  564. /* Boot on the stack */
  565. /* Kick the second */
  566. apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
  567. Dprintk("Waiting for send to finish...\n");
  568. send_status = safe_apic_wait_icr_idle();
  569. /*
  570. * Give the other CPU some time to accept the IPI.
  571. */
  572. udelay(200);
  573. /*
  574. * Due to the Pentium erratum 3AP.
  575. */
  576. maxlvt = lapic_get_maxlvt();
  577. if (maxlvt > 3) {
  578. apic_read_around(APIC_SPIV);
  579. apic_write(APIC_ESR, 0);
  580. }
  581. accept_status = (apic_read(APIC_ESR) & 0xEF);
  582. Dprintk("NMI sent.\n");
  583. if (send_status)
  584. printk(KERN_ERR "APIC never delivered???\n");
  585. if (accept_status)
  586. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  587. return (send_status | accept_status);
  588. }
  589. #endif /* WAKE_SECONDARY_VIA_NMI */
  590. #ifdef WAKE_SECONDARY_VIA_INIT
  591. static int __devinit
  592. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  593. {
  594. unsigned long send_status, accept_status = 0;
  595. int maxlvt, num_starts, j;
  596. if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
  597. send_status = uv_wakeup_secondary(phys_apicid, start_eip);
  598. atomic_set(&init_deasserted, 1);
  599. return send_status;
  600. }
  601. /*
  602. * Be paranoid about clearing APIC errors.
  603. */
  604. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  605. apic_read_around(APIC_SPIV);
  606. apic_write(APIC_ESR, 0);
  607. apic_read(APIC_ESR);
  608. }
  609. Dprintk("Asserting INIT.\n");
  610. /*
  611. * Turn INIT on target chip
  612. */
  613. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  614. /*
  615. * Send IPI
  616. */
  617. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
  618. | APIC_DM_INIT);
  619. Dprintk("Waiting for send to finish...\n");
  620. send_status = safe_apic_wait_icr_idle();
  621. mdelay(10);
  622. Dprintk("Deasserting INIT.\n");
  623. /* Target chip */
  624. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  625. /* Send IPI */
  626. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  627. Dprintk("Waiting for send to finish...\n");
  628. send_status = safe_apic_wait_icr_idle();
  629. mb();
  630. atomic_set(&init_deasserted, 1);
  631. /*
  632. * Should we send STARTUP IPIs ?
  633. *
  634. * Determine this based on the APIC version.
  635. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  636. */
  637. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  638. num_starts = 2;
  639. else
  640. num_starts = 0;
  641. /*
  642. * Paravirt / VMI wants a startup IPI hook here to set up the
  643. * target processor state.
  644. */
  645. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  646. #ifdef CONFIG_X86_64
  647. (unsigned long)init_rsp);
  648. #else
  649. (unsigned long)stack_start.sp);
  650. #endif
  651. /*
  652. * Run STARTUP IPI loop.
  653. */
  654. Dprintk("#startup loops: %d.\n", num_starts);
  655. maxlvt = lapic_get_maxlvt();
  656. for (j = 1; j <= num_starts; j++) {
  657. Dprintk("Sending STARTUP #%d.\n", j);
  658. apic_read_around(APIC_SPIV);
  659. apic_write(APIC_ESR, 0);
  660. apic_read(APIC_ESR);
  661. Dprintk("After apic_write.\n");
  662. /*
  663. * STARTUP IPI
  664. */
  665. /* Target chip */
  666. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  667. /* Boot on the stack */
  668. /* Kick the second */
  669. apic_write_around(APIC_ICR, APIC_DM_STARTUP
  670. | (start_eip >> 12));
  671. /*
  672. * Give the other CPU some time to accept the IPI.
  673. */
  674. udelay(300);
  675. Dprintk("Startup point 1.\n");
  676. Dprintk("Waiting for send to finish...\n");
  677. send_status = safe_apic_wait_icr_idle();
  678. /*
  679. * Give the other CPU some time to accept the IPI.
  680. */
  681. udelay(200);
  682. /*
  683. * Due to the Pentium erratum 3AP.
  684. */
  685. if (maxlvt > 3) {
  686. apic_read_around(APIC_SPIV);
  687. apic_write(APIC_ESR, 0);
  688. }
  689. accept_status = (apic_read(APIC_ESR) & 0xEF);
  690. if (send_status || accept_status)
  691. break;
  692. }
  693. Dprintk("After Startup.\n");
  694. if (send_status)
  695. printk(KERN_ERR "APIC never delivered???\n");
  696. if (accept_status)
  697. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  698. return (send_status | accept_status);
  699. }
  700. #endif /* WAKE_SECONDARY_VIA_INIT */
  701. struct create_idle {
  702. struct work_struct work;
  703. struct task_struct *idle;
  704. struct completion done;
  705. int cpu;
  706. };
  707. static void __cpuinit do_fork_idle(struct work_struct *work)
  708. {
  709. struct create_idle *c_idle =
  710. container_of(work, struct create_idle, work);
  711. c_idle->idle = fork_idle(c_idle->cpu);
  712. complete(&c_idle->done);
  713. }
  714. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  715. /*
  716. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  717. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  718. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  719. */
  720. {
  721. unsigned long boot_error = 0;
  722. int timeout;
  723. unsigned long start_ip;
  724. unsigned short nmi_high = 0, nmi_low = 0;
  725. struct create_idle c_idle = {
  726. .cpu = cpu,
  727. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  728. };
  729. INIT_WORK(&c_idle.work, do_fork_idle);
  730. #ifdef CONFIG_X86_64
  731. /* allocate memory for gdts of secondary cpus. Hotplug is considered */
  732. if (!cpu_gdt_descr[cpu].address &&
  733. !(cpu_gdt_descr[cpu].address = get_zeroed_page(GFP_KERNEL))) {
  734. printk(KERN_ERR "Failed to allocate GDT for CPU %d\n", cpu);
  735. return -1;
  736. }
  737. /* Allocate node local memory for AP pdas */
  738. if (cpu_pda(cpu) == &boot_cpu_pda[cpu]) {
  739. struct x8664_pda *newpda, *pda;
  740. int node = cpu_to_node(cpu);
  741. pda = cpu_pda(cpu);
  742. newpda = kmalloc_node(sizeof(struct x8664_pda), GFP_ATOMIC,
  743. node);
  744. if (newpda) {
  745. memcpy(newpda, pda, sizeof(struct x8664_pda));
  746. cpu_pda(cpu) = newpda;
  747. } else
  748. printk(KERN_ERR
  749. "Could not allocate node local PDA for CPU %d on node %d\n",
  750. cpu, node);
  751. }
  752. #endif
  753. alternatives_smp_switch(1);
  754. c_idle.idle = get_idle_for_cpu(cpu);
  755. /*
  756. * We can't use kernel_thread since we must avoid to
  757. * reschedule the child.
  758. */
  759. if (c_idle.idle) {
  760. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  761. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  762. init_idle(c_idle.idle, cpu);
  763. goto do_rest;
  764. }
  765. if (!keventd_up() || current_is_keventd())
  766. c_idle.work.func(&c_idle.work);
  767. else {
  768. schedule_work(&c_idle.work);
  769. wait_for_completion(&c_idle.done);
  770. }
  771. if (IS_ERR(c_idle.idle)) {
  772. printk("failed fork for CPU %d\n", cpu);
  773. return PTR_ERR(c_idle.idle);
  774. }
  775. set_idle_for_cpu(cpu, c_idle.idle);
  776. do_rest:
  777. #ifdef CONFIG_X86_32
  778. per_cpu(current_task, cpu) = c_idle.idle;
  779. init_gdt(cpu);
  780. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  781. c_idle.idle->thread.ip = (unsigned long) start_secondary;
  782. /* Stack for startup_32 can be just as for start_secondary onwards */
  783. stack_start.sp = (void *) c_idle.idle->thread.sp;
  784. irq_ctx_init(cpu);
  785. #else
  786. cpu_pda(cpu)->pcurrent = c_idle.idle;
  787. init_rsp = c_idle.idle->thread.sp;
  788. load_sp0(&per_cpu(init_tss, cpu), &c_idle.idle->thread);
  789. initial_code = (unsigned long)start_secondary;
  790. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  791. #endif
  792. /* start_ip had better be page-aligned! */
  793. start_ip = setup_trampoline();
  794. /* So we see what's up */
  795. printk(KERN_INFO "Booting processor %d/%d ip %lx\n",
  796. cpu, apicid, start_ip);
  797. /*
  798. * This grunge runs the startup process for
  799. * the targeted processor.
  800. */
  801. atomic_set(&init_deasserted, 0);
  802. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  803. Dprintk("Setting warm reset code and vector.\n");
  804. store_NMI_vector(&nmi_high, &nmi_low);
  805. smpboot_setup_warm_reset_vector(start_ip);
  806. /*
  807. * Be paranoid about clearing APIC errors.
  808. */
  809. apic_write(APIC_ESR, 0);
  810. apic_read(APIC_ESR);
  811. }
  812. /*
  813. * Starting actual IPI sequence...
  814. */
  815. boot_error = wakeup_secondary_cpu(apicid, start_ip);
  816. if (!boot_error) {
  817. /*
  818. * allow APs to start initializing.
  819. */
  820. Dprintk("Before Callout %d.\n", cpu);
  821. cpu_set(cpu, cpu_callout_map);
  822. Dprintk("After Callout %d.\n", cpu);
  823. /*
  824. * Wait 5s total for a response
  825. */
  826. for (timeout = 0; timeout < 50000; timeout++) {
  827. if (cpu_isset(cpu, cpu_callin_map))
  828. break; /* It has booted */
  829. udelay(100);
  830. }
  831. if (cpu_isset(cpu, cpu_callin_map)) {
  832. /* number CPUs logically, starting from 1 (BSP is 0) */
  833. Dprintk("OK.\n");
  834. printk(KERN_INFO "CPU%d: ", cpu);
  835. print_cpu_info(&cpu_data(cpu));
  836. Dprintk("CPU has booted.\n");
  837. } else {
  838. boot_error = 1;
  839. if (*((volatile unsigned char *)trampoline_base)
  840. == 0xA5)
  841. /* trampoline started but...? */
  842. printk(KERN_ERR "Stuck ??\n");
  843. else
  844. /* trampoline code not run */
  845. printk(KERN_ERR "Not responding.\n");
  846. if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
  847. inquire_remote_apic(apicid);
  848. }
  849. }
  850. if (boot_error) {
  851. /* Try to put things back the way they were before ... */
  852. unmap_cpu_to_logical_apicid(cpu);
  853. #ifdef CONFIG_X86_64
  854. clear_node_cpumask(cpu); /* was set by numa_add_cpu */
  855. #endif
  856. cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
  857. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  858. cpu_clear(cpu, cpu_possible_map);
  859. cpu_clear(cpu, cpu_present_map);
  860. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  861. }
  862. /* mark "stuck" area as not stuck */
  863. *((volatile unsigned long *)trampoline_base) = 0;
  864. /*
  865. * Cleanup possible dangling ends...
  866. */
  867. smpboot_restore_warm_reset_vector();
  868. return boot_error;
  869. }
  870. int __cpuinit native_cpu_up(unsigned int cpu)
  871. {
  872. int apicid = cpu_present_to_apicid(cpu);
  873. unsigned long flags;
  874. int err;
  875. WARN_ON(irqs_disabled());
  876. Dprintk("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  877. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  878. !physid_isset(apicid, phys_cpu_present_map)) {
  879. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  880. return -EINVAL;
  881. }
  882. /*
  883. * Already booted CPU?
  884. */
  885. if (cpu_isset(cpu, cpu_callin_map)) {
  886. Dprintk("do_boot_cpu %d Already started\n", cpu);
  887. return -ENOSYS;
  888. }
  889. /*
  890. * Save current MTRR state in case it was changed since early boot
  891. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  892. */
  893. mtrr_save_state();
  894. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  895. #ifdef CONFIG_X86_32
  896. /* init low mem mapping */
  897. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  898. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  899. flush_tlb_all();
  900. low_mappings = 1;
  901. err = do_boot_cpu(apicid, cpu);
  902. zap_low_mappings();
  903. low_mappings = 0;
  904. #else
  905. err = do_boot_cpu(apicid, cpu);
  906. #endif
  907. if (err) {
  908. Dprintk("do_boot_cpu failed %d\n", err);
  909. return -EIO;
  910. }
  911. /*
  912. * Check TSC synchronization with the AP (keep irqs disabled
  913. * while doing so):
  914. */
  915. local_irq_save(flags);
  916. check_tsc_sync_source(cpu);
  917. local_irq_restore(flags);
  918. while (!cpu_online(cpu)) {
  919. cpu_relax();
  920. touch_nmi_watchdog();
  921. }
  922. return 0;
  923. }
  924. /*
  925. * Fall back to non SMP mode after errors.
  926. *
  927. * RED-PEN audit/test this more. I bet there is more state messed up here.
  928. */
  929. static __init void disable_smp(void)
  930. {
  931. cpu_present_map = cpumask_of_cpu(0);
  932. cpu_possible_map = cpumask_of_cpu(0);
  933. #ifdef CONFIG_X86_32
  934. smpboot_clear_io_apic_irqs();
  935. #endif
  936. if (smp_found_config)
  937. phys_cpu_present_map =
  938. physid_mask_of_physid(boot_cpu_physical_apicid);
  939. else
  940. phys_cpu_present_map = physid_mask_of_physid(0);
  941. map_cpu_to_logical_apicid();
  942. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  943. cpu_set(0, per_cpu(cpu_core_map, 0));
  944. }
  945. /*
  946. * Various sanity checks.
  947. */
  948. static int __init smp_sanity_check(unsigned max_cpus)
  949. {
  950. preempt_disable();
  951. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  952. printk(KERN_WARNING "weird, boot CPU (#%d) not listed"
  953. "by the BIOS.\n", hard_smp_processor_id());
  954. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  955. }
  956. /*
  957. * If we couldn't find an SMP configuration at boot time,
  958. * get out of here now!
  959. */
  960. if (!smp_found_config && !acpi_lapic) {
  961. preempt_enable();
  962. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  963. disable_smp();
  964. if (APIC_init_uniprocessor())
  965. printk(KERN_NOTICE "Local APIC not detected."
  966. " Using dummy APIC emulation.\n");
  967. return -1;
  968. }
  969. /*
  970. * Should not be necessary because the MP table should list the boot
  971. * CPU too, but we do it for the sake of robustness anyway.
  972. */
  973. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  974. printk(KERN_NOTICE
  975. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  976. boot_cpu_physical_apicid);
  977. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  978. }
  979. preempt_enable();
  980. /*
  981. * If we couldn't find a local APIC, then get out of here now!
  982. */
  983. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  984. !cpu_has_apic) {
  985. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  986. boot_cpu_physical_apicid);
  987. printk(KERN_ERR "... forcing use of dummy APIC emulation."
  988. "(tell your hw vendor)\n");
  989. smpboot_clear_io_apic();
  990. return -1;
  991. }
  992. verify_local_APIC();
  993. /*
  994. * If SMP should be disabled, then really disable it!
  995. */
  996. if (!max_cpus) {
  997. printk(KERN_INFO "SMP mode deactivated,"
  998. "forcing use of dummy APIC emulation.\n");
  999. smpboot_clear_io_apic();
  1000. #ifdef CONFIG_X86_32
  1001. connect_bsp_APIC();
  1002. #endif
  1003. setup_local_APIC();
  1004. end_local_APIC_setup();
  1005. return -1;
  1006. }
  1007. return 0;
  1008. }
  1009. static void __init smp_cpu_index_default(void)
  1010. {
  1011. int i;
  1012. struct cpuinfo_x86 *c;
  1013. for_each_possible_cpu(i) {
  1014. c = &cpu_data(i);
  1015. /* mark all to hotplug */
  1016. c->cpu_index = NR_CPUS;
  1017. }
  1018. }
  1019. /*
  1020. * Prepare for SMP bootup. The MP table or ACPI has been read
  1021. * earlier. Just do some sanity checking here and enable APIC mode.
  1022. */
  1023. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  1024. {
  1025. nmi_watchdog_default();
  1026. smp_cpu_index_default();
  1027. current_cpu_data = boot_cpu_data;
  1028. cpu_callin_map = cpumask_of_cpu(0);
  1029. mb();
  1030. /*
  1031. * Setup boot CPU information
  1032. */
  1033. smp_store_cpu_info(0); /* Final full version of the data */
  1034. boot_cpu_logical_apicid = logical_smp_processor_id();
  1035. current_thread_info()->cpu = 0; /* needed? */
  1036. set_cpu_sibling_map(0);
  1037. if (smp_sanity_check(max_cpus) < 0) {
  1038. printk(KERN_INFO "SMP disabled\n");
  1039. disable_smp();
  1040. return;
  1041. }
  1042. preempt_disable();
  1043. if (GET_APIC_ID(read_apic_id()) != boot_cpu_physical_apicid) {
  1044. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  1045. GET_APIC_ID(read_apic_id()), boot_cpu_physical_apicid);
  1046. /* Or can we switch back to PIC here? */
  1047. }
  1048. preempt_enable();
  1049. #ifdef CONFIG_X86_32
  1050. connect_bsp_APIC();
  1051. #endif
  1052. /*
  1053. * Switch from PIC to APIC mode.
  1054. */
  1055. setup_local_APIC();
  1056. #ifdef CONFIG_X86_64
  1057. /*
  1058. * Enable IO APIC before setting up error vector
  1059. */
  1060. if (!skip_ioapic_setup && nr_ioapics)
  1061. enable_IO_APIC();
  1062. #endif
  1063. end_local_APIC_setup();
  1064. map_cpu_to_logical_apicid();
  1065. setup_portio_remap();
  1066. smpboot_setup_io_apic();
  1067. /*
  1068. * Set up local APIC timer on boot CPU.
  1069. */
  1070. printk(KERN_INFO "CPU%d: ", 0);
  1071. print_cpu_info(&cpu_data(0));
  1072. setup_boot_clock();
  1073. }
  1074. /*
  1075. * Early setup to make printk work.
  1076. */
  1077. void __init native_smp_prepare_boot_cpu(void)
  1078. {
  1079. int me = smp_processor_id();
  1080. #ifdef CONFIG_X86_32
  1081. init_gdt(me);
  1082. switch_to_new_gdt();
  1083. #endif
  1084. /* already set me in cpu_online_map in boot_cpu_init() */
  1085. cpu_set(me, cpu_callout_map);
  1086. per_cpu(cpu_state, me) = CPU_ONLINE;
  1087. }
  1088. void __init native_smp_cpus_done(unsigned int max_cpus)
  1089. {
  1090. Dprintk("Boot done.\n");
  1091. impress_friends();
  1092. smp_checks();
  1093. #ifdef CONFIG_X86_IO_APIC
  1094. setup_ioapic_dest();
  1095. #endif
  1096. check_nmi_watchdog();
  1097. }
  1098. #ifdef CONFIG_HOTPLUG_CPU
  1099. # ifdef CONFIG_X86_32
  1100. void cpu_exit_clear(void)
  1101. {
  1102. int cpu = raw_smp_processor_id();
  1103. idle_task_exit();
  1104. cpu_uninit();
  1105. irq_ctx_exit(cpu);
  1106. cpu_clear(cpu, cpu_callout_map);
  1107. cpu_clear(cpu, cpu_callin_map);
  1108. unmap_cpu_to_logical_apicid(cpu);
  1109. }
  1110. # endif /* CONFIG_X86_32 */
  1111. static void remove_siblinginfo(int cpu)
  1112. {
  1113. int sibling;
  1114. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1115. for_each_cpu_mask(sibling, per_cpu(cpu_core_map, cpu)) {
  1116. cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
  1117. /*/
  1118. * last thread sibling in this cpu core going down
  1119. */
  1120. if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
  1121. cpu_data(sibling).booted_cores--;
  1122. }
  1123. for_each_cpu_mask(sibling, per_cpu(cpu_sibling_map, cpu))
  1124. cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
  1125. cpus_clear(per_cpu(cpu_sibling_map, cpu));
  1126. cpus_clear(per_cpu(cpu_core_map, cpu));
  1127. c->phys_proc_id = 0;
  1128. c->cpu_core_id = 0;
  1129. cpu_clear(cpu, cpu_sibling_setup_map);
  1130. }
  1131. static int additional_cpus __initdata = -1;
  1132. static __init int setup_additional_cpus(char *s)
  1133. {
  1134. return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
  1135. }
  1136. early_param("additional_cpus", setup_additional_cpus);
  1137. /*
  1138. * cpu_possible_map should be static, it cannot change as cpu's
  1139. * are onlined, or offlined. The reason is per-cpu data-structures
  1140. * are allocated by some modules at init time, and dont expect to
  1141. * do this dynamically on cpu arrival/departure.
  1142. * cpu_present_map on the other hand can change dynamically.
  1143. * In case when cpu_hotplug is not compiled, then we resort to current
  1144. * behaviour, which is cpu_possible == cpu_present.
  1145. * - Ashok Raj
  1146. *
  1147. * Three ways to find out the number of additional hotplug CPUs:
  1148. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1149. * - The user can overwrite it with additional_cpus=NUM
  1150. * - Otherwise don't reserve additional CPUs.
  1151. * We do this because additional CPUs waste a lot of memory.
  1152. * -AK
  1153. */
  1154. __init void prefill_possible_map(void)
  1155. {
  1156. int i;
  1157. int possible;
  1158. if (additional_cpus == -1) {
  1159. if (disabled_cpus > 0)
  1160. additional_cpus = disabled_cpus;
  1161. else
  1162. additional_cpus = 0;
  1163. }
  1164. possible = num_processors + additional_cpus;
  1165. if (possible > NR_CPUS)
  1166. possible = NR_CPUS;
  1167. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1168. possible, max_t(int, possible - num_processors, 0));
  1169. for (i = 0; i < possible; i++)
  1170. cpu_set(i, cpu_possible_map);
  1171. }
  1172. static void __ref remove_cpu_from_maps(int cpu)
  1173. {
  1174. cpu_clear(cpu, cpu_online_map);
  1175. #ifdef CONFIG_X86_64
  1176. cpu_clear(cpu, cpu_callout_map);
  1177. cpu_clear(cpu, cpu_callin_map);
  1178. /* was set by cpu_init() */
  1179. clear_bit(cpu, (unsigned long *)&cpu_initialized);
  1180. clear_node_cpumask(cpu);
  1181. #endif
  1182. }
  1183. int __cpu_disable(void)
  1184. {
  1185. int cpu = smp_processor_id();
  1186. /*
  1187. * Perhaps use cpufreq to drop frequency, but that could go
  1188. * into generic code.
  1189. *
  1190. * We won't take down the boot processor on i386 due to some
  1191. * interrupts only being able to be serviced by the BSP.
  1192. * Especially so if we're not using an IOAPIC -zwane
  1193. */
  1194. if (cpu == 0)
  1195. return -EBUSY;
  1196. if (nmi_watchdog == NMI_LOCAL_APIC)
  1197. stop_apic_nmi_watchdog(NULL);
  1198. clear_local_APIC();
  1199. /*
  1200. * HACK:
  1201. * Allow any queued timer interrupts to get serviced
  1202. * This is only a temporary solution until we cleanup
  1203. * fixup_irqs as we do for IA64.
  1204. */
  1205. local_irq_enable();
  1206. mdelay(1);
  1207. local_irq_disable();
  1208. remove_siblinginfo(cpu);
  1209. /* It's now safe to remove this processor from the online map */
  1210. remove_cpu_from_maps(cpu);
  1211. fixup_irqs(cpu_online_map);
  1212. return 0;
  1213. }
  1214. void __cpu_die(unsigned int cpu)
  1215. {
  1216. /* We don't do anything here: idle task is faking death itself. */
  1217. unsigned int i;
  1218. for (i = 0; i < 10; i++) {
  1219. /* They ack this in play_dead by setting CPU_DEAD */
  1220. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1221. printk(KERN_INFO "CPU %d is now offline\n", cpu);
  1222. if (1 == num_online_cpus())
  1223. alternatives_smp_switch(0);
  1224. return;
  1225. }
  1226. msleep(100);
  1227. }
  1228. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1229. }
  1230. #else /* ... !CONFIG_HOTPLUG_CPU */
  1231. int __cpu_disable(void)
  1232. {
  1233. return -ENOSYS;
  1234. }
  1235. void __cpu_die(unsigned int cpu)
  1236. {
  1237. /* We said "no" in __cpu_disable */
  1238. BUG();
  1239. }
  1240. #endif
  1241. /*
  1242. * If the BIOS enumerates physical processors before logical,
  1243. * maxcpus=N at enumeration-time can be used to disable HT.
  1244. */
  1245. static int __init parse_maxcpus(char *arg)
  1246. {
  1247. extern unsigned int maxcpus;
  1248. maxcpus = simple_strtoul(arg, NULL, 0);
  1249. return 0;
  1250. }
  1251. early_param("maxcpus", parse_maxcpus);