apic_64.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/ioport.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/acpi_pmtmr.h>
  27. #include <linux/module.h>
  28. #include <asm/atomic.h>
  29. #include <asm/smp.h>
  30. #include <asm/mtrr.h>
  31. #include <asm/mpspec.h>
  32. #include <asm/hpet.h>
  33. #include <asm/pgalloc.h>
  34. #include <asm/nmi.h>
  35. #include <asm/idle.h>
  36. #include <asm/proto.h>
  37. #include <asm/timex.h>
  38. #include <asm/apic.h>
  39. #include <mach_ipi.h>
  40. #include <mach_apic.h>
  41. int disable_apic_timer __cpuinitdata;
  42. static int apic_calibrate_pmtmr __initdata;
  43. int disable_apic;
  44. /* Local APIC timer works in C2 */
  45. int local_apic_timer_c2_ok;
  46. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  47. /*
  48. * Debug level, exported for io_apic.c
  49. */
  50. int apic_verbosity;
  51. static struct resource lapic_resource = {
  52. .name = "Local APIC",
  53. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  54. };
  55. static unsigned int calibration_result;
  56. static int lapic_next_event(unsigned long delta,
  57. struct clock_event_device *evt);
  58. static void lapic_timer_setup(enum clock_event_mode mode,
  59. struct clock_event_device *evt);
  60. static void lapic_timer_broadcast(cpumask_t mask);
  61. static void apic_pm_activate(void);
  62. static struct clock_event_device lapic_clockevent = {
  63. .name = "lapic",
  64. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  65. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  66. .shift = 32,
  67. .set_mode = lapic_timer_setup,
  68. .set_next_event = lapic_next_event,
  69. .broadcast = lapic_timer_broadcast,
  70. .rating = 100,
  71. .irq = -1,
  72. };
  73. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  74. static unsigned long apic_phys;
  75. unsigned long mp_lapic_addr;
  76. DEFINE_PER_CPU(u16, x86_bios_cpu_apicid) = BAD_APICID;
  77. EXPORT_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
  78. unsigned int __cpuinitdata maxcpus = NR_CPUS;
  79. /*
  80. * Get the LAPIC version
  81. */
  82. static inline int lapic_get_version(void)
  83. {
  84. return GET_APIC_VERSION(apic_read(APIC_LVR));
  85. }
  86. /*
  87. * Check, if the APIC is integrated or a seperate chip
  88. */
  89. static inline int lapic_is_integrated(void)
  90. {
  91. return 1;
  92. }
  93. /*
  94. * Check, whether this is a modern or a first generation APIC
  95. */
  96. static int modern_apic(void)
  97. {
  98. /* AMD systems use old APIC versions, so check the CPU */
  99. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  100. boot_cpu_data.x86 >= 0xf)
  101. return 1;
  102. return lapic_get_version() >= 0x14;
  103. }
  104. void apic_wait_icr_idle(void)
  105. {
  106. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  107. cpu_relax();
  108. }
  109. u32 safe_apic_wait_icr_idle(void)
  110. {
  111. u32 send_status;
  112. int timeout;
  113. timeout = 0;
  114. do {
  115. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  116. if (!send_status)
  117. break;
  118. udelay(100);
  119. } while (timeout++ < 1000);
  120. return send_status;
  121. }
  122. /**
  123. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  124. */
  125. void __cpuinit enable_NMI_through_LVT0(void)
  126. {
  127. unsigned int v;
  128. /* unmask and set to NMI */
  129. v = APIC_DM_NMI;
  130. apic_write(APIC_LVT0, v);
  131. }
  132. /**
  133. * lapic_get_maxlvt - get the maximum number of local vector table entries
  134. */
  135. int lapic_get_maxlvt(void)
  136. {
  137. unsigned int v, maxlvt;
  138. v = apic_read(APIC_LVR);
  139. maxlvt = GET_APIC_MAXLVT(v);
  140. return maxlvt;
  141. }
  142. /*
  143. * This function sets up the local APIC timer, with a timeout of
  144. * 'clocks' APIC bus clock. During calibration we actually call
  145. * this function twice on the boot CPU, once with a bogus timeout
  146. * value, second time for real. The other (noncalibrating) CPUs
  147. * call this function only once, with the real, calibrated value.
  148. *
  149. * We do reads before writes even if unnecessary, to get around the
  150. * P5 APIC double write bug.
  151. */
  152. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  153. {
  154. unsigned int lvtt_value, tmp_value;
  155. lvtt_value = LOCAL_TIMER_VECTOR;
  156. if (!oneshot)
  157. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  158. if (!irqen)
  159. lvtt_value |= APIC_LVT_MASKED;
  160. apic_write(APIC_LVTT, lvtt_value);
  161. /*
  162. * Divide PICLK by 16
  163. */
  164. tmp_value = apic_read(APIC_TDCR);
  165. apic_write(APIC_TDCR, (tmp_value
  166. & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
  167. | APIC_TDR_DIV_16);
  168. if (!oneshot)
  169. apic_write(APIC_TMICT, clocks);
  170. }
  171. /*
  172. * Setup extended LVT, AMD specific (K8, family 10h)
  173. *
  174. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  175. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  176. */
  177. #define APIC_EILVT_LVTOFF_MCE 0
  178. #define APIC_EILVT_LVTOFF_IBS 1
  179. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  180. {
  181. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  182. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  183. apic_write(reg, v);
  184. }
  185. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  186. {
  187. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  188. return APIC_EILVT_LVTOFF_MCE;
  189. }
  190. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  191. {
  192. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  193. return APIC_EILVT_LVTOFF_IBS;
  194. }
  195. /*
  196. * Program the next event, relative to now
  197. */
  198. static int lapic_next_event(unsigned long delta,
  199. struct clock_event_device *evt)
  200. {
  201. apic_write(APIC_TMICT, delta);
  202. return 0;
  203. }
  204. /*
  205. * Setup the lapic timer in periodic or oneshot mode
  206. */
  207. static void lapic_timer_setup(enum clock_event_mode mode,
  208. struct clock_event_device *evt)
  209. {
  210. unsigned long flags;
  211. unsigned int v;
  212. /* Lapic used as dummy for broadcast ? */
  213. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  214. return;
  215. local_irq_save(flags);
  216. switch (mode) {
  217. case CLOCK_EVT_MODE_PERIODIC:
  218. case CLOCK_EVT_MODE_ONESHOT:
  219. __setup_APIC_LVTT(calibration_result,
  220. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  221. break;
  222. case CLOCK_EVT_MODE_UNUSED:
  223. case CLOCK_EVT_MODE_SHUTDOWN:
  224. v = apic_read(APIC_LVTT);
  225. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  226. apic_write(APIC_LVTT, v);
  227. break;
  228. case CLOCK_EVT_MODE_RESUME:
  229. /* Nothing to do here */
  230. break;
  231. }
  232. local_irq_restore(flags);
  233. }
  234. /*
  235. * Local APIC timer broadcast function
  236. */
  237. static void lapic_timer_broadcast(cpumask_t mask)
  238. {
  239. #ifdef CONFIG_SMP
  240. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  241. #endif
  242. }
  243. /*
  244. * Setup the local APIC timer for this CPU. Copy the initilized values
  245. * of the boot CPU and register the clock event in the framework.
  246. */
  247. static void setup_APIC_timer(void)
  248. {
  249. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  250. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  251. levt->cpumask = cpumask_of_cpu(smp_processor_id());
  252. clockevents_register_device(levt);
  253. }
  254. /*
  255. * In this function we calibrate APIC bus clocks to the external
  256. * timer. Unfortunately we cannot use jiffies and the timer irq
  257. * to calibrate, since some later bootup code depends on getting
  258. * the first irq? Ugh.
  259. *
  260. * We want to do the calibration only once since we
  261. * want to have local timer irqs syncron. CPUs connected
  262. * by the same APIC bus have the very same bus frequency.
  263. * And we want to have irqs off anyways, no accidental
  264. * APIC irq that way.
  265. */
  266. #define TICK_COUNT 100000000
  267. static void __init calibrate_APIC_clock(void)
  268. {
  269. unsigned apic, apic_start;
  270. unsigned long tsc, tsc_start;
  271. int result;
  272. local_irq_disable();
  273. /*
  274. * Put whatever arbitrary (but long enough) timeout
  275. * value into the APIC clock, we just want to get the
  276. * counter running for calibration.
  277. *
  278. * No interrupt enable !
  279. */
  280. __setup_APIC_LVTT(250000000, 0, 0);
  281. apic_start = apic_read(APIC_TMCCT);
  282. #ifdef CONFIG_X86_PM_TIMER
  283. if (apic_calibrate_pmtmr && pmtmr_ioport) {
  284. pmtimer_wait(5000); /* 5ms wait */
  285. apic = apic_read(APIC_TMCCT);
  286. result = (apic_start - apic) * 1000L / 5;
  287. } else
  288. #endif
  289. {
  290. rdtscll(tsc_start);
  291. do {
  292. apic = apic_read(APIC_TMCCT);
  293. rdtscll(tsc);
  294. } while ((tsc - tsc_start) < TICK_COUNT &&
  295. (apic_start - apic) < TICK_COUNT);
  296. result = (apic_start - apic) * 1000L * tsc_khz /
  297. (tsc - tsc_start);
  298. }
  299. local_irq_enable();
  300. printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
  301. printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
  302. result / 1000 / 1000, result / 1000 % 1000);
  303. /* Calculate the scaled math multiplication factor */
  304. lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC,
  305. lapic_clockevent.shift);
  306. lapic_clockevent.max_delta_ns =
  307. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  308. lapic_clockevent.min_delta_ns =
  309. clockevent_delta2ns(0xF, &lapic_clockevent);
  310. calibration_result = result / HZ;
  311. }
  312. /*
  313. * Setup the boot APIC
  314. *
  315. * Calibrate and verify the result.
  316. */
  317. void __init setup_boot_APIC_clock(void)
  318. {
  319. /*
  320. * The local apic timer can be disabled via the kernel commandline.
  321. * Register the lapic timer as a dummy clock event source on SMP
  322. * systems, so the broadcast mechanism is used. On UP systems simply
  323. * ignore it.
  324. */
  325. if (disable_apic_timer) {
  326. printk(KERN_INFO "Disabling APIC timer\n");
  327. /* No broadcast on UP ! */
  328. if (num_possible_cpus() > 1) {
  329. lapic_clockevent.mult = 1;
  330. setup_APIC_timer();
  331. }
  332. return;
  333. }
  334. printk(KERN_INFO "Using local APIC timer interrupts.\n");
  335. calibrate_APIC_clock();
  336. /*
  337. * Do a sanity check on the APIC calibration result
  338. */
  339. if (calibration_result < (1000000 / HZ)) {
  340. printk(KERN_WARNING
  341. "APIC frequency too slow, disabling apic timer\n");
  342. /* No broadcast on UP ! */
  343. if (num_possible_cpus() > 1)
  344. setup_APIC_timer();
  345. return;
  346. }
  347. /*
  348. * If nmi_watchdog is set to IO_APIC, we need the
  349. * PIT/HPET going. Otherwise register lapic as a dummy
  350. * device.
  351. */
  352. if (nmi_watchdog != NMI_IO_APIC)
  353. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  354. else
  355. printk(KERN_WARNING "APIC timer registered as dummy,"
  356. " due to nmi_watchdog=1!\n");
  357. setup_APIC_timer();
  358. }
  359. /*
  360. * AMD C1E enabled CPUs have a real nasty problem: Some BIOSes set the
  361. * C1E flag only in the secondary CPU, so when we detect the wreckage
  362. * we already have enabled the boot CPU local apic timer. Check, if
  363. * disable_apic_timer is set and the DUMMY flag is cleared. If yes,
  364. * set the DUMMY flag again and force the broadcast mode in the
  365. * clockevents layer.
  366. */
  367. static void __cpuinit check_boot_apic_timer_broadcast(void)
  368. {
  369. if (!disable_apic_timer ||
  370. (lapic_clockevent.features & CLOCK_EVT_FEAT_DUMMY))
  371. return;
  372. printk(KERN_INFO "AMD C1E detected late. Force timer broadcast.\n");
  373. lapic_clockevent.features |= CLOCK_EVT_FEAT_DUMMY;
  374. local_irq_enable();
  375. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
  376. &boot_cpu_physical_apicid);
  377. local_irq_disable();
  378. }
  379. void __cpuinit setup_secondary_APIC_clock(void)
  380. {
  381. check_boot_apic_timer_broadcast();
  382. setup_APIC_timer();
  383. }
  384. /*
  385. * The guts of the apic timer interrupt
  386. */
  387. static void local_apic_timer_interrupt(void)
  388. {
  389. int cpu = smp_processor_id();
  390. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  391. /*
  392. * Normally we should not be here till LAPIC has been initialized but
  393. * in some cases like kdump, its possible that there is a pending LAPIC
  394. * timer interrupt from previous kernel's context and is delivered in
  395. * new kernel the moment interrupts are enabled.
  396. *
  397. * Interrupts are enabled early and LAPIC is setup much later, hence
  398. * its possible that when we get here evt->event_handler is NULL.
  399. * Check for event_handler being NULL and discard the interrupt as
  400. * spurious.
  401. */
  402. if (!evt->event_handler) {
  403. printk(KERN_WARNING
  404. "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  405. /* Switch it off */
  406. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  407. return;
  408. }
  409. /*
  410. * the NMI deadlock-detector uses this.
  411. */
  412. add_pda(apic_timer_irqs, 1);
  413. evt->event_handler(evt);
  414. }
  415. /*
  416. * Local APIC timer interrupt. This is the most natural way for doing
  417. * local interrupts, but local timer interrupts can be emulated by
  418. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  419. *
  420. * [ if a single-CPU system runs an SMP kernel then we call the local
  421. * interrupt as well. Thus we cannot inline the local irq ... ]
  422. */
  423. void smp_apic_timer_interrupt(struct pt_regs *regs)
  424. {
  425. struct pt_regs *old_regs = set_irq_regs(regs);
  426. /*
  427. * NOTE! We'd better ACK the irq immediately,
  428. * because timer handling can be slow.
  429. */
  430. ack_APIC_irq();
  431. /*
  432. * update_process_times() expects us to have done irq_enter().
  433. * Besides, if we don't timer interrupts ignore the global
  434. * interrupt lock, which is the WrongThing (tm) to do.
  435. */
  436. exit_idle();
  437. irq_enter();
  438. local_apic_timer_interrupt();
  439. irq_exit();
  440. set_irq_regs(old_regs);
  441. }
  442. int setup_profiling_timer(unsigned int multiplier)
  443. {
  444. return -EINVAL;
  445. }
  446. /*
  447. * Local APIC start and shutdown
  448. */
  449. /**
  450. * clear_local_APIC - shutdown the local APIC
  451. *
  452. * This is called, when a CPU is disabled and before rebooting, so the state of
  453. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  454. * leftovers during boot.
  455. */
  456. void clear_local_APIC(void)
  457. {
  458. int maxlvt = lapic_get_maxlvt();
  459. u32 v;
  460. /* APIC hasn't been mapped yet */
  461. if (!apic_phys)
  462. return;
  463. maxlvt = lapic_get_maxlvt();
  464. /*
  465. * Masking an LVT entry can trigger a local APIC error
  466. * if the vector is zero. Mask LVTERR first to prevent this.
  467. */
  468. if (maxlvt >= 3) {
  469. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  470. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  471. }
  472. /*
  473. * Careful: we have to set masks only first to deassert
  474. * any level-triggered sources.
  475. */
  476. v = apic_read(APIC_LVTT);
  477. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  478. v = apic_read(APIC_LVT0);
  479. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  480. v = apic_read(APIC_LVT1);
  481. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  482. if (maxlvt >= 4) {
  483. v = apic_read(APIC_LVTPC);
  484. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  485. }
  486. /*
  487. * Clean APIC state for other OSs:
  488. */
  489. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  490. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  491. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  492. if (maxlvt >= 3)
  493. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  494. if (maxlvt >= 4)
  495. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  496. apic_write(APIC_ESR, 0);
  497. apic_read(APIC_ESR);
  498. }
  499. /**
  500. * disable_local_APIC - clear and disable the local APIC
  501. */
  502. void disable_local_APIC(void)
  503. {
  504. unsigned int value;
  505. clear_local_APIC();
  506. /*
  507. * Disable APIC (implies clearing of registers
  508. * for 82489DX!).
  509. */
  510. value = apic_read(APIC_SPIV);
  511. value &= ~APIC_SPIV_APIC_ENABLED;
  512. apic_write(APIC_SPIV, value);
  513. }
  514. void lapic_shutdown(void)
  515. {
  516. unsigned long flags;
  517. if (!cpu_has_apic)
  518. return;
  519. local_irq_save(flags);
  520. disable_local_APIC();
  521. local_irq_restore(flags);
  522. }
  523. /*
  524. * This is to verify that we're looking at a real local APIC.
  525. * Check these against your board if the CPUs aren't getting
  526. * started for no apparent reason.
  527. */
  528. int __init verify_local_APIC(void)
  529. {
  530. unsigned int reg0, reg1;
  531. /*
  532. * The version register is read-only in a real APIC.
  533. */
  534. reg0 = apic_read(APIC_LVR);
  535. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  536. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  537. reg1 = apic_read(APIC_LVR);
  538. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  539. /*
  540. * The two version reads above should print the same
  541. * numbers. If the second one is different, then we
  542. * poke at a non-APIC.
  543. */
  544. if (reg1 != reg0)
  545. return 0;
  546. /*
  547. * Check if the version looks reasonably.
  548. */
  549. reg1 = GET_APIC_VERSION(reg0);
  550. if (reg1 == 0x00 || reg1 == 0xff)
  551. return 0;
  552. reg1 = lapic_get_maxlvt();
  553. if (reg1 < 0x02 || reg1 == 0xff)
  554. return 0;
  555. /*
  556. * The ID register is read/write in a real APIC.
  557. */
  558. reg0 = read_apic_id();
  559. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  560. apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
  561. reg1 = read_apic_id();
  562. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  563. apic_write(APIC_ID, reg0);
  564. if (reg1 != (reg0 ^ APIC_ID_MASK))
  565. return 0;
  566. /*
  567. * The next two are just to see if we have sane values.
  568. * They're only really relevant if we're in Virtual Wire
  569. * compatibility mode, but most boxes are anymore.
  570. */
  571. reg0 = apic_read(APIC_LVT0);
  572. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  573. reg1 = apic_read(APIC_LVT1);
  574. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  575. return 1;
  576. }
  577. /**
  578. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  579. */
  580. void __init sync_Arb_IDs(void)
  581. {
  582. /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */
  583. if (modern_apic())
  584. return;
  585. /*
  586. * Wait for idle.
  587. */
  588. apic_wait_icr_idle();
  589. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  590. apic_write(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
  591. | APIC_DM_INIT);
  592. }
  593. /*
  594. * An initial setup of the virtual wire mode.
  595. */
  596. void __init init_bsp_APIC(void)
  597. {
  598. unsigned int value;
  599. /*
  600. * Don't do the setup now if we have a SMP BIOS as the
  601. * through-I/O-APIC virtual wire mode might be active.
  602. */
  603. if (smp_found_config || !cpu_has_apic)
  604. return;
  605. value = apic_read(APIC_LVR);
  606. /*
  607. * Do not trust the local APIC being empty at bootup.
  608. */
  609. clear_local_APIC();
  610. /*
  611. * Enable APIC.
  612. */
  613. value = apic_read(APIC_SPIV);
  614. value &= ~APIC_VECTOR_MASK;
  615. value |= APIC_SPIV_APIC_ENABLED;
  616. value |= APIC_SPIV_FOCUS_DISABLED;
  617. value |= SPURIOUS_APIC_VECTOR;
  618. apic_write(APIC_SPIV, value);
  619. /*
  620. * Set up the virtual wire mode.
  621. */
  622. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  623. value = APIC_DM_NMI;
  624. apic_write(APIC_LVT1, value);
  625. }
  626. /**
  627. * setup_local_APIC - setup the local APIC
  628. */
  629. void __cpuinit setup_local_APIC(void)
  630. {
  631. unsigned int value;
  632. int i, j;
  633. preempt_disable();
  634. value = apic_read(APIC_LVR);
  635. BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
  636. /*
  637. * Double-check whether this APIC is really registered.
  638. * This is meaningless in clustered apic mode, so we skip it.
  639. */
  640. if (!apic_id_registered())
  641. BUG();
  642. /*
  643. * Intel recommends to set DFR, LDR and TPR before enabling
  644. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  645. * document number 292116). So here it goes...
  646. */
  647. init_apic_ldr();
  648. /*
  649. * Set Task Priority to 'accept all'. We never change this
  650. * later on.
  651. */
  652. value = apic_read(APIC_TASKPRI);
  653. value &= ~APIC_TPRI_MASK;
  654. apic_write(APIC_TASKPRI, value);
  655. /*
  656. * After a crash, we no longer service the interrupts and a pending
  657. * interrupt from previous kernel might still have ISR bit set.
  658. *
  659. * Most probably by now CPU has serviced that pending interrupt and
  660. * it might not have done the ack_APIC_irq() because it thought,
  661. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  662. * does not clear the ISR bit and cpu thinks it has already serivced
  663. * the interrupt. Hence a vector might get locked. It was noticed
  664. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  665. */
  666. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  667. value = apic_read(APIC_ISR + i*0x10);
  668. for (j = 31; j >= 0; j--) {
  669. if (value & (1<<j))
  670. ack_APIC_irq();
  671. }
  672. }
  673. /*
  674. * Now that we are all set up, enable the APIC
  675. */
  676. value = apic_read(APIC_SPIV);
  677. value &= ~APIC_VECTOR_MASK;
  678. /*
  679. * Enable APIC
  680. */
  681. value |= APIC_SPIV_APIC_ENABLED;
  682. /* We always use processor focus */
  683. /*
  684. * Set spurious IRQ vector
  685. */
  686. value |= SPURIOUS_APIC_VECTOR;
  687. apic_write(APIC_SPIV, value);
  688. /*
  689. * Set up LVT0, LVT1:
  690. *
  691. * set up through-local-APIC on the BP's LINT0. This is not
  692. * strictly necessary in pure symmetric-IO mode, but sometimes
  693. * we delegate interrupts to the 8259A.
  694. */
  695. /*
  696. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  697. */
  698. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  699. if (!smp_processor_id() && !value) {
  700. value = APIC_DM_EXTINT;
  701. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  702. smp_processor_id());
  703. } else {
  704. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  705. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  706. smp_processor_id());
  707. }
  708. apic_write(APIC_LVT0, value);
  709. /*
  710. * only the BP should see the LINT1 NMI signal, obviously.
  711. */
  712. if (!smp_processor_id())
  713. value = APIC_DM_NMI;
  714. else
  715. value = APIC_DM_NMI | APIC_LVT_MASKED;
  716. apic_write(APIC_LVT1, value);
  717. preempt_enable();
  718. }
  719. static void __cpuinit lapic_setup_esr(void)
  720. {
  721. unsigned maxlvt = lapic_get_maxlvt();
  722. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR);
  723. /*
  724. * spec says clear errors after enabling vector.
  725. */
  726. if (maxlvt > 3)
  727. apic_write(APIC_ESR, 0);
  728. }
  729. void __cpuinit end_local_APIC_setup(void)
  730. {
  731. lapic_setup_esr();
  732. nmi_watchdog_default();
  733. setup_apic_nmi_watchdog(NULL);
  734. apic_pm_activate();
  735. }
  736. /*
  737. * Detect and enable local APICs on non-SMP boards.
  738. * Original code written by Keir Fraser.
  739. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  740. * not correctly set up (usually the APIC timer won't work etc.)
  741. */
  742. static int __init detect_init_APIC(void)
  743. {
  744. if (!cpu_has_apic) {
  745. printk(KERN_INFO "No local APIC present\n");
  746. return -1;
  747. }
  748. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  749. boot_cpu_physical_apicid = 0;
  750. return 0;
  751. }
  752. void __init early_init_lapic_mapping(void)
  753. {
  754. unsigned long apic_phys;
  755. /*
  756. * If no local APIC can be found then go out
  757. * : it means there is no mpatable and MADT
  758. */
  759. if (!smp_found_config)
  760. return;
  761. apic_phys = mp_lapic_addr;
  762. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  763. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  764. APIC_BASE, apic_phys);
  765. /*
  766. * Fetch the APIC ID of the BSP in case we have a
  767. * default configuration (or the MP table is broken).
  768. */
  769. boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
  770. }
  771. /**
  772. * init_apic_mappings - initialize APIC mappings
  773. */
  774. void __init init_apic_mappings(void)
  775. {
  776. /*
  777. * If no local APIC can be found then set up a fake all
  778. * zeroes page to simulate the local APIC and another
  779. * one for the IO-APIC.
  780. */
  781. if (!smp_found_config && detect_init_APIC()) {
  782. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  783. apic_phys = __pa(apic_phys);
  784. } else
  785. apic_phys = mp_lapic_addr;
  786. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  787. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  788. APIC_BASE, apic_phys);
  789. /*
  790. * Fetch the APIC ID of the BSP in case we have a
  791. * default configuration (or the MP table is broken).
  792. */
  793. boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
  794. }
  795. /*
  796. * This initializes the IO-APIC and APIC hardware if this is
  797. * a UP kernel.
  798. */
  799. int __init APIC_init_uniprocessor(void)
  800. {
  801. if (disable_apic) {
  802. printk(KERN_INFO "Apic disabled\n");
  803. return -1;
  804. }
  805. if (!cpu_has_apic) {
  806. disable_apic = 1;
  807. printk(KERN_INFO "Apic disabled by BIOS\n");
  808. return -1;
  809. }
  810. verify_local_APIC();
  811. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
  812. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  813. setup_local_APIC();
  814. /*
  815. * Now enable IO-APICs, actually call clear_IO_APIC
  816. * We need clear_IO_APIC before enabling vector on BP
  817. */
  818. if (!skip_ioapic_setup && nr_ioapics)
  819. enable_IO_APIC();
  820. end_local_APIC_setup();
  821. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  822. setup_IO_APIC();
  823. else
  824. nr_ioapics = 0;
  825. setup_boot_APIC_clock();
  826. check_nmi_watchdog();
  827. return 0;
  828. }
  829. /*
  830. * Local APIC interrupts
  831. */
  832. /*
  833. * This interrupt should _never_ happen with our APIC/SMP architecture
  834. */
  835. asmlinkage void smp_spurious_interrupt(void)
  836. {
  837. unsigned int v;
  838. exit_idle();
  839. irq_enter();
  840. /*
  841. * Check if this really is a spurious interrupt and ACK it
  842. * if it is a vectored one. Just in case...
  843. * Spurious interrupts should not be ACKed.
  844. */
  845. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  846. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  847. ack_APIC_irq();
  848. add_pda(irq_spurious_count, 1);
  849. irq_exit();
  850. }
  851. /*
  852. * This interrupt should never happen with our APIC/SMP architecture
  853. */
  854. asmlinkage void smp_error_interrupt(void)
  855. {
  856. unsigned int v, v1;
  857. exit_idle();
  858. irq_enter();
  859. /* First tickle the hardware, only then report what went on. -- REW */
  860. v = apic_read(APIC_ESR);
  861. apic_write(APIC_ESR, 0);
  862. v1 = apic_read(APIC_ESR);
  863. ack_APIC_irq();
  864. atomic_inc(&irq_err_count);
  865. /* Here is what the APIC error bits mean:
  866. 0: Send CS error
  867. 1: Receive CS error
  868. 2: Send accept error
  869. 3: Receive accept error
  870. 4: Reserved
  871. 5: Send illegal vector
  872. 6: Received illegal vector
  873. 7: Illegal register address
  874. */
  875. printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
  876. smp_processor_id(), v , v1);
  877. irq_exit();
  878. }
  879. void disconnect_bsp_APIC(int virt_wire_setup)
  880. {
  881. /* Go back to Virtual Wire compatibility mode */
  882. unsigned long value;
  883. /* For the spurious interrupt use vector F, and enable it */
  884. value = apic_read(APIC_SPIV);
  885. value &= ~APIC_VECTOR_MASK;
  886. value |= APIC_SPIV_APIC_ENABLED;
  887. value |= 0xf;
  888. apic_write(APIC_SPIV, value);
  889. if (!virt_wire_setup) {
  890. /*
  891. * For LVT0 make it edge triggered, active high,
  892. * external and enabled
  893. */
  894. value = apic_read(APIC_LVT0);
  895. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  896. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  897. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  898. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  899. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  900. apic_write(APIC_LVT0, value);
  901. } else {
  902. /* Disable LVT0 */
  903. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  904. }
  905. /* For LVT1 make it edge triggered, active high, nmi and enabled */
  906. value = apic_read(APIC_LVT1);
  907. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  908. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  909. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  910. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  911. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  912. apic_write(APIC_LVT1, value);
  913. }
  914. void __cpuinit generic_processor_info(int apicid, int version)
  915. {
  916. int cpu;
  917. cpumask_t tmp_map;
  918. if (num_processors >= NR_CPUS) {
  919. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  920. " Processor ignored.\n", NR_CPUS);
  921. return;
  922. }
  923. if (num_processors >= maxcpus) {
  924. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  925. " Processor ignored.\n", maxcpus);
  926. return;
  927. }
  928. num_processors++;
  929. cpus_complement(tmp_map, cpu_present_map);
  930. cpu = first_cpu(tmp_map);
  931. physid_set(apicid, phys_cpu_present_map);
  932. if (apicid == boot_cpu_physical_apicid) {
  933. /*
  934. * x86_bios_cpu_apicid is required to have processors listed
  935. * in same order as logical cpu numbers. Hence the first
  936. * entry is BSP, and so on.
  937. */
  938. cpu = 0;
  939. }
  940. /* are we being called early in kernel startup? */
  941. if (x86_cpu_to_apicid_early_ptr) {
  942. u16 *cpu_to_apicid = x86_cpu_to_apicid_early_ptr;
  943. u16 *bios_cpu_apicid = x86_bios_cpu_apicid_early_ptr;
  944. cpu_to_apicid[cpu] = apicid;
  945. bios_cpu_apicid[cpu] = apicid;
  946. } else {
  947. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  948. per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  949. }
  950. cpu_set(cpu, cpu_possible_map);
  951. cpu_set(cpu, cpu_present_map);
  952. }
  953. /*
  954. * Power management
  955. */
  956. #ifdef CONFIG_PM
  957. static struct {
  958. /* 'active' is true if the local APIC was enabled by us and
  959. not the BIOS; this signifies that we are also responsible
  960. for disabling it before entering apm/acpi suspend */
  961. int active;
  962. /* r/w apic fields */
  963. unsigned int apic_id;
  964. unsigned int apic_taskpri;
  965. unsigned int apic_ldr;
  966. unsigned int apic_dfr;
  967. unsigned int apic_spiv;
  968. unsigned int apic_lvtt;
  969. unsigned int apic_lvtpc;
  970. unsigned int apic_lvt0;
  971. unsigned int apic_lvt1;
  972. unsigned int apic_lvterr;
  973. unsigned int apic_tmict;
  974. unsigned int apic_tdcr;
  975. unsigned int apic_thmr;
  976. } apic_pm_state;
  977. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  978. {
  979. unsigned long flags;
  980. int maxlvt;
  981. if (!apic_pm_state.active)
  982. return 0;
  983. maxlvt = lapic_get_maxlvt();
  984. apic_pm_state.apic_id = read_apic_id();
  985. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  986. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  987. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  988. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  989. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  990. if (maxlvt >= 4)
  991. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  992. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  993. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  994. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  995. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  996. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  997. #ifdef CONFIG_X86_MCE_INTEL
  998. if (maxlvt >= 5)
  999. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1000. #endif
  1001. local_irq_save(flags);
  1002. disable_local_APIC();
  1003. local_irq_restore(flags);
  1004. return 0;
  1005. }
  1006. static int lapic_resume(struct sys_device *dev)
  1007. {
  1008. unsigned int l, h;
  1009. unsigned long flags;
  1010. int maxlvt;
  1011. if (!apic_pm_state.active)
  1012. return 0;
  1013. maxlvt = lapic_get_maxlvt();
  1014. local_irq_save(flags);
  1015. rdmsr(MSR_IA32_APICBASE, l, h);
  1016. l &= ~MSR_IA32_APICBASE_BASE;
  1017. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1018. wrmsr(MSR_IA32_APICBASE, l, h);
  1019. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1020. apic_write(APIC_ID, apic_pm_state.apic_id);
  1021. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1022. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1023. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1024. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1025. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1026. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1027. #ifdef CONFIG_X86_MCE_INTEL
  1028. if (maxlvt >= 5)
  1029. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1030. #endif
  1031. if (maxlvt >= 4)
  1032. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1033. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1034. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1035. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1036. apic_write(APIC_ESR, 0);
  1037. apic_read(APIC_ESR);
  1038. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1039. apic_write(APIC_ESR, 0);
  1040. apic_read(APIC_ESR);
  1041. local_irq_restore(flags);
  1042. return 0;
  1043. }
  1044. static struct sysdev_class lapic_sysclass = {
  1045. .name = "lapic",
  1046. .resume = lapic_resume,
  1047. .suspend = lapic_suspend,
  1048. };
  1049. static struct sys_device device_lapic = {
  1050. .id = 0,
  1051. .cls = &lapic_sysclass,
  1052. };
  1053. static void __cpuinit apic_pm_activate(void)
  1054. {
  1055. apic_pm_state.active = 1;
  1056. }
  1057. static int __init init_lapic_sysfs(void)
  1058. {
  1059. int error;
  1060. if (!cpu_has_apic)
  1061. return 0;
  1062. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1063. error = sysdev_class_register(&lapic_sysclass);
  1064. if (!error)
  1065. error = sysdev_register(&device_lapic);
  1066. return error;
  1067. }
  1068. device_initcall(init_lapic_sysfs);
  1069. #else /* CONFIG_PM */
  1070. static void apic_pm_activate(void) { }
  1071. #endif /* CONFIG_PM */
  1072. /*
  1073. * apic_is_clustered_box() -- Check if we can expect good TSC
  1074. *
  1075. * Thus far, the major user of this is IBM's Summit2 series:
  1076. *
  1077. * Clustered boxes may have unsynced TSC problems if they are
  1078. * multi-chassis. Use available data to take a good guess.
  1079. * If in doubt, go HPET.
  1080. */
  1081. __cpuinit int apic_is_clustered_box(void)
  1082. {
  1083. int i, clusters, zeros;
  1084. unsigned id;
  1085. u16 *bios_cpu_apicid;
  1086. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  1087. /*
  1088. * there is not this kind of box with AMD CPU yet.
  1089. * Some AMD box with quadcore cpu and 8 sockets apicid
  1090. * will be [4, 0x23] or [8, 0x27] could be thought to
  1091. * vsmp box still need checking...
  1092. */
  1093. if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
  1094. return 0;
  1095. bios_cpu_apicid = x86_bios_cpu_apicid_early_ptr;
  1096. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  1097. for (i = 0; i < NR_CPUS; i++) {
  1098. /* are we being called early in kernel startup? */
  1099. if (bios_cpu_apicid) {
  1100. id = bios_cpu_apicid[i];
  1101. }
  1102. else if (i < nr_cpu_ids) {
  1103. if (cpu_present(i))
  1104. id = per_cpu(x86_bios_cpu_apicid, i);
  1105. else
  1106. continue;
  1107. }
  1108. else
  1109. break;
  1110. if (id != BAD_APICID)
  1111. __set_bit(APIC_CLUSTERID(id), clustermap);
  1112. }
  1113. /* Problem: Partially populated chassis may not have CPUs in some of
  1114. * the APIC clusters they have been allocated. Only present CPUs have
  1115. * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
  1116. * Since clusters are allocated sequentially, count zeros only if
  1117. * they are bounded by ones.
  1118. */
  1119. clusters = 0;
  1120. zeros = 0;
  1121. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  1122. if (test_bit(i, clustermap)) {
  1123. clusters += 1 + zeros;
  1124. zeros = 0;
  1125. } else
  1126. ++zeros;
  1127. }
  1128. /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
  1129. * not guaranteed to be synced between boards
  1130. */
  1131. if (is_vsmp_box() && clusters > 1)
  1132. return 1;
  1133. /*
  1134. * If clusters > 2, then should be multi-chassis.
  1135. * May have to revisit this when multi-core + hyperthreaded CPUs come
  1136. * out, but AFAIK this will work even for them.
  1137. */
  1138. return (clusters > 2);
  1139. }
  1140. /*
  1141. * APIC command line parameters
  1142. */
  1143. static int __init apic_set_verbosity(char *str)
  1144. {
  1145. if (str == NULL) {
  1146. skip_ioapic_setup = 0;
  1147. ioapic_force = 1;
  1148. return 0;
  1149. }
  1150. if (strcmp("debug", str) == 0)
  1151. apic_verbosity = APIC_DEBUG;
  1152. else if (strcmp("verbose", str) == 0)
  1153. apic_verbosity = APIC_VERBOSE;
  1154. else {
  1155. printk(KERN_WARNING "APIC Verbosity level %s not recognised"
  1156. " use apic=verbose or apic=debug\n", str);
  1157. return -EINVAL;
  1158. }
  1159. return 0;
  1160. }
  1161. early_param("apic", apic_set_verbosity);
  1162. static __init int setup_disableapic(char *str)
  1163. {
  1164. disable_apic = 1;
  1165. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1166. return 0;
  1167. }
  1168. early_param("disableapic", setup_disableapic);
  1169. /* same as disableapic, for compatibility */
  1170. static __init int setup_nolapic(char *str)
  1171. {
  1172. return setup_disableapic(str);
  1173. }
  1174. early_param("nolapic", setup_nolapic);
  1175. static int __init parse_lapic_timer_c2_ok(char *arg)
  1176. {
  1177. local_apic_timer_c2_ok = 1;
  1178. return 0;
  1179. }
  1180. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1181. static __init int setup_noapictimer(char *str)
  1182. {
  1183. if (str[0] != ' ' && str[0] != 0)
  1184. return 0;
  1185. disable_apic_timer = 1;
  1186. return 1;
  1187. }
  1188. __setup("noapictimer", setup_noapictimer);
  1189. static __init int setup_apicpmtimer(char *s)
  1190. {
  1191. apic_calibrate_pmtmr = 1;
  1192. notsc_setup(NULL);
  1193. return 0;
  1194. }
  1195. __setup("apicpmtimer", setup_apicpmtimer);
  1196. static int __init lapic_insert_resource(void)
  1197. {
  1198. if (!apic_phys)
  1199. return -1;
  1200. /* Put local APIC into the resource map. */
  1201. lapic_resource.start = apic_phys;
  1202. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1203. insert_resource(&iomem_resource, &lapic_resource);
  1204. return 0;
  1205. }
  1206. /*
  1207. * need call insert after e820_reserve_resources()
  1208. * that is using request_resource
  1209. */
  1210. late_initcall(lapic_insert_resource);