time.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
  4. *
  5. * This program is free software; you can distribute it and/or modify it
  6. * under the terms of the GNU General Public License (Version 2) as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, write to the Free Software Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  17. *
  18. * Setting up the clock on the MIPS boards.
  19. */
  20. #include <linux/types.h>
  21. #include <linux/init.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sched.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/time.h>
  27. #include <linux/timex.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <asm/mipsregs.h>
  30. #include <asm/mipsmtregs.h>
  31. #include <asm/hardirq.h>
  32. #include <asm/i8253.h>
  33. #include <asm/irq.h>
  34. #include <asm/div64.h>
  35. #include <asm/cpu.h>
  36. #include <asm/time.h>
  37. #include <asm/mc146818-time.h>
  38. #include <asm/msc01_ic.h>
  39. #include <asm/mips-boards/generic.h>
  40. #include <asm/mips-boards/prom.h>
  41. #ifdef CONFIG_MIPS_ATLAS
  42. #include <asm/mips-boards/atlasint.h>
  43. #endif
  44. #ifdef CONFIG_MIPS_MALTA
  45. #include <asm/mips-boards/maltaint.h>
  46. #endif
  47. #ifdef CONFIG_MIPS_SEAD
  48. #include <asm/mips-boards/seadint.h>
  49. #endif
  50. unsigned long cpu_khz;
  51. static int mips_cpu_timer_irq;
  52. static int mips_cpu_perf_irq;
  53. extern int cp0_perfcount_irq;
  54. DEFINE_PER_CPU(unsigned int, tickcount);
  55. #define tickcount_this_cpu __get_cpu_var(tickcount)
  56. static unsigned long ledbitmask;
  57. static void mips_timer_dispatch(void)
  58. {
  59. #if defined(CONFIG_MIPS_MALTA) || defined(CONFIG_MIPS_ATLAS)
  60. /*
  61. * Yes, this is very tacky, won't work as expected with SMTC and
  62. * dyntick will break it,
  63. * but it gives me a nice warm feeling during debug
  64. */
  65. #define LEDBAR 0xbf000408
  66. if (tickcount_this_cpu++ >= HZ) {
  67. tickcount_this_cpu = 0;
  68. change_bit(smp_processor_id(), &ledbitmask);
  69. smp_wmb(); /* Make sure every one else sees the change */
  70. /* This will pick up any recent changes made by other CPU's */
  71. *(unsigned int *)LEDBAR = ledbitmask;
  72. }
  73. #endif
  74. do_IRQ(mips_cpu_timer_irq);
  75. }
  76. static void mips_perf_dispatch(void)
  77. {
  78. do_IRQ(mips_cpu_perf_irq);
  79. }
  80. /*
  81. * Estimate CPU frequency. Sets mips_hpt_frequency as a side-effect
  82. */
  83. static unsigned int __init estimate_cpu_frequency(void)
  84. {
  85. unsigned int prid = read_c0_prid() & 0xffff00;
  86. unsigned int count;
  87. #if defined(CONFIG_MIPS_SEAD) || defined(CONFIG_MIPS_SIM)
  88. /*
  89. * The SEAD board doesn't have a real time clock, so we can't
  90. * really calculate the timer frequency
  91. * For now we hardwire the SEAD board frequency to 12MHz.
  92. */
  93. if ((prid == (PRID_COMP_MIPS | PRID_IMP_20KC)) ||
  94. (prid == (PRID_COMP_MIPS | PRID_IMP_25KF)))
  95. count = 12000000;
  96. else
  97. count = 6000000;
  98. #endif
  99. #if defined(CONFIG_MIPS_ATLAS) || defined(CONFIG_MIPS_MALTA)
  100. unsigned long flags;
  101. unsigned int start;
  102. local_irq_save(flags);
  103. /* Start counter exactly on falling edge of update flag */
  104. while (CMOS_READ(RTC_REG_A) & RTC_UIP);
  105. while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
  106. /* Start r4k counter. */
  107. start = read_c0_count();
  108. /* Read counter exactly on falling edge of update flag */
  109. while (CMOS_READ(RTC_REG_A) & RTC_UIP);
  110. while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
  111. count = read_c0_count() - start;
  112. /* restore interrupts */
  113. local_irq_restore(flags);
  114. #endif
  115. mips_hpt_frequency = count;
  116. if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&
  117. (prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))
  118. count *= 2;
  119. count += 5000; /* round */
  120. count -= count%10000;
  121. return count;
  122. }
  123. unsigned long read_persistent_clock(void)
  124. {
  125. return mc146818_get_cmos_time();
  126. }
  127. static void __init plat_perf_setup(void)
  128. {
  129. #ifdef MSC01E_INT_BASE
  130. if (cpu_has_veic) {
  131. set_vi_handler(MSC01E_INT_PERFCTR, mips_perf_dispatch);
  132. mips_cpu_perf_irq = MSC01E_INT_BASE + MSC01E_INT_PERFCTR;
  133. } else
  134. #endif
  135. if (cp0_perfcount_irq >= 0) {
  136. if (cpu_has_vint)
  137. set_vi_handler(cp0_perfcount_irq, mips_perf_dispatch);
  138. mips_cpu_perf_irq = MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
  139. #ifdef CONFIG_SMP
  140. set_irq_handler(mips_cpu_perf_irq, handle_percpu_irq);
  141. #endif
  142. }
  143. }
  144. unsigned int __cpuinit get_c0_compare_int(void)
  145. {
  146. #ifdef MSC01E_INT_BASE
  147. if (cpu_has_veic) {
  148. set_vi_handler(MSC01E_INT_CPUCTR, mips_timer_dispatch);
  149. mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR;
  150. } else
  151. #endif
  152. {
  153. if (cpu_has_vint)
  154. set_vi_handler(cp0_compare_irq, mips_timer_dispatch);
  155. mips_cpu_timer_irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq;
  156. }
  157. return mips_cpu_timer_irq;
  158. }
  159. void __init plat_time_init(void)
  160. {
  161. unsigned int est_freq;
  162. /* Set Data mode - binary. */
  163. CMOS_WRITE(CMOS_READ(RTC_CONTROL) | RTC_DM_BINARY, RTC_CONTROL);
  164. est_freq = estimate_cpu_frequency();
  165. printk("CPU frequency %d.%02d MHz\n", est_freq/1000000,
  166. (est_freq%1000000)*100/1000000);
  167. cpu_khz = est_freq / 1000;
  168. mips_scroll_message();
  169. #ifdef CONFIG_I8253 /* Only Malta has a PIT */
  170. setup_pit_timer();
  171. #endif
  172. plat_perf_setup();
  173. }