ints-priority.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085
  1. /*
  2. * File: arch/blackfin/mach-common/ints-priority.c
  3. * Based on:
  4. * Author:
  5. *
  6. * Created: ?
  7. * Description: Set up the interrupt priorities
  8. *
  9. * Modified:
  10. * 1996 Roman Zippel
  11. * 1999 D. Jeff Dionne <jeff@uclinux.org>
  12. * 2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca>
  13. * 2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca>
  14. * 2003 Metrowerks/Motorola
  15. * 2003 Bas Vermeulen <bas@buyways.nl>
  16. * Copyright 2004-2008 Analog Devices Inc.
  17. *
  18. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2 of the License, or
  23. * (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; if not, see the file COPYING, or write
  32. * to the Free Software Foundation, Inc.,
  33. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  34. */
  35. #include <linux/module.h>
  36. #include <linux/kernel_stat.h>
  37. #include <linux/seq_file.h>
  38. #include <linux/irq.h>
  39. #ifdef CONFIG_KGDB
  40. #include <linux/kgdb.h>
  41. #endif
  42. #include <asm/traps.h>
  43. #include <asm/blackfin.h>
  44. #include <asm/gpio.h>
  45. #include <asm/irq_handler.h>
  46. #ifdef BF537_FAMILY
  47. # define BF537_GENERIC_ERROR_INT_DEMUX
  48. #else
  49. # undef BF537_GENERIC_ERROR_INT_DEMUX
  50. #endif
  51. /*
  52. * NOTES:
  53. * - we have separated the physical Hardware interrupt from the
  54. * levels that the LINUX kernel sees (see the description in irq.h)
  55. * -
  56. */
  57. /* Initialize this to an actual value to force it into the .data
  58. * section so that we know it is properly initialized at entry into
  59. * the kernel but before bss is initialized to zero (which is where
  60. * it would live otherwise). The 0x1f magic represents the IRQs we
  61. * cannot actually mask out in hardware.
  62. */
  63. unsigned long irq_flags = 0x1f;
  64. /* The number of spurious interrupts */
  65. atomic_t num_spurious;
  66. #ifdef CONFIG_PM
  67. unsigned long bfin_sic_iwr[3]; /* Up to 3 SIC_IWRx registers */
  68. #endif
  69. struct ivgx {
  70. /* irq number for request_irq, available in mach-bf5xx/irq.h */
  71. unsigned int irqno;
  72. /* corresponding bit in the SIC_ISR register */
  73. unsigned int isrflag;
  74. } ivg_table[NR_PERI_INTS];
  75. struct ivg_slice {
  76. /* position of first irq in ivg_table for given ivg */
  77. struct ivgx *ifirst;
  78. struct ivgx *istop;
  79. } ivg7_13[IVG13 - IVG7 + 1];
  80. /*
  81. * Search SIC_IAR and fill tables with the irqvalues
  82. * and their positions in the SIC_ISR register.
  83. */
  84. static void __init search_IAR(void)
  85. {
  86. unsigned ivg, irq_pos = 0;
  87. for (ivg = 0; ivg <= IVG13 - IVG7; ivg++) {
  88. int irqn;
  89. ivg7_13[ivg].istop = ivg7_13[ivg].ifirst = &ivg_table[irq_pos];
  90. for (irqn = 0; irqn < NR_PERI_INTS; irqn++) {
  91. int iar_shift = (irqn & 7) * 4;
  92. if (ivg == (0xf &
  93. #ifndef CONFIG_BF52x
  94. bfin_read32((unsigned long *)SIC_IAR0 +
  95. (irqn >> 3)) >> iar_shift)) {
  96. #else
  97. bfin_read32((unsigned long *)SIC_IAR0 +
  98. ((irqn%32) >> 3) + ((irqn / 32) * 16)) >> iar_shift)) {
  99. #endif
  100. ivg_table[irq_pos].irqno = IVG7 + irqn;
  101. ivg_table[irq_pos].isrflag = 1 << (irqn % 32);
  102. ivg7_13[ivg].istop++;
  103. irq_pos++;
  104. }
  105. }
  106. }
  107. }
  108. /*
  109. * This is for core internal IRQs
  110. */
  111. static void bfin_ack_noop(unsigned int irq)
  112. {
  113. /* Dummy function. */
  114. }
  115. static void bfin_core_mask_irq(unsigned int irq)
  116. {
  117. irq_flags &= ~(1 << irq);
  118. if (!irqs_disabled())
  119. local_irq_enable();
  120. }
  121. static void bfin_core_unmask_irq(unsigned int irq)
  122. {
  123. irq_flags |= 1 << irq;
  124. /*
  125. * If interrupts are enabled, IMASK must contain the same value
  126. * as irq_flags. Make sure that invariant holds. If interrupts
  127. * are currently disabled we need not do anything; one of the
  128. * callers will take care of setting IMASK to the proper value
  129. * when reenabling interrupts.
  130. * local_irq_enable just does "STI irq_flags", so it's exactly
  131. * what we need.
  132. */
  133. if (!irqs_disabled())
  134. local_irq_enable();
  135. return;
  136. }
  137. static void bfin_internal_mask_irq(unsigned int irq)
  138. {
  139. #ifdef CONFIG_BF53x
  140. bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
  141. ~(1 << SIC_SYSIRQ(irq)));
  142. #else
  143. unsigned mask_bank, mask_bit;
  144. mask_bank = SIC_SYSIRQ(irq) / 32;
  145. mask_bit = SIC_SYSIRQ(irq) % 32;
  146. bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) &
  147. ~(1 << mask_bit));
  148. #endif
  149. SSYNC();
  150. }
  151. static void bfin_internal_unmask_irq(unsigned int irq)
  152. {
  153. #ifdef CONFIG_BF53x
  154. bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() |
  155. (1 << SIC_SYSIRQ(irq)));
  156. #else
  157. unsigned mask_bank, mask_bit;
  158. mask_bank = SIC_SYSIRQ(irq) / 32;
  159. mask_bit = SIC_SYSIRQ(irq) % 32;
  160. bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) |
  161. (1 << mask_bit));
  162. #endif
  163. SSYNC();
  164. }
  165. #ifdef CONFIG_PM
  166. int bfin_internal_set_wake(unsigned int irq, unsigned int state)
  167. {
  168. unsigned bank, bit;
  169. unsigned long flags;
  170. bank = SIC_SYSIRQ(irq) / 32;
  171. bit = SIC_SYSIRQ(irq) % 32;
  172. local_irq_save(flags);
  173. if (state)
  174. bfin_sic_iwr[bank] |= (1 << bit);
  175. else
  176. bfin_sic_iwr[bank] &= ~(1 << bit);
  177. local_irq_restore(flags);
  178. return 0;
  179. }
  180. #endif
  181. static struct irq_chip bfin_core_irqchip = {
  182. .ack = bfin_ack_noop,
  183. .mask = bfin_core_mask_irq,
  184. .unmask = bfin_core_unmask_irq,
  185. };
  186. static struct irq_chip bfin_internal_irqchip = {
  187. .ack = bfin_ack_noop,
  188. .mask = bfin_internal_mask_irq,
  189. .unmask = bfin_internal_unmask_irq,
  190. .mask_ack = bfin_internal_mask_irq,
  191. .disable = bfin_internal_mask_irq,
  192. .enable = bfin_internal_unmask_irq,
  193. #ifdef CONFIG_PM
  194. .set_wake = bfin_internal_set_wake,
  195. #endif
  196. };
  197. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  198. static int error_int_mask;
  199. static void bfin_generic_error_mask_irq(unsigned int irq)
  200. {
  201. error_int_mask &= ~(1L << (irq - IRQ_PPI_ERROR));
  202. if (!error_int_mask)
  203. bfin_internal_mask_irq(IRQ_GENERIC_ERROR);
  204. }
  205. static void bfin_generic_error_unmask_irq(unsigned int irq)
  206. {
  207. bfin_internal_unmask_irq(IRQ_GENERIC_ERROR);
  208. error_int_mask |= 1L << (irq - IRQ_PPI_ERROR);
  209. }
  210. static struct irq_chip bfin_generic_error_irqchip = {
  211. .ack = bfin_ack_noop,
  212. .mask_ack = bfin_generic_error_mask_irq,
  213. .mask = bfin_generic_error_mask_irq,
  214. .unmask = bfin_generic_error_unmask_irq,
  215. };
  216. static void bfin_demux_error_irq(unsigned int int_err_irq,
  217. struct irq_desc *inta_desc)
  218. {
  219. int irq = 0;
  220. SSYNC();
  221. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
  222. if (bfin_read_EMAC_SYSTAT() & EMAC_ERR_MASK)
  223. irq = IRQ_MAC_ERROR;
  224. else
  225. #endif
  226. if (bfin_read_SPORT0_STAT() & SPORT_ERR_MASK)
  227. irq = IRQ_SPORT0_ERROR;
  228. else if (bfin_read_SPORT1_STAT() & SPORT_ERR_MASK)
  229. irq = IRQ_SPORT1_ERROR;
  230. else if (bfin_read_PPI_STATUS() & PPI_ERR_MASK)
  231. irq = IRQ_PPI_ERROR;
  232. else if (bfin_read_CAN_GIF() & CAN_ERR_MASK)
  233. irq = IRQ_CAN_ERROR;
  234. else if (bfin_read_SPI_STAT() & SPI_ERR_MASK)
  235. irq = IRQ_SPI_ERROR;
  236. else if ((bfin_read_UART0_IIR() & UART_ERR_MASK_STAT1) &&
  237. (bfin_read_UART0_IIR() & UART_ERR_MASK_STAT0))
  238. irq = IRQ_UART0_ERROR;
  239. else if ((bfin_read_UART1_IIR() & UART_ERR_MASK_STAT1) &&
  240. (bfin_read_UART1_IIR() & UART_ERR_MASK_STAT0))
  241. irq = IRQ_UART1_ERROR;
  242. if (irq) {
  243. if (error_int_mask & (1L << (irq - IRQ_PPI_ERROR))) {
  244. struct irq_desc *desc = irq_desc + irq;
  245. desc->handle_irq(irq, desc);
  246. } else {
  247. switch (irq) {
  248. case IRQ_PPI_ERROR:
  249. bfin_write_PPI_STATUS(PPI_ERR_MASK);
  250. break;
  251. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
  252. case IRQ_MAC_ERROR:
  253. bfin_write_EMAC_SYSTAT(EMAC_ERR_MASK);
  254. break;
  255. #endif
  256. case IRQ_SPORT0_ERROR:
  257. bfin_write_SPORT0_STAT(SPORT_ERR_MASK);
  258. break;
  259. case IRQ_SPORT1_ERROR:
  260. bfin_write_SPORT1_STAT(SPORT_ERR_MASK);
  261. break;
  262. case IRQ_CAN_ERROR:
  263. bfin_write_CAN_GIS(CAN_ERR_MASK);
  264. break;
  265. case IRQ_SPI_ERROR:
  266. bfin_write_SPI_STAT(SPI_ERR_MASK);
  267. break;
  268. default:
  269. break;
  270. }
  271. pr_debug("IRQ %d:"
  272. " MASKED PERIPHERAL ERROR INTERRUPT ASSERTED\n",
  273. irq);
  274. }
  275. } else
  276. printk(KERN_ERR
  277. "%s : %s : LINE %d :\nIRQ ?: PERIPHERAL ERROR"
  278. " INTERRUPT ASSERTED BUT NO SOURCE FOUND\n",
  279. __func__, __FILE__, __LINE__);
  280. }
  281. #endif /* BF537_GENERIC_ERROR_INT_DEMUX */
  282. #if !defined(CONFIG_BF54x)
  283. static unsigned short gpio_enabled[gpio_bank(MAX_BLACKFIN_GPIOS)];
  284. static unsigned short gpio_edge_triggered[gpio_bank(MAX_BLACKFIN_GPIOS)];
  285. extern void bfin_gpio_irq_prepare(unsigned gpio);
  286. static void bfin_gpio_ack_irq(unsigned int irq)
  287. {
  288. u16 gpionr = irq - IRQ_PF0;
  289. if (gpio_edge_triggered[gpio_bank(gpionr)] & gpio_bit(gpionr)) {
  290. set_gpio_data(gpionr, 0);
  291. SSYNC();
  292. }
  293. }
  294. static void bfin_gpio_mask_ack_irq(unsigned int irq)
  295. {
  296. u16 gpionr = irq - IRQ_PF0;
  297. if (gpio_edge_triggered[gpio_bank(gpionr)] & gpio_bit(gpionr)) {
  298. set_gpio_data(gpionr, 0);
  299. SSYNC();
  300. }
  301. set_gpio_maska(gpionr, 0);
  302. SSYNC();
  303. }
  304. static void bfin_gpio_mask_irq(unsigned int irq)
  305. {
  306. set_gpio_maska(irq - IRQ_PF0, 0);
  307. SSYNC();
  308. }
  309. static void bfin_gpio_unmask_irq(unsigned int irq)
  310. {
  311. set_gpio_maska(irq - IRQ_PF0, 1);
  312. SSYNC();
  313. }
  314. static unsigned int bfin_gpio_irq_startup(unsigned int irq)
  315. {
  316. u16 gpionr = irq - IRQ_PF0;
  317. if (!(gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr)))
  318. bfin_gpio_irq_prepare(gpionr);
  319. gpio_enabled[gpio_bank(gpionr)] |= gpio_bit(gpionr);
  320. bfin_gpio_unmask_irq(irq);
  321. return 0;
  322. }
  323. static void bfin_gpio_irq_shutdown(unsigned int irq)
  324. {
  325. bfin_gpio_mask_irq(irq);
  326. gpio_enabled[gpio_bank(irq - IRQ_PF0)] &= ~gpio_bit(irq - IRQ_PF0);
  327. }
  328. static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
  329. {
  330. u16 gpionr = irq - IRQ_PF0;
  331. if (type == IRQ_TYPE_PROBE) {
  332. /* only probe unenabled GPIO interrupt lines */
  333. if (gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr))
  334. return 0;
  335. type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
  336. }
  337. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
  338. IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
  339. if (!(gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr)))
  340. bfin_gpio_irq_prepare(gpionr);
  341. gpio_enabled[gpio_bank(gpionr)] |= gpio_bit(gpionr);
  342. } else {
  343. gpio_enabled[gpio_bank(gpionr)] &= ~gpio_bit(gpionr);
  344. return 0;
  345. }
  346. set_gpio_inen(gpionr, 0);
  347. set_gpio_dir(gpionr, 0);
  348. if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  349. == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  350. set_gpio_both(gpionr, 1);
  351. else
  352. set_gpio_both(gpionr, 0);
  353. if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
  354. set_gpio_polar(gpionr, 1); /* low or falling edge denoted by one */
  355. else
  356. set_gpio_polar(gpionr, 0); /* high or rising edge denoted by zero */
  357. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
  358. set_gpio_edge(gpionr, 1);
  359. set_gpio_inen(gpionr, 1);
  360. gpio_edge_triggered[gpio_bank(gpionr)] |= gpio_bit(gpionr);
  361. set_gpio_data(gpionr, 0);
  362. } else {
  363. set_gpio_edge(gpionr, 0);
  364. gpio_edge_triggered[gpio_bank(gpionr)] &= ~gpio_bit(gpionr);
  365. set_gpio_inen(gpionr, 1);
  366. }
  367. SSYNC();
  368. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  369. set_irq_handler(irq, handle_edge_irq);
  370. else
  371. set_irq_handler(irq, handle_level_irq);
  372. return 0;
  373. }
  374. #ifdef CONFIG_PM
  375. int bfin_gpio_set_wake(unsigned int irq, unsigned int state)
  376. {
  377. unsigned gpio = irq_to_gpio(irq);
  378. if (state)
  379. gpio_pm_wakeup_request(gpio, PM_WAKE_IGNORE);
  380. else
  381. gpio_pm_wakeup_free(gpio);
  382. return 0;
  383. }
  384. #endif
  385. static struct irq_chip bfin_gpio_irqchip = {
  386. .ack = bfin_gpio_ack_irq,
  387. .mask = bfin_gpio_mask_irq,
  388. .mask_ack = bfin_gpio_mask_ack_irq,
  389. .unmask = bfin_gpio_unmask_irq,
  390. .set_type = bfin_gpio_irq_type,
  391. .startup = bfin_gpio_irq_startup,
  392. .shutdown = bfin_gpio_irq_shutdown,
  393. #ifdef CONFIG_PM
  394. .set_wake = bfin_gpio_set_wake,
  395. #endif
  396. };
  397. static void bfin_demux_gpio_irq(unsigned int inta_irq,
  398. struct irq_desc *desc)
  399. {
  400. unsigned int i, gpio, mask, irq, search = 0;
  401. switch (inta_irq) {
  402. #if defined(CONFIG_BF53x)
  403. case IRQ_PROG_INTA:
  404. irq = IRQ_PF0;
  405. search = 1;
  406. break;
  407. # if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
  408. case IRQ_MAC_RX:
  409. irq = IRQ_PH0;
  410. break;
  411. # endif
  412. #elif defined(CONFIG_BF52x)
  413. case IRQ_PORTF_INTA:
  414. irq = IRQ_PF0;
  415. break;
  416. case IRQ_PORTG_INTA:
  417. irq = IRQ_PG0;
  418. break;
  419. case IRQ_PORTH_INTA:
  420. irq = IRQ_PH0;
  421. break;
  422. #elif defined(CONFIG_BF561)
  423. case IRQ_PROG0_INTA:
  424. irq = IRQ_PF0;
  425. break;
  426. case IRQ_PROG1_INTA:
  427. irq = IRQ_PF16;
  428. break;
  429. case IRQ_PROG2_INTA:
  430. irq = IRQ_PF32;
  431. break;
  432. #endif
  433. default:
  434. BUG();
  435. return;
  436. }
  437. if (search) {
  438. for (i = 0; i < MAX_BLACKFIN_GPIOS; i += GPIO_BANKSIZE) {
  439. irq += i;
  440. mask = get_gpiop_data(i) &
  441. (gpio_enabled[gpio_bank(i)] &
  442. get_gpiop_maska(i));
  443. while (mask) {
  444. if (mask & 1) {
  445. desc = irq_desc + irq;
  446. desc->handle_irq(irq, desc);
  447. }
  448. irq++;
  449. mask >>= 1;
  450. }
  451. }
  452. } else {
  453. gpio = irq_to_gpio(irq);
  454. mask = get_gpiop_data(gpio) &
  455. (gpio_enabled[gpio_bank(gpio)] &
  456. get_gpiop_maska(gpio));
  457. do {
  458. if (mask & 1) {
  459. desc = irq_desc + irq;
  460. desc->handle_irq(irq, desc);
  461. }
  462. irq++;
  463. mask >>= 1;
  464. } while (mask);
  465. }
  466. }
  467. #else /* CONFIG_BF54x */
  468. #define NR_PINT_SYS_IRQS 4
  469. #define NR_PINT_BITS 32
  470. #define NR_PINTS 160
  471. #define IRQ_NOT_AVAIL 0xFF
  472. #define PINT_2_BANK(x) ((x) >> 5)
  473. #define PINT_2_BIT(x) ((x) & 0x1F)
  474. #define PINT_BIT(x) (1 << (PINT_2_BIT(x)))
  475. static unsigned char irq2pint_lut[NR_PINTS];
  476. static unsigned char pint2irq_lut[NR_PINT_SYS_IRQS * NR_PINT_BITS];
  477. static unsigned int gpio_both_edge_triggered[NR_PINT_SYS_IRQS];
  478. static unsigned short gpio_enabled[gpio_bank(MAX_BLACKFIN_GPIOS)];
  479. struct pin_int_t {
  480. unsigned int mask_set;
  481. unsigned int mask_clear;
  482. unsigned int request;
  483. unsigned int assign;
  484. unsigned int edge_set;
  485. unsigned int edge_clear;
  486. unsigned int invert_set;
  487. unsigned int invert_clear;
  488. unsigned int pinstate;
  489. unsigned int latch;
  490. };
  491. static struct pin_int_t *pint[NR_PINT_SYS_IRQS] = {
  492. (struct pin_int_t *)PINT0_MASK_SET,
  493. (struct pin_int_t *)PINT1_MASK_SET,
  494. (struct pin_int_t *)PINT2_MASK_SET,
  495. (struct pin_int_t *)PINT3_MASK_SET,
  496. };
  497. extern void bfin_gpio_irq_prepare(unsigned gpio);
  498. inline unsigned short get_irq_base(u8 bank, u8 bmap)
  499. {
  500. u16 irq_base;
  501. if (bank < 2) { /*PA-PB */
  502. irq_base = IRQ_PA0 + bmap * 16;
  503. } else { /*PC-PJ */
  504. irq_base = IRQ_PC0 + bmap * 16;
  505. }
  506. return irq_base;
  507. }
  508. /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
  509. void init_pint_lut(void)
  510. {
  511. u16 bank, bit, irq_base, bit_pos;
  512. u32 pint_assign;
  513. u8 bmap;
  514. memset(irq2pint_lut, IRQ_NOT_AVAIL, sizeof(irq2pint_lut));
  515. for (bank = 0; bank < NR_PINT_SYS_IRQS; bank++) {
  516. pint_assign = pint[bank]->assign;
  517. for (bit = 0; bit < NR_PINT_BITS; bit++) {
  518. bmap = (pint_assign >> ((bit / 8) * 8)) & 0xFF;
  519. irq_base = get_irq_base(bank, bmap);
  520. irq_base += (bit % 8) + ((bit / 8) & 1 ? 8 : 0);
  521. bit_pos = bit + bank * NR_PINT_BITS;
  522. pint2irq_lut[bit_pos] = irq_base - SYS_IRQS;
  523. irq2pint_lut[irq_base - SYS_IRQS] = bit_pos;
  524. }
  525. }
  526. }
  527. static void bfin_gpio_ack_irq(unsigned int irq)
  528. {
  529. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  530. u32 pintbit = PINT_BIT(pint_val);
  531. u8 bank = PINT_2_BANK(pint_val);
  532. if (unlikely(gpio_both_edge_triggered[bank] & pintbit)) {
  533. if (pint[bank]->invert_set & pintbit)
  534. pint[bank]->invert_clear = pintbit;
  535. else
  536. pint[bank]->invert_set = pintbit;
  537. }
  538. pint[bank]->request = pintbit;
  539. SSYNC();
  540. }
  541. static void bfin_gpio_mask_ack_irq(unsigned int irq)
  542. {
  543. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  544. u32 pintbit = PINT_BIT(pint_val);
  545. u8 bank = PINT_2_BANK(pint_val);
  546. if (unlikely(gpio_both_edge_triggered[bank] & pintbit)) {
  547. if (pint[bank]->invert_set & pintbit)
  548. pint[bank]->invert_clear = pintbit;
  549. else
  550. pint[bank]->invert_set = pintbit;
  551. }
  552. pint[bank]->request = pintbit;
  553. pint[bank]->mask_clear = pintbit;
  554. SSYNC();
  555. }
  556. static void bfin_gpio_mask_irq(unsigned int irq)
  557. {
  558. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  559. pint[PINT_2_BANK(pint_val)]->mask_clear = PINT_BIT(pint_val);
  560. SSYNC();
  561. }
  562. static void bfin_gpio_unmask_irq(unsigned int irq)
  563. {
  564. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  565. u32 pintbit = PINT_BIT(pint_val);
  566. u8 bank = PINT_2_BANK(pint_val);
  567. pint[bank]->request = pintbit;
  568. pint[bank]->mask_set = pintbit;
  569. SSYNC();
  570. }
  571. static unsigned int bfin_gpio_irq_startup(unsigned int irq)
  572. {
  573. u16 gpionr = irq_to_gpio(irq);
  574. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  575. if (pint_val == IRQ_NOT_AVAIL) {
  576. printk(KERN_ERR
  577. "GPIO IRQ %d :Not in PINT Assign table "
  578. "Reconfigure Interrupt to Port Assignemt\n", irq);
  579. return -ENODEV;
  580. }
  581. if (!(gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr)))
  582. bfin_gpio_irq_prepare(gpionr);
  583. gpio_enabled[gpio_bank(gpionr)] |= gpio_bit(gpionr);
  584. bfin_gpio_unmask_irq(irq);
  585. return 0;
  586. }
  587. static void bfin_gpio_irq_shutdown(unsigned int irq)
  588. {
  589. u16 gpionr = irq_to_gpio(irq);
  590. bfin_gpio_mask_irq(irq);
  591. gpio_enabled[gpio_bank(gpionr)] &= ~gpio_bit(gpionr);
  592. }
  593. static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
  594. {
  595. u16 gpionr = irq_to_gpio(irq);
  596. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  597. u32 pintbit = PINT_BIT(pint_val);
  598. u8 bank = PINT_2_BANK(pint_val);
  599. if (pint_val == IRQ_NOT_AVAIL)
  600. return -ENODEV;
  601. if (type == IRQ_TYPE_PROBE) {
  602. /* only probe unenabled GPIO interrupt lines */
  603. if (gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr))
  604. return 0;
  605. type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
  606. }
  607. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
  608. IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
  609. if (!(gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr)))
  610. bfin_gpio_irq_prepare(gpionr);
  611. gpio_enabled[gpio_bank(gpionr)] |= gpio_bit(gpionr);
  612. } else {
  613. gpio_enabled[gpio_bank(gpionr)] &= ~gpio_bit(gpionr);
  614. return 0;
  615. }
  616. if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
  617. pint[bank]->invert_set = pintbit; /* low or falling edge denoted by one */
  618. else
  619. pint[bank]->invert_clear = pintbit; /* high or rising edge denoted by zero */
  620. if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  621. == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
  622. gpio_both_edge_triggered[bank] |= pintbit;
  623. if (gpio_get_value(gpionr))
  624. pint[bank]->invert_set = pintbit;
  625. else
  626. pint[bank]->invert_clear = pintbit;
  627. } else {
  628. gpio_both_edge_triggered[bank] &= ~pintbit;
  629. }
  630. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
  631. pint[bank]->edge_set = pintbit;
  632. set_irq_handler(irq, handle_edge_irq);
  633. } else {
  634. pint[bank]->edge_clear = pintbit;
  635. set_irq_handler(irq, handle_level_irq);
  636. }
  637. SSYNC();
  638. return 0;
  639. }
  640. #ifdef CONFIG_PM
  641. u32 pint_saved_masks[NR_PINT_SYS_IRQS];
  642. u32 pint_wakeup_masks[NR_PINT_SYS_IRQS];
  643. int bfin_gpio_set_wake(unsigned int irq, unsigned int state)
  644. {
  645. u32 pint_irq;
  646. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  647. u32 bank = PINT_2_BANK(pint_val);
  648. u32 pintbit = PINT_BIT(pint_val);
  649. switch (bank) {
  650. case 0:
  651. pint_irq = IRQ_PINT0;
  652. break;
  653. case 2:
  654. pint_irq = IRQ_PINT2;
  655. break;
  656. case 3:
  657. pint_irq = IRQ_PINT3;
  658. break;
  659. case 1:
  660. pint_irq = IRQ_PINT1;
  661. break;
  662. default:
  663. return -EINVAL;
  664. }
  665. bfin_internal_set_wake(pint_irq, state);
  666. if (state)
  667. pint_wakeup_masks[bank] |= pintbit;
  668. else
  669. pint_wakeup_masks[bank] &= ~pintbit;
  670. return 0;
  671. }
  672. u32 bfin_pm_setup(void)
  673. {
  674. u32 val, i;
  675. for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
  676. val = pint[i]->mask_clear;
  677. pint_saved_masks[i] = val;
  678. if (val ^ pint_wakeup_masks[i]) {
  679. pint[i]->mask_clear = val;
  680. pint[i]->mask_set = pint_wakeup_masks[i];
  681. }
  682. }
  683. return 0;
  684. }
  685. void bfin_pm_restore(void)
  686. {
  687. u32 i, val;
  688. for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
  689. val = pint_saved_masks[i];
  690. if (val ^ pint_wakeup_masks[i]) {
  691. pint[i]->mask_clear = pint[i]->mask_clear;
  692. pint[i]->mask_set = val;
  693. }
  694. }
  695. }
  696. #endif
  697. static struct irq_chip bfin_gpio_irqchip = {
  698. .ack = bfin_gpio_ack_irq,
  699. .mask = bfin_gpio_mask_irq,
  700. .mask_ack = bfin_gpio_mask_ack_irq,
  701. .unmask = bfin_gpio_unmask_irq,
  702. .set_type = bfin_gpio_irq_type,
  703. .startup = bfin_gpio_irq_startup,
  704. .shutdown = bfin_gpio_irq_shutdown,
  705. #ifdef CONFIG_PM
  706. .set_wake = bfin_gpio_set_wake,
  707. #endif
  708. };
  709. static void bfin_demux_gpio_irq(unsigned int inta_irq,
  710. struct irq_desc *desc)
  711. {
  712. u8 bank, pint_val;
  713. u32 request, irq;
  714. switch (inta_irq) {
  715. case IRQ_PINT0:
  716. bank = 0;
  717. break;
  718. case IRQ_PINT2:
  719. bank = 2;
  720. break;
  721. case IRQ_PINT3:
  722. bank = 3;
  723. break;
  724. case IRQ_PINT1:
  725. bank = 1;
  726. break;
  727. default:
  728. return;
  729. }
  730. pint_val = bank * NR_PINT_BITS;
  731. request = pint[bank]->request;
  732. while (request) {
  733. if (request & 1) {
  734. irq = pint2irq_lut[pint_val] + SYS_IRQS;
  735. desc = irq_desc + irq;
  736. desc->handle_irq(irq, desc);
  737. }
  738. pint_val++;
  739. request >>= 1;
  740. }
  741. }
  742. #endif
  743. void __init init_exception_vectors(void)
  744. {
  745. SSYNC();
  746. /* cannot program in software:
  747. * evt0 - emulation (jtag)
  748. * evt1 - reset
  749. */
  750. bfin_write_EVT2(evt_nmi);
  751. bfin_write_EVT3(trap);
  752. bfin_write_EVT5(evt_ivhw);
  753. bfin_write_EVT6(evt_timer);
  754. bfin_write_EVT7(evt_evt7);
  755. bfin_write_EVT8(evt_evt8);
  756. bfin_write_EVT9(evt_evt9);
  757. bfin_write_EVT10(evt_evt10);
  758. bfin_write_EVT11(evt_evt11);
  759. bfin_write_EVT12(evt_evt12);
  760. bfin_write_EVT13(evt_evt13);
  761. bfin_write_EVT14(evt14_softirq);
  762. bfin_write_EVT15(evt_system_call);
  763. CSYNC();
  764. }
  765. /*
  766. * This function should be called during kernel startup to initialize
  767. * the BFin IRQ handling routines.
  768. */
  769. int __init init_arch_irq(void)
  770. {
  771. int irq;
  772. unsigned long ilat = 0;
  773. /* Disable all the peripheral intrs - page 4-29 HW Ref manual */
  774. #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561)
  775. bfin_write_SIC_IMASK0(SIC_UNMASK_ALL);
  776. bfin_write_SIC_IMASK1(SIC_UNMASK_ALL);
  777. # ifdef CONFIG_BF54x
  778. bfin_write_SIC_IMASK2(SIC_UNMASK_ALL);
  779. # endif
  780. #else
  781. bfin_write_SIC_IMASK(SIC_UNMASK_ALL);
  782. #endif
  783. local_irq_disable();
  784. #ifdef CONFIG_BF54x
  785. # ifdef CONFIG_PINTx_REASSIGN
  786. pint[0]->assign = CONFIG_PINT0_ASSIGN;
  787. pint[1]->assign = CONFIG_PINT1_ASSIGN;
  788. pint[2]->assign = CONFIG_PINT2_ASSIGN;
  789. pint[3]->assign = CONFIG_PINT3_ASSIGN;
  790. # endif
  791. /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
  792. init_pint_lut();
  793. #endif
  794. for (irq = 0; irq <= SYS_IRQS; irq++) {
  795. if (irq <= IRQ_CORETMR)
  796. set_irq_chip(irq, &bfin_core_irqchip);
  797. else
  798. set_irq_chip(irq, &bfin_internal_irqchip);
  799. switch (irq) {
  800. #if defined(CONFIG_BF53x)
  801. case IRQ_PROG_INTA:
  802. # if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
  803. case IRQ_MAC_RX:
  804. # endif
  805. #elif defined(CONFIG_BF54x)
  806. case IRQ_PINT0:
  807. case IRQ_PINT1:
  808. case IRQ_PINT2:
  809. case IRQ_PINT3:
  810. #elif defined(CONFIG_BF52x)
  811. case IRQ_PORTF_INTA:
  812. case IRQ_PORTG_INTA:
  813. case IRQ_PORTH_INTA:
  814. #elif defined(CONFIG_BF561)
  815. case IRQ_PROG0_INTA:
  816. case IRQ_PROG1_INTA:
  817. case IRQ_PROG2_INTA:
  818. #endif
  819. set_irq_chained_handler(irq,
  820. bfin_demux_gpio_irq);
  821. break;
  822. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  823. case IRQ_GENERIC_ERROR:
  824. set_irq_handler(irq, bfin_demux_error_irq);
  825. break;
  826. #endif
  827. default:
  828. set_irq_handler(irq, handle_simple_irq);
  829. break;
  830. }
  831. }
  832. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  833. for (irq = IRQ_PPI_ERROR; irq <= IRQ_UART1_ERROR; irq++)
  834. set_irq_chip_and_handler(irq, &bfin_generic_error_irqchip,
  835. handle_level_irq);
  836. #endif
  837. /* if configured as edge, then will be changed to do_edge_IRQ */
  838. for (irq = GPIO_IRQ_BASE; irq < NR_IRQS; irq++)
  839. set_irq_chip_and_handler(irq, &bfin_gpio_irqchip,
  840. handle_level_irq);
  841. bfin_write_IMASK(0);
  842. CSYNC();
  843. ilat = bfin_read_ILAT();
  844. CSYNC();
  845. bfin_write_ILAT(ilat);
  846. CSYNC();
  847. printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n");
  848. /* IMASK=xxx is equivalent to STI xx or irq_flags=xx,
  849. * local_irq_enable()
  850. */
  851. program_IAR();
  852. /* Therefore it's better to setup IARs before interrupts enabled */
  853. search_IAR();
  854. /* Enable interrupts IVG7-15 */
  855. irq_flags = irq_flags | IMASK_IVG15 |
  856. IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
  857. IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
  858. #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561)
  859. bfin_write_SIC_IWR0(IWR_ENABLE_ALL);
  860. bfin_write_SIC_IWR1(IWR_ENABLE_ALL);
  861. # ifdef CONFIG_BF54x
  862. bfin_write_SIC_IWR2(IWR_ENABLE_ALL);
  863. # endif
  864. #else
  865. bfin_write_SIC_IWR(IWR_ENABLE_ALL);
  866. #endif
  867. return 0;
  868. }
  869. #ifdef CONFIG_DO_IRQ_L1
  870. __attribute__((l1_text))
  871. #endif
  872. void do_irq(int vec, struct pt_regs *fp)
  873. {
  874. if (vec == EVT_IVTMR_P) {
  875. vec = IRQ_CORETMR;
  876. } else {
  877. struct ivgx *ivg = ivg7_13[vec - IVG7].ifirst;
  878. struct ivgx *ivg_stop = ivg7_13[vec - IVG7].istop;
  879. #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561)
  880. unsigned long sic_status[3];
  881. sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
  882. sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
  883. #ifdef CONFIG_BF54x
  884. sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
  885. #endif
  886. for (;; ivg++) {
  887. if (ivg >= ivg_stop) {
  888. atomic_inc(&num_spurious);
  889. return;
  890. }
  891. if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
  892. break;
  893. }
  894. #else
  895. unsigned long sic_status;
  896. sic_status = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();
  897. for (;; ivg++) {
  898. if (ivg >= ivg_stop) {
  899. atomic_inc(&num_spurious);
  900. return;
  901. } else if (sic_status & ivg->isrflag)
  902. break;
  903. }
  904. #endif
  905. vec = ivg->irqno;
  906. }
  907. asm_do_IRQ(vec, fp);
  908. #ifdef CONFIG_KGDB
  909. kgdb_process_breakpoint();
  910. #endif
  911. }