pci.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567
  1. /*
  2. * arch/arm/mach-orion5x/pci.c
  3. *
  4. * PCI and PCIe functions for Marvell Orion System On Chip
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/pci.h>
  14. #include <linux/mbus.h>
  15. #include <asm/mach/pci.h>
  16. #include <asm/plat-orion/pcie.h>
  17. #include "common.h"
  18. /*****************************************************************************
  19. * Orion has one PCIe controller and one PCI controller.
  20. *
  21. * Note1: The local PCIe bus number is '0'. The local PCI bus number
  22. * follows the scanned PCIe bridged busses, if any.
  23. *
  24. * Note2: It is possible for PCI/PCIe agents to access many subsystem's
  25. * space, by configuring BARs and Address Decode Windows, e.g. flashes on
  26. * device bus, Orion registers, etc. However this code only enable the
  27. * access to DDR banks.
  28. ****************************************************************************/
  29. /*****************************************************************************
  30. * PCIe controller
  31. ****************************************************************************/
  32. #define PCIE_BASE ((void __iomem *)ORION5X_PCIE_VIRT_BASE)
  33. void __init orion5x_pcie_id(u32 *dev, u32 *rev)
  34. {
  35. *dev = orion_pcie_dev_id(PCIE_BASE);
  36. *rev = orion_pcie_rev(PCIE_BASE);
  37. }
  38. static int pcie_valid_config(int bus, int dev)
  39. {
  40. /*
  41. * Don't go out when trying to access --
  42. * 1. nonexisting device on local bus
  43. * 2. where there's no device connected (no link)
  44. */
  45. if (bus == 0 && dev == 0)
  46. return 1;
  47. if (!orion_pcie_link_up(PCIE_BASE))
  48. return 0;
  49. if (bus == 0 && dev != 1)
  50. return 0;
  51. return 1;
  52. }
  53. /*
  54. * PCIe config cycles are done by programming the PCIE_CONF_ADDR register
  55. * and then reading the PCIE_CONF_DATA register. Need to make sure these
  56. * transactions are atomic.
  57. */
  58. static DEFINE_SPINLOCK(orion5x_pcie_lock);
  59. static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
  60. int size, u32 *val)
  61. {
  62. unsigned long flags;
  63. int ret;
  64. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
  65. *val = 0xffffffff;
  66. return PCIBIOS_DEVICE_NOT_FOUND;
  67. }
  68. spin_lock_irqsave(&orion5x_pcie_lock, flags);
  69. ret = orion_pcie_rd_conf(PCIE_BASE, bus, devfn, where, size, val);
  70. spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
  71. return ret;
  72. }
  73. static int pcie_rd_conf_wa(struct pci_bus *bus, u32 devfn,
  74. int where, int size, u32 *val)
  75. {
  76. int ret;
  77. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
  78. *val = 0xffffffff;
  79. return PCIBIOS_DEVICE_NOT_FOUND;
  80. }
  81. /*
  82. * We only support access to the non-extended configuration
  83. * space when using the WA access method (or we would have to
  84. * sacrifice 256M of CPU virtual address space.)
  85. */
  86. if (where >= 0x100) {
  87. *val = 0xffffffff;
  88. return PCIBIOS_DEVICE_NOT_FOUND;
  89. }
  90. ret = orion_pcie_rd_conf_wa((void __iomem *)ORION5X_PCIE_WA_VIRT_BASE,
  91. bus, devfn, where, size, val);
  92. return ret;
  93. }
  94. static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
  95. int where, int size, u32 val)
  96. {
  97. unsigned long flags;
  98. int ret;
  99. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0)
  100. return PCIBIOS_DEVICE_NOT_FOUND;
  101. spin_lock_irqsave(&orion5x_pcie_lock, flags);
  102. ret = orion_pcie_wr_conf(PCIE_BASE, bus, devfn, where, size, val);
  103. spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
  104. return ret;
  105. }
  106. static struct pci_ops pcie_ops = {
  107. .read = pcie_rd_conf,
  108. .write = pcie_wr_conf,
  109. };
  110. static int __init pcie_setup(struct pci_sys_data *sys)
  111. {
  112. struct resource *res;
  113. int dev;
  114. /*
  115. * Generic PCIe unit setup.
  116. */
  117. orion_pcie_setup(PCIE_BASE, &orion5x_mbus_dram_info);
  118. /*
  119. * Check whether to apply Orion-1/Orion-NAS PCIe config
  120. * read transaction workaround.
  121. */
  122. dev = orion_pcie_dev_id(PCIE_BASE);
  123. if (dev == MV88F5181_DEV_ID || dev == MV88F5182_DEV_ID) {
  124. printk(KERN_NOTICE "Applying Orion-1/Orion-NAS PCIe config "
  125. "read transaction workaround\n");
  126. pcie_ops.read = pcie_rd_conf_wa;
  127. }
  128. /*
  129. * Request resources.
  130. */
  131. res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
  132. if (!res)
  133. panic("pcie_setup unable to alloc resources");
  134. /*
  135. * IORESOURCE_IO
  136. */
  137. res[0].name = "PCIe I/O Space";
  138. res[0].flags = IORESOURCE_IO;
  139. res[0].start = ORION5X_PCIE_IO_BUS_BASE;
  140. res[0].end = res[0].start + ORION5X_PCIE_IO_SIZE - 1;
  141. if (request_resource(&ioport_resource, &res[0]))
  142. panic("Request PCIe IO resource failed\n");
  143. sys->resource[0] = &res[0];
  144. /*
  145. * IORESOURCE_MEM
  146. */
  147. res[1].name = "PCIe Memory Space";
  148. res[1].flags = IORESOURCE_MEM;
  149. res[1].start = ORION5X_PCIE_MEM_PHYS_BASE;
  150. res[1].end = res[1].start + ORION5X_PCIE_MEM_SIZE - 1;
  151. if (request_resource(&iomem_resource, &res[1]))
  152. panic("Request PCIe Memory resource failed\n");
  153. sys->resource[1] = &res[1];
  154. sys->resource[2] = NULL;
  155. sys->io_offset = 0;
  156. return 1;
  157. }
  158. /*****************************************************************************
  159. * PCI controller
  160. ****************************************************************************/
  161. #define PCI_MODE ORION5X_PCI_REG(0xd00)
  162. #define PCI_CMD ORION5X_PCI_REG(0xc00)
  163. #define PCI_P2P_CONF ORION5X_PCI_REG(0x1d14)
  164. #define PCI_CONF_ADDR ORION5X_PCI_REG(0xc78)
  165. #define PCI_CONF_DATA ORION5X_PCI_REG(0xc7c)
  166. /*
  167. * PCI_MODE bits
  168. */
  169. #define PCI_MODE_64BIT (1 << 2)
  170. #define PCI_MODE_PCIX ((1 << 4) | (1 << 5))
  171. /*
  172. * PCI_CMD bits
  173. */
  174. #define PCI_CMD_HOST_REORDER (1 << 29)
  175. /*
  176. * PCI_P2P_CONF bits
  177. */
  178. #define PCI_P2P_BUS_OFFS 16
  179. #define PCI_P2P_BUS_MASK (0xff << PCI_P2P_BUS_OFFS)
  180. #define PCI_P2P_DEV_OFFS 24
  181. #define PCI_P2P_DEV_MASK (0x1f << PCI_P2P_DEV_OFFS)
  182. /*
  183. * PCI_CONF_ADDR bits
  184. */
  185. #define PCI_CONF_REG(reg) ((reg) & 0xfc)
  186. #define PCI_CONF_FUNC(func) (((func) & 0x3) << 8)
  187. #define PCI_CONF_DEV(dev) (((dev) & 0x1f) << 11)
  188. #define PCI_CONF_BUS(bus) (((bus) & 0xff) << 16)
  189. #define PCI_CONF_ADDR_EN (1 << 31)
  190. /*
  191. * Internal configuration space
  192. */
  193. #define PCI_CONF_FUNC_STAT_CMD 0
  194. #define PCI_CONF_REG_STAT_CMD 4
  195. #define PCIX_STAT 0x64
  196. #define PCIX_STAT_BUS_OFFS 8
  197. #define PCIX_STAT_BUS_MASK (0xff << PCIX_STAT_BUS_OFFS)
  198. /*
  199. * PCI Address Decode Windows registers
  200. */
  201. #define PCI_BAR_SIZE_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc08) : \
  202. ((n) == 1) ? ORION5X_PCI_REG(0xd08) : \
  203. ((n) == 2) ? ORION5X_PCI_REG(0xc0c) : \
  204. ((n) == 3) ? ORION5X_PCI_REG(0xd0c) : 0)
  205. #define PCI_BAR_REMAP_DDR_CS(n) (((n) ==0) ? ORION5X_PCI_REG(0xc48) : \
  206. ((n) == 1) ? ORION5X_PCI_REG(0xd48) : \
  207. ((n) == 2) ? ORION5X_PCI_REG(0xc4c) : \
  208. ((n) == 3) ? ORION5X_PCI_REG(0xd4c) : 0)
  209. #define PCI_BAR_ENABLE ORION5X_PCI_REG(0xc3c)
  210. #define PCI_ADDR_DECODE_CTRL ORION5X_PCI_REG(0xd3c)
  211. /*
  212. * PCI configuration helpers for BAR settings
  213. */
  214. #define PCI_CONF_FUNC_BAR_CS(n) ((n) >> 1)
  215. #define PCI_CONF_REG_BAR_LO_CS(n) (((n) & 1) ? 0x18 : 0x10)
  216. #define PCI_CONF_REG_BAR_HI_CS(n) (((n) & 1) ? 0x1c : 0x14)
  217. /*
  218. * PCI config cycles are done by programming the PCI_CONF_ADDR register
  219. * and then reading the PCI_CONF_DATA register. Need to make sure these
  220. * transactions are atomic.
  221. */
  222. static DEFINE_SPINLOCK(orion5x_pci_lock);
  223. static int orion5x_pci_local_bus_nr(void)
  224. {
  225. u32 conf = orion5x_read(PCI_P2P_CONF);
  226. return((conf & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS);
  227. }
  228. static int orion5x_pci_hw_rd_conf(int bus, int dev, u32 func,
  229. u32 where, u32 size, u32 *val)
  230. {
  231. unsigned long flags;
  232. spin_lock_irqsave(&orion5x_pci_lock, flags);
  233. orion5x_write(PCI_CONF_ADDR, PCI_CONF_BUS(bus) |
  234. PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
  235. PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN);
  236. *val = orion5x_read(PCI_CONF_DATA);
  237. if (size == 1)
  238. *val = (*val >> (8*(where & 0x3))) & 0xff;
  239. else if (size == 2)
  240. *val = (*val >> (8*(where & 0x3))) & 0xffff;
  241. spin_unlock_irqrestore(&orion5x_pci_lock, flags);
  242. return PCIBIOS_SUCCESSFUL;
  243. }
  244. static int orion5x_pci_hw_wr_conf(int bus, int dev, u32 func,
  245. u32 where, u32 size, u32 val)
  246. {
  247. unsigned long flags;
  248. int ret = PCIBIOS_SUCCESSFUL;
  249. spin_lock_irqsave(&orion5x_pci_lock, flags);
  250. orion5x_write(PCI_CONF_ADDR, PCI_CONF_BUS(bus) |
  251. PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
  252. PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN);
  253. if (size == 4) {
  254. __raw_writel(val, PCI_CONF_DATA);
  255. } else if (size == 2) {
  256. __raw_writew(val, PCI_CONF_DATA + (where & 0x3));
  257. } else if (size == 1) {
  258. __raw_writeb(val, PCI_CONF_DATA + (where & 0x3));
  259. } else {
  260. ret = PCIBIOS_BAD_REGISTER_NUMBER;
  261. }
  262. spin_unlock_irqrestore(&orion5x_pci_lock, flags);
  263. return ret;
  264. }
  265. static int orion5x_pci_rd_conf(struct pci_bus *bus, u32 devfn,
  266. int where, int size, u32 *val)
  267. {
  268. /*
  269. * Don't go out for local device
  270. */
  271. if (bus->number == orion5x_pci_local_bus_nr() &&
  272. PCI_SLOT(devfn) == 0 && PCI_FUNC(devfn) != 0) {
  273. *val = 0xffffffff;
  274. return PCIBIOS_DEVICE_NOT_FOUND;
  275. }
  276. return orion5x_pci_hw_rd_conf(bus->number, PCI_SLOT(devfn),
  277. PCI_FUNC(devfn), where, size, val);
  278. }
  279. static int orion5x_pci_wr_conf(struct pci_bus *bus, u32 devfn,
  280. int where, int size, u32 val)
  281. {
  282. if (bus->number == orion5x_pci_local_bus_nr() &&
  283. PCI_SLOT(devfn) == 0 && PCI_FUNC(devfn) != 0)
  284. return PCIBIOS_DEVICE_NOT_FOUND;
  285. return orion5x_pci_hw_wr_conf(bus->number, PCI_SLOT(devfn),
  286. PCI_FUNC(devfn), where, size, val);
  287. }
  288. static struct pci_ops pci_ops = {
  289. .read = orion5x_pci_rd_conf,
  290. .write = orion5x_pci_wr_conf,
  291. };
  292. static void __init orion5x_pci_set_bus_nr(int nr)
  293. {
  294. u32 p2p = orion5x_read(PCI_P2P_CONF);
  295. if (orion5x_read(PCI_MODE) & PCI_MODE_PCIX) {
  296. /*
  297. * PCI-X mode
  298. */
  299. u32 pcix_status, bus, dev;
  300. bus = (p2p & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS;
  301. dev = (p2p & PCI_P2P_DEV_MASK) >> PCI_P2P_DEV_OFFS;
  302. orion5x_pci_hw_rd_conf(bus, dev, 0, PCIX_STAT, 4, &pcix_status);
  303. pcix_status &= ~PCIX_STAT_BUS_MASK;
  304. pcix_status |= (nr << PCIX_STAT_BUS_OFFS);
  305. orion5x_pci_hw_wr_conf(bus, dev, 0, PCIX_STAT, 4, pcix_status);
  306. } else {
  307. /*
  308. * PCI Conventional mode
  309. */
  310. p2p &= ~PCI_P2P_BUS_MASK;
  311. p2p |= (nr << PCI_P2P_BUS_OFFS);
  312. orion5x_write(PCI_P2P_CONF, p2p);
  313. }
  314. }
  315. static void __init orion5x_pci_master_slave_enable(void)
  316. {
  317. int bus_nr, func, reg;
  318. u32 val;
  319. bus_nr = orion5x_pci_local_bus_nr();
  320. func = PCI_CONF_FUNC_STAT_CMD;
  321. reg = PCI_CONF_REG_STAT_CMD;
  322. orion5x_pci_hw_rd_conf(bus_nr, 0, func, reg, 4, &val);
  323. val |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  324. orion5x_pci_hw_wr_conf(bus_nr, 0, func, reg, 4, val | 0x7);
  325. }
  326. static void __init orion5x_setup_pci_wins(struct mbus_dram_target_info *dram)
  327. {
  328. u32 win_enable;
  329. int bus;
  330. int i;
  331. /*
  332. * First, disable windows.
  333. */
  334. win_enable = 0xffffffff;
  335. orion5x_write(PCI_BAR_ENABLE, win_enable);
  336. /*
  337. * Setup windows for DDR banks.
  338. */
  339. bus = orion5x_pci_local_bus_nr();
  340. for (i = 0; i < dram->num_cs; i++) {
  341. struct mbus_dram_window *cs = dram->cs + i;
  342. u32 func = PCI_CONF_FUNC_BAR_CS(cs->cs_index);
  343. u32 reg;
  344. u32 val;
  345. /*
  346. * Write DRAM bank base address register.
  347. */
  348. reg = PCI_CONF_REG_BAR_LO_CS(cs->cs_index);
  349. orion5x_pci_hw_rd_conf(bus, 0, func, reg, 4, &val);
  350. val = (cs->base & 0xfffff000) | (val & 0xfff);
  351. orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, val);
  352. /*
  353. * Write DRAM bank size register.
  354. */
  355. reg = PCI_CONF_REG_BAR_HI_CS(cs->cs_index);
  356. orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, 0);
  357. orion5x_write(PCI_BAR_SIZE_DDR_CS(cs->cs_index),
  358. (cs->size - 1) & 0xfffff000);
  359. orion5x_write(PCI_BAR_REMAP_DDR_CS(cs->cs_index),
  360. cs->base & 0xfffff000);
  361. /*
  362. * Enable decode window for this chip select.
  363. */
  364. win_enable &= ~(1 << cs->cs_index);
  365. }
  366. /*
  367. * Re-enable decode windows.
  368. */
  369. orion5x_write(PCI_BAR_ENABLE, win_enable);
  370. /*
  371. * Disable automatic update of address remaping when writing to BARs.
  372. */
  373. orion5x_setbits(PCI_ADDR_DECODE_CTRL, 1);
  374. }
  375. static int __init pci_setup(struct pci_sys_data *sys)
  376. {
  377. struct resource *res;
  378. /*
  379. * Point PCI unit MBUS decode windows to DRAM space.
  380. */
  381. orion5x_setup_pci_wins(&orion5x_mbus_dram_info);
  382. /*
  383. * Master + Slave enable
  384. */
  385. orion5x_pci_master_slave_enable();
  386. /*
  387. * Force ordering
  388. */
  389. orion5x_setbits(PCI_CMD, PCI_CMD_HOST_REORDER);
  390. /*
  391. * Request resources
  392. */
  393. res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
  394. if (!res)
  395. panic("pci_setup unable to alloc resources");
  396. /*
  397. * IORESOURCE_IO
  398. */
  399. res[0].name = "PCI I/O Space";
  400. res[0].flags = IORESOURCE_IO;
  401. res[0].start = ORION5X_PCI_IO_BUS_BASE;
  402. res[0].end = res[0].start + ORION5X_PCI_IO_SIZE - 1;
  403. if (request_resource(&ioport_resource, &res[0]))
  404. panic("Request PCI IO resource failed\n");
  405. sys->resource[0] = &res[0];
  406. /*
  407. * IORESOURCE_MEM
  408. */
  409. res[1].name = "PCI Memory Space";
  410. res[1].flags = IORESOURCE_MEM;
  411. res[1].start = ORION5X_PCI_MEM_PHYS_BASE;
  412. res[1].end = res[1].start + ORION5X_PCI_MEM_SIZE - 1;
  413. if (request_resource(&iomem_resource, &res[1]))
  414. panic("Request PCI Memory resource failed\n");
  415. sys->resource[1] = &res[1];
  416. sys->resource[2] = NULL;
  417. sys->io_offset = 0;
  418. return 1;
  419. }
  420. /*****************************************************************************
  421. * General PCIe + PCI
  422. ****************************************************************************/
  423. static void __devinit rc_pci_fixup(struct pci_dev *dev)
  424. {
  425. /*
  426. * Prevent enumeration of root complex.
  427. */
  428. if (dev->bus->parent == NULL && dev->devfn == 0) {
  429. int i;
  430. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  431. dev->resource[i].start = 0;
  432. dev->resource[i].end = 0;
  433. dev->resource[i].flags = 0;
  434. }
  435. }
  436. }
  437. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup);
  438. int __init orion5x_pci_sys_setup(int nr, struct pci_sys_data *sys)
  439. {
  440. int ret = 0;
  441. if (nr == 0) {
  442. orion_pcie_set_local_bus_nr(PCIE_BASE, sys->busnr);
  443. ret = pcie_setup(sys);
  444. } else if (nr == 1) {
  445. orion5x_pci_set_bus_nr(sys->busnr);
  446. ret = pci_setup(sys);
  447. }
  448. return ret;
  449. }
  450. struct pci_bus __init *orion5x_pci_sys_scan_bus(int nr, struct pci_sys_data *sys)
  451. {
  452. struct pci_bus *bus;
  453. if (nr == 0) {
  454. bus = pci_scan_bus(sys->busnr, &pcie_ops, sys);
  455. } else if (nr == 1) {
  456. bus = pci_scan_bus(sys->busnr, &pci_ops, sys);
  457. } else {
  458. bus = NULL;
  459. BUG();
  460. }
  461. return bus;
  462. }
  463. int __init orion5x_pci_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  464. {
  465. int bus = dev->bus->number;
  466. /*
  467. * PCIe endpoint?
  468. */
  469. if (bus < orion5x_pci_local_bus_nr())
  470. return IRQ_ORION5X_PCIE0_INT;
  471. return -1;
  472. }