3945.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #ifndef __il_3945_h__
  27. #define __il_3945_h__
  28. #include <linux/pci.h> /* for struct pci_device_id */
  29. #include <linux/kernel.h>
  30. #include <net/ieee80211_radiotap.h>
  31. /* Hardware specific file defines the PCI IDs table for that hardware module */
  32. extern const struct pci_device_id il3945_hw_card_ids[];
  33. #include "iwl-csr.h"
  34. #include "iwl-prph.h"
  35. #include "iwl-fh.h"
  36. #include "iwl-debug.h"
  37. #include "iwl-power.h"
  38. #include "iwl-dev.h"
  39. #include "iwl-led.h"
  40. #include "iwl-eeprom.h"
  41. /* Highest firmware API version supported */
  42. #define IL3945_UCODE_API_MAX 2
  43. /* Lowest firmware API version supported */
  44. #define IL3945_UCODE_API_MIN 1
  45. #define IL3945_FW_PRE "iwlwifi-3945-"
  46. #define _IL3945_MODULE_FIRMWARE(api) IL3945_FW_PRE #api ".ucode"
  47. #define IL3945_MODULE_FIRMWARE(api) _IL3945_MODULE_FIRMWARE(api)
  48. /* Default noise level to report when noise measurement is not available.
  49. * This may be because we're:
  50. * 1) Not associated (4965, no beacon stats being sent to driver)
  51. * 2) Scanning (noise measurement does not apply to associated channel)
  52. * 3) Receiving CCK (3945 delivers noise info only for OFDM frames)
  53. * Use default noise value of -127 ... this is below the range of measurable
  54. * Rx dBm for either 3945 or 4965, so it can indicate "unmeasurable" to user.
  55. * Also, -127 works better than 0 when averaging frames with/without
  56. * noise info (e.g. averaging might be done in app); measured dBm values are
  57. * always negative ... using a negative value as the default keeps all
  58. * averages within an s8's (used in some apps) range of negative values. */
  59. #define IL_NOISE_MEAS_NOT_AVAILABLE (-127)
  60. /* Module parameters accessible from iwl-*.c */
  61. extern struct il_mod_params il3945_mod_params;
  62. struct il3945_rate_scale_data {
  63. u64 data;
  64. s32 success_counter;
  65. s32 success_ratio;
  66. s32 counter;
  67. s32 average_tpt;
  68. unsigned long stamp;
  69. };
  70. struct il3945_rs_sta {
  71. spinlock_t lock;
  72. struct il_priv *il;
  73. s32 *expected_tpt;
  74. unsigned long last_partial_flush;
  75. unsigned long last_flush;
  76. u32 flush_time;
  77. u32 last_tx_packets;
  78. u32 tx_packets;
  79. u8 tgg;
  80. u8 flush_pending;
  81. u8 start_rate;
  82. struct timer_list rate_scale_flush;
  83. struct il3945_rate_scale_data win[RATE_COUNT_3945];
  84. #ifdef CONFIG_MAC80211_DEBUGFS
  85. struct dentry *rs_sta_dbgfs_stats_table_file;
  86. #endif
  87. /* used to be in sta_info */
  88. int last_txrate_idx;
  89. };
  90. /*
  91. * The common struct MUST be first because it is shared between
  92. * 3945 and 4965!
  93. */
  94. struct il3945_sta_priv {
  95. struct il_station_priv_common common;
  96. struct il3945_rs_sta rs_sta;
  97. };
  98. enum il3945_antenna {
  99. IL_ANTENNA_DIVERSITY,
  100. IL_ANTENNA_MAIN,
  101. IL_ANTENNA_AUX
  102. };
  103. /*
  104. * RTS threshold here is total size [2347] minus 4 FCS bytes
  105. * Per spec:
  106. * a value of 0 means RTS on all data/management packets
  107. * a value > max MSDU size means no RTS
  108. * else RTS for data/management frames where MPDU is larger
  109. * than RTS value.
  110. */
  111. #define DEFAULT_RTS_THRESHOLD 2347U
  112. #define MIN_RTS_THRESHOLD 0U
  113. #define MAX_RTS_THRESHOLD 2347U
  114. #define MAX_MSDU_SIZE 2304U
  115. #define MAX_MPDU_SIZE 2346U
  116. #define DEFAULT_BEACON_INTERVAL 100U
  117. #define DEFAULT_SHORT_RETRY_LIMIT 7U
  118. #define DEFAULT_LONG_RETRY_LIMIT 4U
  119. #define IL_TX_FIFO_AC0 0
  120. #define IL_TX_FIFO_AC1 1
  121. #define IL_TX_FIFO_AC2 2
  122. #define IL_TX_FIFO_AC3 3
  123. #define IL_TX_FIFO_HCCA_1 5
  124. #define IL_TX_FIFO_HCCA_2 6
  125. #define IL_TX_FIFO_NONE 7
  126. #define IEEE80211_DATA_LEN 2304
  127. #define IEEE80211_4ADDR_LEN 30
  128. #define IEEE80211_HLEN (IEEE80211_4ADDR_LEN)
  129. #define IEEE80211_FRAME_LEN (IEEE80211_DATA_LEN + IEEE80211_HLEN)
  130. struct il3945_frame {
  131. union {
  132. struct ieee80211_hdr frame;
  133. struct il3945_tx_beacon_cmd beacon;
  134. u8 raw[IEEE80211_FRAME_LEN];
  135. u8 cmd[360];
  136. } u;
  137. struct list_head list;
  138. };
  139. #define SEQ_TO_SN(seq) (((seq) & IEEE80211_SCTL_SEQ) >> 4)
  140. #define SN_TO_SEQ(ssn) (((ssn) << 4) & IEEE80211_SCTL_SEQ)
  141. #define MAX_SN ((IEEE80211_SCTL_SEQ) >> 4)
  142. #define SUP_RATE_11A_MAX_NUM_CHANNELS 8
  143. #define SUP_RATE_11B_MAX_NUM_CHANNELS 4
  144. #define SUP_RATE_11G_MAX_NUM_CHANNELS 12
  145. #define IL_SUPPORTED_RATES_IE_LEN 8
  146. #define SCAN_INTERVAL 100
  147. #define MAX_TID_COUNT 9
  148. #define IL_INVALID_RATE 0xFF
  149. #define IL_INVALID_VALUE -1
  150. #define STA_PS_STATUS_WAKE 0
  151. #define STA_PS_STATUS_SLEEP 1
  152. struct il3945_ibss_seq {
  153. u8 mac[ETH_ALEN];
  154. u16 seq_num;
  155. u16 frag_num;
  156. unsigned long packet_time;
  157. struct list_head list;
  158. };
  159. #define IL_RX_HDR(x) ((struct il3945_rx_frame_hdr *)(\
  160. x->u.rx_frame.stats.payload + \
  161. x->u.rx_frame.stats.phy_count))
  162. #define IL_RX_END(x) ((struct il3945_rx_frame_end *)(\
  163. IL_RX_HDR(x)->payload + \
  164. le16_to_cpu(IL_RX_HDR(x)->len)))
  165. #define IL_RX_STATS(x) (&x->u.rx_frame.stats)
  166. #define IL_RX_DATA(x) (IL_RX_HDR(x)->payload)
  167. /******************************************************************************
  168. *
  169. * Functions implemented in iwl3945-base.c which are forward declared here
  170. * for use by iwl-*.c
  171. *
  172. *****************************************************************************/
  173. extern int il3945_calc_db_from_ratio(int sig_ratio);
  174. extern void il3945_rx_replenish(void *data);
  175. extern void il3945_rx_queue_reset(struct il_priv *il, struct il_rx_queue *rxq);
  176. extern unsigned int il3945_fill_beacon_frame(struct il_priv *il,
  177. struct ieee80211_hdr *hdr, int left);
  178. extern int il3945_dump_nic_event_log(struct il_priv *il, bool full_log,
  179. char **buf, bool display);
  180. extern void il3945_dump_nic_error_log(struct il_priv *il);
  181. /******************************************************************************
  182. *
  183. * Functions implemented in iwl-[34]*.c which are forward declared here
  184. * for use by iwl3945-base.c
  185. *
  186. * NOTE: The implementation of these functions are hardware specific
  187. * which is why they are in the hardware specific files (vs. iwl-base.c)
  188. *
  189. * Naming convention --
  190. * il3945_ <-- Its part of iwlwifi (should be changed to il3945_)
  191. * il3945_hw_ <-- Hardware specific (implemented in iwl-XXXX.c by all HW)
  192. * iwlXXXX_ <-- Hardware specific (implemented in iwl-XXXX.c for XXXX)
  193. * il3945_bg_ <-- Called from work queue context
  194. * il3945_mac_ <-- mac80211 callback
  195. *
  196. ****************************************************************************/
  197. extern void il3945_hw_handler_setup(struct il_priv *il);
  198. extern void il3945_hw_setup_deferred_work(struct il_priv *il);
  199. extern void il3945_hw_cancel_deferred_work(struct il_priv *il);
  200. extern int il3945_hw_rxq_stop(struct il_priv *il);
  201. extern int il3945_hw_set_hw_params(struct il_priv *il);
  202. extern int il3945_hw_nic_init(struct il_priv *il);
  203. extern int il3945_hw_nic_stop_master(struct il_priv *il);
  204. extern void il3945_hw_txq_ctx_free(struct il_priv *il);
  205. extern void il3945_hw_txq_ctx_stop(struct il_priv *il);
  206. extern int il3945_hw_nic_reset(struct il_priv *il);
  207. extern int il3945_hw_txq_attach_buf_to_tfd(struct il_priv *il,
  208. struct il_tx_queue *txq,
  209. dma_addr_t addr, u16 len,
  210. u8 reset, u8 pad);
  211. extern void il3945_hw_txq_free_tfd(struct il_priv *il,
  212. struct il_tx_queue *txq);
  213. extern int il3945_hw_get_temperature(struct il_priv *il);
  214. extern int il3945_hw_tx_queue_init(struct il_priv *il,
  215. struct il_tx_queue *txq);
  216. extern unsigned int il3945_hw_get_beacon_cmd(struct il_priv *il,
  217. struct il3945_frame *frame, u8 rate);
  218. void il3945_hw_build_tx_cmd_rate(struct il_priv *il,
  219. struct il_device_cmd *cmd,
  220. struct ieee80211_tx_info *info,
  221. struct ieee80211_hdr *hdr,
  222. int sta_id, int tx_id);
  223. extern int il3945_hw_reg_send_txpower(struct il_priv *il);
  224. extern int il3945_hw_reg_set_txpower(struct il_priv *il, s8 power);
  225. extern void il3945_hdl_stats(struct il_priv *il,
  226. struct il_rx_buf *rxb);
  227. void il3945_hdl_c_stats(struct il_priv *il,
  228. struct il_rx_buf *rxb);
  229. extern void il3945_disable_events(struct il_priv *il);
  230. extern int il4965_get_temperature(const struct il_priv *il);
  231. extern void il3945_post_associate(struct il_priv *il);
  232. extern void il3945_config_ap(struct il_priv *il);
  233. extern int il3945_commit_rxon(struct il_priv *il,
  234. struct il_rxon_context *ctx);
  235. /**
  236. * il3945_hw_find_station - Find station id for a given BSSID
  237. * @bssid: MAC address of station ID to find
  238. *
  239. * NOTE: This should not be hardware specific but the code has
  240. * not yet been merged into a single common layer for managing the
  241. * station tables.
  242. */
  243. extern u8 il3945_hw_find_station(struct il_priv *il, const u8 *bssid);
  244. extern struct ieee80211_ops il3945_hw_ops;
  245. extern __le32 il3945_get_antenna_flags(const struct il_priv *il);
  246. extern int il3945_init_hw_rate_table(struct il_priv *il);
  247. extern void il3945_reg_txpower_periodic(struct il_priv *il);
  248. extern int il3945_txpower_set_from_eeprom(struct il_priv *il);
  249. extern const struct il_channel_info *il3945_get_channel_info(
  250. const struct il_priv *il, enum ieee80211_band band, u16 channel);
  251. extern int il3945_rs_next_rate(struct il_priv *il, int rate);
  252. /* scanning */
  253. int il3945_request_scan(struct il_priv *il, struct ieee80211_vif *vif);
  254. void il3945_post_scan(struct il_priv *il);
  255. /* rates */
  256. extern const struct il3945_rate_info il3945_rates[RATE_COUNT_3945];
  257. /* RSSI to dBm */
  258. #define IL39_RSSI_OFFSET 95
  259. /*
  260. * EEPROM related constants, enums, and structures.
  261. */
  262. #define EEPROM_SKU_CAP_OP_MODE_MRC (1 << 7)
  263. /*
  264. * Mapping of a Tx power level, at factory calibration temperature,
  265. * to a radio/DSP gain table idx.
  266. * One for each of 5 "sample" power levels in each band.
  267. * v_det is measured at the factory, using the 3945's built-in power amplifier
  268. * (PA) output voltage detector. This same detector is used during Tx of
  269. * long packets in normal operation to provide feedback as to proper output
  270. * level.
  271. * Data copied from EEPROM.
  272. * DO NOT ALTER THIS STRUCTURE!!!
  273. */
  274. struct il3945_eeprom_txpower_sample {
  275. u8 gain_idx; /* idx into power (gain) setup table ... */
  276. s8 power; /* ... for this pwr level for this chnl group */
  277. u16 v_det; /* PA output voltage */
  278. } __packed;
  279. /*
  280. * Mappings of Tx power levels -> nominal radio/DSP gain table idxes.
  281. * One for each channel group (a.k.a. "band") (1 for BG, 4 for A).
  282. * Tx power setup code interpolates between the 5 "sample" power levels
  283. * to determine the nominal setup for a requested power level.
  284. * Data copied from EEPROM.
  285. * DO NOT ALTER THIS STRUCTURE!!!
  286. */
  287. struct il3945_eeprom_txpower_group {
  288. struct il3945_eeprom_txpower_sample samples[5]; /* 5 power levels */
  289. s32 a, b, c, d, e; /* coefficients for voltage->power
  290. * formula (signed) */
  291. s32 Fa, Fb, Fc, Fd, Fe; /* these modify coeffs based on
  292. * frequency (signed) */
  293. s8 saturation_power; /* highest power possible by h/w in this
  294. * band */
  295. u8 group_channel; /* "representative" channel # in this band */
  296. s16 temperature; /* h/w temperature at factory calib this band
  297. * (signed) */
  298. } __packed;
  299. /*
  300. * Temperature-based Tx-power compensation data, not band-specific.
  301. * These coefficients are use to modify a/b/c/d/e coeffs based on
  302. * difference between current temperature and factory calib temperature.
  303. * Data copied from EEPROM.
  304. */
  305. struct il3945_eeprom_temperature_corr {
  306. u32 Ta;
  307. u32 Tb;
  308. u32 Tc;
  309. u32 Td;
  310. u32 Te;
  311. } __packed;
  312. /*
  313. * EEPROM map
  314. */
  315. struct il3945_eeprom {
  316. u8 reserved0[16];
  317. u16 device_id; /* abs.ofs: 16 */
  318. u8 reserved1[2];
  319. u16 pmc; /* abs.ofs: 20 */
  320. u8 reserved2[20];
  321. u8 mac_address[6]; /* abs.ofs: 42 */
  322. u8 reserved3[58];
  323. u16 board_revision; /* abs.ofs: 106 */
  324. u8 reserved4[11];
  325. u8 board_pba_number[9]; /* abs.ofs: 119 */
  326. u8 reserved5[8];
  327. u16 version; /* abs.ofs: 136 */
  328. u8 sku_cap; /* abs.ofs: 138 */
  329. u8 leds_mode; /* abs.ofs: 139 */
  330. u16 oem_mode;
  331. u16 wowlan_mode; /* abs.ofs: 142 */
  332. u16 leds_time_interval; /* abs.ofs: 144 */
  333. u8 leds_off_time; /* abs.ofs: 146 */
  334. u8 leds_on_time; /* abs.ofs: 147 */
  335. u8 almgor_m_version; /* abs.ofs: 148 */
  336. u8 antenna_switch_type; /* abs.ofs: 149 */
  337. u8 reserved6[42];
  338. u8 sku_id[4]; /* abs.ofs: 192 */
  339. /*
  340. * Per-channel regulatory data.
  341. *
  342. * Each channel that *might* be supported by 3945 has a fixed location
  343. * in EEPROM containing EEPROM_CHANNEL_* usage flags (LSB) and max regulatory
  344. * txpower (MSB).
  345. *
  346. * Entries immediately below are for 20 MHz channel width.
  347. *
  348. * 2.4 GHz channels 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
  349. */
  350. u16 band_1_count; /* abs.ofs: 196 */
  351. struct il_eeprom_channel band_1_channels[14]; /* abs.ofs: 198 */
  352. /*
  353. * 4.9 GHz channels 183, 184, 185, 187, 188, 189, 192, 196,
  354. * 5.0 GHz channels 7, 8, 11, 12, 16
  355. * (4915-5080MHz) (none of these is ever supported)
  356. */
  357. u16 band_2_count; /* abs.ofs: 226 */
  358. struct il_eeprom_channel band_2_channels[13]; /* abs.ofs: 228 */
  359. /*
  360. * 5.2 GHz channels 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
  361. * (5170-5320MHz)
  362. */
  363. u16 band_3_count; /* abs.ofs: 254 */
  364. struct il_eeprom_channel band_3_channels[12]; /* abs.ofs: 256 */
  365. /*
  366. * 5.5 GHz channels 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
  367. * (5500-5700MHz)
  368. */
  369. u16 band_4_count; /* abs.ofs: 280 */
  370. struct il_eeprom_channel band_4_channels[11]; /* abs.ofs: 282 */
  371. /*
  372. * 5.7 GHz channels 145, 149, 153, 157, 161, 165
  373. * (5725-5825MHz)
  374. */
  375. u16 band_5_count; /* abs.ofs: 304 */
  376. struct il_eeprom_channel band_5_channels[6]; /* abs.ofs: 306 */
  377. u8 reserved9[194];
  378. /*
  379. * 3945 Txpower calibration data.
  380. */
  381. #define IL_NUM_TX_CALIB_GROUPS 5
  382. struct il3945_eeprom_txpower_group groups[IL_NUM_TX_CALIB_GROUPS];
  383. /* abs.ofs: 512 */
  384. struct il3945_eeprom_temperature_corr corrections; /* abs.ofs: 832 */
  385. u8 reserved16[172]; /* fill out to full 1024 byte block */
  386. } __packed;
  387. #define IL3945_EEPROM_IMG_SIZE 1024
  388. /* End of EEPROM */
  389. #define PCI_CFG_REV_ID_BIT_BASIC_SKU (0x40) /* bit 6 */
  390. #define PCI_CFG_REV_ID_BIT_RTP (0x80) /* bit 7 */
  391. /* 4 DATA + 1 CMD. There are 2 HCCA queues that are not used. */
  392. #define IL39_NUM_QUEUES 5
  393. #define IL39_CMD_QUEUE_NUM 4
  394. #define IL_DEFAULT_TX_RETRY 15
  395. /*********************************************/
  396. #define RFD_SIZE 4
  397. #define NUM_TFD_CHUNKS 4
  398. #define RX_QUEUE_SIZE 256
  399. #define RX_QUEUE_MASK 255
  400. #define RX_QUEUE_SIZE_LOG 8
  401. #define TFD_CTL_COUNT_SET(n) (n << 24)
  402. #define TFD_CTL_COUNT_GET(ctl) ((ctl >> 24) & 7)
  403. #define TFD_CTL_PAD_SET(n) (n << 28)
  404. #define TFD_CTL_PAD_GET(ctl) (ctl >> 28)
  405. /* Sizes and addresses for instruction and data memory (SRAM) in
  406. * 3945's embedded processor. Driver access is via HBUS_TARG_MEM_* regs. */
  407. #define IL39_RTC_INST_LOWER_BOUND (0x000000)
  408. #define IL39_RTC_INST_UPPER_BOUND (0x014000)
  409. #define IL39_RTC_DATA_LOWER_BOUND (0x800000)
  410. #define IL39_RTC_DATA_UPPER_BOUND (0x808000)
  411. #define IL39_RTC_INST_SIZE (IL39_RTC_INST_UPPER_BOUND - \
  412. IL39_RTC_INST_LOWER_BOUND)
  413. #define IL39_RTC_DATA_SIZE (IL39_RTC_DATA_UPPER_BOUND - \
  414. IL39_RTC_DATA_LOWER_BOUND)
  415. #define IL39_MAX_INST_SIZE IL39_RTC_INST_SIZE
  416. #define IL39_MAX_DATA_SIZE IL39_RTC_DATA_SIZE
  417. /* Size of uCode instruction memory in bootstrap state machine */
  418. #define IL39_MAX_BSM_SIZE IL39_RTC_INST_SIZE
  419. static inline int il3945_hw_valid_rtc_data_addr(u32 addr)
  420. {
  421. return (addr >= IL39_RTC_DATA_LOWER_BOUND &&
  422. addr < IL39_RTC_DATA_UPPER_BOUND);
  423. }
  424. /* Base physical address of il3945_shared is provided to FH_TSSR_CBB_BASE
  425. * and &il3945_shared.rx_read_ptr[0] is provided to FH_RCSR_RPTR_ADDR(0) */
  426. struct il3945_shared {
  427. __le32 tx_base_ptr[8];
  428. } __packed;
  429. static inline u8 il3945_hw_get_rate(__le16 rate_n_flags)
  430. {
  431. return le16_to_cpu(rate_n_flags) & 0xFF;
  432. }
  433. static inline u16 il3945_hw_get_rate_n_flags(__le16 rate_n_flags)
  434. {
  435. return le16_to_cpu(rate_n_flags);
  436. }
  437. static inline __le16 il3945_hw_set_rate_n_flags(u8 rate, u16 flags)
  438. {
  439. return cpu_to_le16((u16)rate|flags);
  440. }
  441. /************************************/
  442. /* iwl3945 Flow Handler Definitions */
  443. /************************************/
  444. /**
  445. * This I/O area is directly read/writable by driver (e.g. Linux uses writel())
  446. * Addresses are offsets from device's PCI hardware base address.
  447. */
  448. #define FH39_MEM_LOWER_BOUND (0x0800)
  449. #define FH39_MEM_UPPER_BOUND (0x1000)
  450. #define FH39_CBCC_TBL (FH39_MEM_LOWER_BOUND + 0x140)
  451. #define FH39_TFDB_TBL (FH39_MEM_LOWER_BOUND + 0x180)
  452. #define FH39_RCSR_TBL (FH39_MEM_LOWER_BOUND + 0x400)
  453. #define FH39_RSSR_TBL (FH39_MEM_LOWER_BOUND + 0x4c0)
  454. #define FH39_TCSR_TBL (FH39_MEM_LOWER_BOUND + 0x500)
  455. #define FH39_TSSR_TBL (FH39_MEM_LOWER_BOUND + 0x680)
  456. /* TFDB (Transmit Frame Buffer Descriptor) */
  457. #define FH39_TFDB(_ch, buf) (FH39_TFDB_TBL + \
  458. ((_ch) * 2 + (buf)) * 0x28)
  459. #define FH39_TFDB_CHNL_BUF_CTRL_REG(_ch) (FH39_TFDB_TBL + 0x50 * (_ch))
  460. /* CBCC channel is [0,2] */
  461. #define FH39_CBCC(_ch) (FH39_CBCC_TBL + (_ch) * 0x8)
  462. #define FH39_CBCC_CTRL(_ch) (FH39_CBCC(_ch) + 0x00)
  463. #define FH39_CBCC_BASE(_ch) (FH39_CBCC(_ch) + 0x04)
  464. /* RCSR channel is [0,2] */
  465. #define FH39_RCSR(_ch) (FH39_RCSR_TBL + (_ch) * 0x40)
  466. #define FH39_RCSR_CONFIG(_ch) (FH39_RCSR(_ch) + 0x00)
  467. #define FH39_RCSR_RBD_BASE(_ch) (FH39_RCSR(_ch) + 0x04)
  468. #define FH39_RCSR_WPTR(_ch) (FH39_RCSR(_ch) + 0x20)
  469. #define FH39_RCSR_RPTR_ADDR(_ch) (FH39_RCSR(_ch) + 0x24)
  470. #define FH39_RSCSR_CHNL0_WPTR (FH39_RCSR_WPTR(0))
  471. /* RSSR */
  472. #define FH39_RSSR_CTRL (FH39_RSSR_TBL + 0x000)
  473. #define FH39_RSSR_STATUS (FH39_RSSR_TBL + 0x004)
  474. /* TCSR */
  475. #define FH39_TCSR(_ch) (FH39_TCSR_TBL + (_ch) * 0x20)
  476. #define FH39_TCSR_CONFIG(_ch) (FH39_TCSR(_ch) + 0x00)
  477. #define FH39_TCSR_CREDIT(_ch) (FH39_TCSR(_ch) + 0x04)
  478. #define FH39_TCSR_BUFF_STTS(_ch) (FH39_TCSR(_ch) + 0x08)
  479. /* TSSR */
  480. #define FH39_TSSR_CBB_BASE (FH39_TSSR_TBL + 0x000)
  481. #define FH39_TSSR_MSG_CONFIG (FH39_TSSR_TBL + 0x008)
  482. #define FH39_TSSR_TX_STATUS (FH39_TSSR_TBL + 0x010)
  483. /* DBM */
  484. #define FH39_SRVC_CHNL (6)
  485. #define FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE (20)
  486. #define FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH (4)
  487. #define FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN (0x08000000)
  488. #define FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE (0x80000000)
  489. #define FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE (0x20000000)
  490. #define FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 (0x01000000)
  491. #define FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST (0x00001000)
  492. #define FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH (0x00000000)
  493. #define FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF (0x00000000)
  494. #define FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_DRIVER (0x00000001)
  495. #define FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE_VAL (0x00000000)
  496. #define FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL (0x00000008)
  497. #define FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD (0x00200000)
  498. #define FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT (0x00000000)
  499. #define FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000)
  500. #define FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000)
  501. #define FH39_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID (0x00004000)
  502. #define FH39_TCSR_CHNL_TX_BUF_STS_REG_BIT_TFDB_WPTR (0x00000001)
  503. #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON (0xFF000000)
  504. #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON (0x00FF0000)
  505. #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B (0x00000400)
  506. #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON (0x00000100)
  507. #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON (0x00000080)
  508. #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH (0x00000020)
  509. #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH (0x00000005)
  510. #define FH39_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_ch) (BIT(_ch) << 24)
  511. #define FH39_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_ch) (BIT(_ch) << 16)
  512. #define FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_ch) \
  513. (FH39_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_ch) | \
  514. FH39_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_ch))
  515. #define FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (0x01000000)
  516. struct il3945_tfd_tb {
  517. __le32 addr;
  518. __le32 len;
  519. } __packed;
  520. struct il3945_tfd {
  521. __le32 control_flags;
  522. struct il3945_tfd_tb tbs[4];
  523. u8 __pad[28];
  524. } __packed;
  525. #ifdef CONFIG_IWLEGACY_DEBUGFS
  526. ssize_t il3945_ucode_rx_stats_read(struct file *file, char __user *user_buf,
  527. size_t count, loff_t *ppos);
  528. ssize_t il3945_ucode_tx_stats_read(struct file *file, char __user *user_buf,
  529. size_t count, loff_t *ppos);
  530. ssize_t il3945_ucode_general_stats_read(struct file *file,
  531. char __user *user_buf, size_t count,
  532. loff_t *ppos);
  533. #else
  534. static ssize_t il3945_ucode_rx_stats_read(struct file *file,
  535. char __user *user_buf, size_t count,
  536. loff_t *ppos)
  537. {
  538. return 0;
  539. }
  540. static ssize_t il3945_ucode_tx_stats_read(struct file *file,
  541. char __user *user_buf, size_t count,
  542. loff_t *ppos)
  543. {
  544. return 0;
  545. }
  546. static ssize_t il3945_ucode_general_stats_read(struct file *file,
  547. char __user *user_buf,
  548. size_t count, loff_t *ppos)
  549. {
  550. return 0;
  551. }
  552. #endif
  553. /* Requires full declaration of il_priv before including */
  554. #include "iwl-io.h"
  555. #endif