i915_reg.h 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489
  1. /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  2. * All Rights Reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  18. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  19. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  20. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  21. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  22. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef _I915_REG_H_
  25. #define _I915_REG_H_
  26. /*
  27. * The Bridge device's PCI config space has information about the
  28. * fb aperture size and the amount of pre-reserved memory.
  29. */
  30. #define INTEL_GMCH_CTRL 0x52
  31. #define INTEL_GMCH_ENABLED 0x4
  32. #define INTEL_GMCH_MEM_MASK 0x1
  33. #define INTEL_GMCH_MEM_64M 0x1
  34. #define INTEL_GMCH_MEM_128M 0
  35. #define INTEL_GMCH_GMS_MASK (0xf << 4)
  36. #define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
  37. #define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
  38. #define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
  39. #define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
  40. #define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
  41. #define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
  42. #define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
  43. #define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
  44. #define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
  45. #define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
  46. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  47. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  48. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  49. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  50. /* PCI config space */
  51. #define HPLLCC 0xc0 /* 855 only */
  52. #define GC_CLOCK_CONTROL_MASK (3 << 0)
  53. #define GC_CLOCK_133_200 (0 << 0)
  54. #define GC_CLOCK_100_200 (1 << 0)
  55. #define GC_CLOCK_100_133 (2 << 0)
  56. #define GC_CLOCK_166_250 (3 << 0)
  57. #define GCFGC 0xf0 /* 915+ only */
  58. #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
  59. #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
  60. #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
  61. #define GC_DISPLAY_CLOCK_MASK (7 << 4)
  62. #define LBB 0xf4
  63. /* VGA stuff */
  64. #define VGA_ST01_MDA 0x3ba
  65. #define VGA_ST01_CGA 0x3da
  66. #define VGA_MSR_WRITE 0x3c2
  67. #define VGA_MSR_READ 0x3cc
  68. #define VGA_MSR_MEM_EN (1<<1)
  69. #define VGA_MSR_CGA_MODE (1<<0)
  70. #define VGA_SR_INDEX 0x3c4
  71. #define VGA_SR_DATA 0x3c5
  72. #define VGA_AR_INDEX 0x3c0
  73. #define VGA_AR_VID_EN (1<<5)
  74. #define VGA_AR_DATA_WRITE 0x3c0
  75. #define VGA_AR_DATA_READ 0x3c1
  76. #define VGA_GR_INDEX 0x3ce
  77. #define VGA_GR_DATA 0x3cf
  78. /* GR05 */
  79. #define VGA_GR_MEM_READ_MODE_SHIFT 3
  80. #define VGA_GR_MEM_READ_MODE_PLANE 1
  81. /* GR06 */
  82. #define VGA_GR_MEM_MODE_MASK 0xc
  83. #define VGA_GR_MEM_MODE_SHIFT 2
  84. #define VGA_GR_MEM_A0000_AFFFF 0
  85. #define VGA_GR_MEM_A0000_BFFFF 1
  86. #define VGA_GR_MEM_B0000_B7FFF 2
  87. #define VGA_GR_MEM_B0000_BFFFF 3
  88. #define VGA_DACMASK 0x3c6
  89. #define VGA_DACRX 0x3c7
  90. #define VGA_DACWX 0x3c8
  91. #define VGA_DACDATA 0x3c9
  92. #define VGA_CR_INDEX_MDA 0x3b4
  93. #define VGA_CR_DATA_MDA 0x3b5
  94. #define VGA_CR_INDEX_CGA 0x3d4
  95. #define VGA_CR_DATA_CGA 0x3d5
  96. /*
  97. * Memory interface instructions used by the kernel
  98. */
  99. #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
  100. #define MI_NOOP MI_INSTR(0, 0)
  101. #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
  102. #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
  103. #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
  104. #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
  105. #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
  106. #define MI_FLUSH MI_INSTR(0x04, 0)
  107. #define MI_READ_FLUSH (1 << 0)
  108. #define MI_EXE_FLUSH (1 << 1)
  109. #define MI_NO_WRITE_FLUSH (1 << 2)
  110. #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
  111. #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
  112. #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
  113. #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
  114. #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
  115. #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
  116. #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
  117. #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
  118. #define MI_STORE_DWORD_INDEX_SHIFT 2
  119. #define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
  120. #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
  121. #define MI_BATCH_NON_SECURE (1)
  122. #define MI_BATCH_NON_SECURE_I965 (1<<8)
  123. #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
  124. /*
  125. * 3D instructions used by the kernel
  126. */
  127. #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
  128. #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
  129. #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  130. #define SC_UPDATE_SCISSOR (0x1<<1)
  131. #define SC_ENABLE_MASK (0x1<<0)
  132. #define SC_ENABLE (0x1<<0)
  133. #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
  134. #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
  135. #define SCI_YMIN_MASK (0xffff<<16)
  136. #define SCI_XMIN_MASK (0xffff<<0)
  137. #define SCI_YMAX_MASK (0xffff<<16)
  138. #define SCI_XMAX_MASK (0xffff<<0)
  139. #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  140. #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
  141. #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
  142. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  143. #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
  144. #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
  145. #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
  146. #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
  147. #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
  148. #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
  149. #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
  150. #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
  151. #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
  152. #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
  153. #define BLT_DEPTH_8 (0<<24)
  154. #define BLT_DEPTH_16_565 (1<<24)
  155. #define BLT_DEPTH_16_1555 (2<<24)
  156. #define BLT_DEPTH_32 (3<<24)
  157. #define BLT_ROP_GXCOPY (0xcc<<16)
  158. #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
  159. #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
  160. #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
  161. #define ASYNC_FLIP (1<<22)
  162. #define DISPLAY_PLANE_A (0<<20)
  163. #define DISPLAY_PLANE_B (1<<20)
  164. /*
  165. * Fence registers
  166. */
  167. #define FENCE_REG_830_0 0x2000
  168. #define FENCE_REG_945_8 0x3000
  169. #define I830_FENCE_START_MASK 0x07f80000
  170. #define I830_FENCE_TILING_Y_SHIFT 12
  171. #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
  172. #define I830_FENCE_PITCH_SHIFT 4
  173. #define I830_FENCE_REG_VALID (1<<0)
  174. #define I915_FENCE_START_MASK 0x0ff00000
  175. #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
  176. #define FENCE_REG_965_0 0x03000
  177. #define I965_FENCE_PITCH_SHIFT 2
  178. #define I965_FENCE_TILING_Y_SHIFT 1
  179. #define I965_FENCE_REG_VALID (1<<0)
  180. /*
  181. * Instruction and interrupt control regs
  182. */
  183. #define PRB0_TAIL 0x02030
  184. #define PRB0_HEAD 0x02034
  185. #define PRB0_START 0x02038
  186. #define PRB0_CTL 0x0203c
  187. #define TAIL_ADDR 0x001FFFF8
  188. #define HEAD_WRAP_COUNT 0xFFE00000
  189. #define HEAD_WRAP_ONE 0x00200000
  190. #define HEAD_ADDR 0x001FFFFC
  191. #define RING_NR_PAGES 0x001FF000
  192. #define RING_REPORT_MASK 0x00000006
  193. #define RING_REPORT_64K 0x00000002
  194. #define RING_REPORT_128K 0x00000004
  195. #define RING_NO_REPORT 0x00000000
  196. #define RING_VALID_MASK 0x00000001
  197. #define RING_VALID 0x00000001
  198. #define RING_INVALID 0x00000000
  199. #define PRB1_TAIL 0x02040 /* 915+ only */
  200. #define PRB1_HEAD 0x02044 /* 915+ only */
  201. #define PRB1_START 0x02048 /* 915+ only */
  202. #define PRB1_CTL 0x0204c /* 915+ only */
  203. #define ACTHD_I965 0x02074
  204. #define HWS_PGA 0x02080
  205. #define HWS_ADDRESS_MASK 0xfffff000
  206. #define HWS_START_ADDRESS_SHIFT 4
  207. #define IPEIR 0x02088
  208. #define NOPID 0x02094
  209. #define HWSTAM 0x02098
  210. #define SCPD0 0x0209c /* 915+ only */
  211. #define IER 0x020a0
  212. #define IIR 0x020a4
  213. #define IMR 0x020a8
  214. #define ISR 0x020ac
  215. #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
  216. #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
  217. #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
  218. #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14)
  219. #define I915_HWB_OOM_INTERRUPT (1<<13)
  220. #define I915_SYNC_STATUS_INTERRUPT (1<<12)
  221. #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
  222. #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
  223. #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
  224. #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
  225. #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
  226. #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
  227. #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
  228. #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
  229. #define I915_DEBUG_INTERRUPT (1<<2)
  230. #define I915_USER_INTERRUPT (1<<1)
  231. #define I915_ASLE_INTERRUPT (1<<0)
  232. #define EIR 0x020b0
  233. #define EMR 0x020b4
  234. #define ESR 0x020b8
  235. #define INSTPM 0x020c0
  236. #define ACTHD 0x020c8
  237. #define FW_BLC 0x020d8
  238. #define FW_BLC_SELF 0x020e0 /* 915+ only */
  239. #define MI_ARB_STATE 0x020e4 /* 915+ only */
  240. #define CACHE_MODE_0 0x02120 /* 915+ only */
  241. #define CM0_MASK_SHIFT 16
  242. #define CM0_IZ_OPT_DISABLE (1<<6)
  243. #define CM0_ZR_OPT_DISABLE (1<<5)
  244. #define CM0_DEPTH_EVICT_DISABLE (1<<4)
  245. #define CM0_COLOR_EVICT_DISABLE (1<<3)
  246. #define CM0_DEPTH_WRITE_DISABLE (1<<1)
  247. #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
  248. #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
  249. /*
  250. * Framebuffer compression (915+ only)
  251. */
  252. #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
  253. #define FBC_LL_BASE 0x03204 /* 4k page aligned */
  254. #define FBC_CONTROL 0x03208
  255. #define FBC_CTL_EN (1<<31)
  256. #define FBC_CTL_PERIODIC (1<<30)
  257. #define FBC_CTL_INTERVAL_SHIFT (16)
  258. #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
  259. #define FBC_CTL_STRIDE_SHIFT (5)
  260. #define FBC_CTL_FENCENO (1<<0)
  261. #define FBC_COMMAND 0x0320c
  262. #define FBC_CMD_COMPRESS (1<<0)
  263. #define FBC_STATUS 0x03210
  264. #define FBC_STAT_COMPRESSING (1<<31)
  265. #define FBC_STAT_COMPRESSED (1<<30)
  266. #define FBC_STAT_MODIFIED (1<<29)
  267. #define FBC_STAT_CURRENT_LINE (1<<0)
  268. #define FBC_CONTROL2 0x03214
  269. #define FBC_CTL_FENCE_DBL (0<<4)
  270. #define FBC_CTL_IDLE_IMM (0<<2)
  271. #define FBC_CTL_IDLE_FULL (1<<2)
  272. #define FBC_CTL_IDLE_LINE (2<<2)
  273. #define FBC_CTL_IDLE_DEBUG (3<<2)
  274. #define FBC_CTL_CPU_FENCE (1<<1)
  275. #define FBC_CTL_PLANEA (0<<0)
  276. #define FBC_CTL_PLANEB (1<<0)
  277. #define FBC_FENCE_OFF 0x0321b
  278. #define FBC_LL_SIZE (1536)
  279. /*
  280. * GPIO regs
  281. */
  282. #define GPIOA 0x5010
  283. #define GPIOB 0x5014
  284. #define GPIOC 0x5018
  285. #define GPIOD 0x501c
  286. #define GPIOE 0x5020
  287. #define GPIOF 0x5024
  288. #define GPIOG 0x5028
  289. #define GPIOH 0x502c
  290. # define GPIO_CLOCK_DIR_MASK (1 << 0)
  291. # define GPIO_CLOCK_DIR_IN (0 << 1)
  292. # define GPIO_CLOCK_DIR_OUT (1 << 1)
  293. # define GPIO_CLOCK_VAL_MASK (1 << 2)
  294. # define GPIO_CLOCK_VAL_OUT (1 << 3)
  295. # define GPIO_CLOCK_VAL_IN (1 << 4)
  296. # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  297. # define GPIO_DATA_DIR_MASK (1 << 8)
  298. # define GPIO_DATA_DIR_IN (0 << 9)
  299. # define GPIO_DATA_DIR_OUT (1 << 9)
  300. # define GPIO_DATA_VAL_MASK (1 << 10)
  301. # define GPIO_DATA_VAL_OUT (1 << 11)
  302. # define GPIO_DATA_VAL_IN (1 << 12)
  303. # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  304. /*
  305. * Clock control & power management
  306. */
  307. #define VGA0 0x6000
  308. #define VGA1 0x6004
  309. #define VGA_PD 0x6010
  310. #define VGA0_PD_P2_DIV_4 (1 << 7)
  311. #define VGA0_PD_P1_DIV_2 (1 << 5)
  312. #define VGA0_PD_P1_SHIFT 0
  313. #define VGA0_PD_P1_MASK (0x1f << 0)
  314. #define VGA1_PD_P2_DIV_4 (1 << 15)
  315. #define VGA1_PD_P1_DIV_2 (1 << 13)
  316. #define VGA1_PD_P1_SHIFT 8
  317. #define VGA1_PD_P1_MASK (0x1f << 8)
  318. #define DPLL_A 0x06014
  319. #define DPLL_B 0x06018
  320. #define DPLL_VCO_ENABLE (1 << 31)
  321. #define DPLL_DVO_HIGH_SPEED (1 << 30)
  322. #define DPLL_SYNCLOCK_ENABLE (1 << 29)
  323. #define DPLL_VGA_MODE_DIS (1 << 28)
  324. #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
  325. #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
  326. #define DPLL_MODE_MASK (3 << 26)
  327. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
  328. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
  329. #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
  330. #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
  331. #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
  332. #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
  333. #define DPLL_FPA01_P1_POST_DIV_MASK_IGD 0x00ff8000 /* IGD */
  334. #define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
  335. #define I915_CRC_ERROR_ENABLE (1UL<<29)
  336. #define I915_CRC_DONE_ENABLE (1UL<<28)
  337. #define I915_GMBUS_EVENT_ENABLE (1UL<<27)
  338. #define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  339. #define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  340. #define I915_DPST_EVENT_ENABLE (1UL<<23)
  341. #define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  342. #define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  343. #define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  344. #define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  345. #define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  346. #define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
  347. #define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  348. #define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  349. #define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
  350. #define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
  351. #define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  352. #define I915_DPST_EVENT_STATUS (1UL<<7)
  353. #define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  354. #define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  355. #define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  356. #define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  357. #define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
  358. #define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
  359. #define SRX_INDEX 0x3c4
  360. #define SRX_DATA 0x3c5
  361. #define SR01 1
  362. #define SR01_SCREEN_OFF (1<<5)
  363. #define PPCR 0x61204
  364. #define PPCR_ON (1<<0)
  365. #define DVOB 0x61140
  366. #define DVOB_ON (1<<31)
  367. #define DVOC 0x61160
  368. #define DVOC_ON (1<<31)
  369. #define LVDS 0x61180
  370. #define LVDS_ON (1<<31)
  371. #define ADPA 0x61100
  372. #define ADPA_DPMS_MASK (~(3<<10))
  373. #define ADPA_DPMS_ON (0<<10)
  374. #define ADPA_DPMS_SUSPEND (1<<10)
  375. #define ADPA_DPMS_STANDBY (2<<10)
  376. #define ADPA_DPMS_OFF (3<<10)
  377. #define RING_TAIL 0x00
  378. #define TAIL_ADDR 0x001FFFF8
  379. #define RING_HEAD 0x04
  380. #define HEAD_WRAP_COUNT 0xFFE00000
  381. #define HEAD_WRAP_ONE 0x00200000
  382. #define HEAD_ADDR 0x001FFFFC
  383. #define RING_START 0x08
  384. #define START_ADDR 0xFFFFF000
  385. #define RING_LEN 0x0C
  386. #define RING_NR_PAGES 0x001FF000
  387. #define RING_REPORT_MASK 0x00000006
  388. #define RING_REPORT_64K 0x00000002
  389. #define RING_REPORT_128K 0x00000004
  390. #define RING_NO_REPORT 0x00000000
  391. #define RING_VALID_MASK 0x00000001
  392. #define RING_VALID 0x00000001
  393. #define RING_INVALID 0x00000000
  394. /* Scratch pad debug 0 reg:
  395. */
  396. #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
  397. /*
  398. * The i830 generation, in LVDS mode, defines P1 as the bit number set within
  399. * this field (only one bit may be set).
  400. */
  401. #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
  402. #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
  403. #define DPLL_FPA01_P1_POST_DIV_SHIFT_IGD 15
  404. /* i830, required in DVO non-gang */
  405. #define PLL_P2_DIVIDE_BY_4 (1 << 23)
  406. #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
  407. #define PLL_REF_INPUT_DREFCLK (0 << 13)
  408. #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
  409. #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
  410. #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
  411. #define PLL_REF_INPUT_MASK (3 << 13)
  412. #define PLL_LOAD_PULSE_PHASE_SHIFT 9
  413. /*
  414. * Parallel to Serial Load Pulse phase selection.
  415. * Selects the phase for the 10X DPLL clock for the PCIe
  416. * digital display port. The range is 4 to 13; 10 or more
  417. * is just a flip delay. The default is 6
  418. */
  419. #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
  420. #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
  421. /*
  422. * SDVO multiplier for 945G/GM. Not used on 965.
  423. */
  424. #define SDVO_MULTIPLIER_MASK 0x000000ff
  425. #define SDVO_MULTIPLIER_SHIFT_HIRES 4
  426. #define SDVO_MULTIPLIER_SHIFT_VGA 0
  427. #define DPLL_A_MD 0x0601c /* 965+ only */
  428. /*
  429. * UDI pixel divider, controlling how many pixels are stuffed into a packet.
  430. *
  431. * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
  432. */
  433. #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
  434. #define DPLL_MD_UDI_DIVIDER_SHIFT 24
  435. /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
  436. #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
  437. #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
  438. /*
  439. * SDVO/UDI pixel multiplier.
  440. *
  441. * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
  442. * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
  443. * modes, the bus rate would be below the limits, so SDVO allows for stuffing
  444. * dummy bytes in the datastream at an increased clock rate, with both sides of
  445. * the link knowing how many bytes are fill.
  446. *
  447. * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
  448. * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
  449. * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
  450. * through an SDVO command.
  451. *
  452. * This register field has values of multiplication factor minus 1, with
  453. * a maximum multiplier of 5 for SDVO.
  454. */
  455. #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
  456. #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
  457. /*
  458. * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
  459. * This best be set to the default value (3) or the CRT won't work. No,
  460. * I don't entirely understand what this does...
  461. */
  462. #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
  463. #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
  464. #define DPLL_B_MD 0x06020 /* 965+ only */
  465. #define FPA0 0x06040
  466. #define FPA1 0x06044
  467. #define FPB0 0x06048
  468. #define FPB1 0x0604c
  469. #define FP_N_DIV_MASK 0x003f0000
  470. #define FP_N_IGD_DIV_MASK 0x00ff0000
  471. #define FP_N_DIV_SHIFT 16
  472. #define FP_M1_DIV_MASK 0x00003f00
  473. #define FP_M1_DIV_SHIFT 8
  474. #define FP_M2_DIV_MASK 0x0000003f
  475. #define FP_M2_IGD_DIV_MASK 0x000000ff
  476. #define FP_M2_DIV_SHIFT 0
  477. #define DPLL_TEST 0x606c
  478. #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
  479. #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
  480. #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
  481. #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
  482. #define DPLLB_TEST_N_BYPASS (1 << 19)
  483. #define DPLLB_TEST_M_BYPASS (1 << 18)
  484. #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
  485. #define DPLLA_TEST_N_BYPASS (1 << 3)
  486. #define DPLLA_TEST_M_BYPASS (1 << 2)
  487. #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
  488. #define D_STATE 0x6104
  489. #define CG_2D_DIS 0x6200
  490. #define CG_3D_DIS 0x6204
  491. /*
  492. * Palette regs
  493. */
  494. #define PALETTE_A 0x0a000
  495. #define PALETTE_B 0x0a800
  496. /* MCH MMIO space */
  497. /*
  498. * MCHBAR mirror.
  499. *
  500. * This mirrors the MCHBAR MMIO space whose location is determined by
  501. * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
  502. * every way. It is not accessible from the CP register read instructions.
  503. *
  504. */
  505. #define MCHBAR_MIRROR_BASE 0x10000
  506. /** 915-945 and GM965 MCH register controlling DRAM channel access */
  507. #define DCC 0x10200
  508. #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
  509. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
  510. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
  511. #define DCC_ADDRESSING_MODE_MASK (3 << 0)
  512. #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
  513. #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
  514. /** 965 MCH register controlling DRAM channel configuration */
  515. #define C0DRB3 0x10206
  516. #define C1DRB3 0x10606
  517. /** GM965 GM45 render standby register */
  518. #define MCHBAR_RENDER_STANDBY 0x111B8
  519. #define PEG_BAND_GAP_DATA 0x14d68
  520. /*
  521. * Overlay regs
  522. */
  523. #define OVADD 0x30000
  524. #define DOVSTA 0x30008
  525. #define OC_BUF (0x3<<20)
  526. #define OGAMC5 0x30010
  527. #define OGAMC4 0x30014
  528. #define OGAMC3 0x30018
  529. #define OGAMC2 0x3001c
  530. #define OGAMC1 0x30020
  531. #define OGAMC0 0x30024
  532. /*
  533. * Display engine regs
  534. */
  535. /* Pipe A timing regs */
  536. #define HTOTAL_A 0x60000
  537. #define HBLANK_A 0x60004
  538. #define HSYNC_A 0x60008
  539. #define VTOTAL_A 0x6000c
  540. #define VBLANK_A 0x60010
  541. #define VSYNC_A 0x60014
  542. #define PIPEASRC 0x6001c
  543. #define BCLRPAT_A 0x60020
  544. /* Pipe B timing regs */
  545. #define HTOTAL_B 0x61000
  546. #define HBLANK_B 0x61004
  547. #define HSYNC_B 0x61008
  548. #define VTOTAL_B 0x6100c
  549. #define VBLANK_B 0x61010
  550. #define VSYNC_B 0x61014
  551. #define PIPEBSRC 0x6101c
  552. #define BCLRPAT_B 0x61020
  553. /* VGA port control */
  554. #define ADPA 0x61100
  555. #define ADPA_DAC_ENABLE (1<<31)
  556. #define ADPA_DAC_DISABLE 0
  557. #define ADPA_PIPE_SELECT_MASK (1<<30)
  558. #define ADPA_PIPE_A_SELECT 0
  559. #define ADPA_PIPE_B_SELECT (1<<30)
  560. #define ADPA_USE_VGA_HVPOLARITY (1<<15)
  561. #define ADPA_SETS_HVPOLARITY 0
  562. #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
  563. #define ADPA_VSYNC_CNTL_ENABLE 0
  564. #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
  565. #define ADPA_HSYNC_CNTL_ENABLE 0
  566. #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
  567. #define ADPA_VSYNC_ACTIVE_LOW 0
  568. #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
  569. #define ADPA_HSYNC_ACTIVE_LOW 0
  570. #define ADPA_DPMS_MASK (~(3<<10))
  571. #define ADPA_DPMS_ON (0<<10)
  572. #define ADPA_DPMS_SUSPEND (1<<10)
  573. #define ADPA_DPMS_STANDBY (2<<10)
  574. #define ADPA_DPMS_OFF (3<<10)
  575. /* Hotplug control (945+ only) */
  576. #define PORT_HOTPLUG_EN 0x61110
  577. #define HDMIB_HOTPLUG_INT_EN (1 << 29)
  578. #define HDMIC_HOTPLUG_INT_EN (1 << 28)
  579. #define HDMID_HOTPLUG_INT_EN (1 << 27)
  580. #define SDVOB_HOTPLUG_INT_EN (1 << 26)
  581. #define SDVOC_HOTPLUG_INT_EN (1 << 25)
  582. #define TV_HOTPLUG_INT_EN (1 << 18)
  583. #define CRT_HOTPLUG_INT_EN (1 << 9)
  584. #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
  585. #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
  586. /* must use period 64 on GM45 according to docs */
  587. #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
  588. #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
  589. #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
  590. #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
  591. #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
  592. #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
  593. #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
  594. #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
  595. #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
  596. #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
  597. #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
  598. #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
  599. #define CRT_HOTPLUG_MASK (0x3fc) /* Bits 9-2 */
  600. #define PORT_HOTPLUG_STAT 0x61114
  601. #define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
  602. #define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
  603. #define HDMID_HOTPLUG_INT_STATUS (1 << 27)
  604. #define CRT_HOTPLUG_INT_STATUS (1 << 11)
  605. #define TV_HOTPLUG_INT_STATUS (1 << 10)
  606. #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
  607. #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
  608. #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
  609. #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
  610. #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
  611. #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
  612. /* SDVO port control */
  613. #define SDVOB 0x61140
  614. #define SDVOC 0x61160
  615. #define SDVO_ENABLE (1 << 31)
  616. #define SDVO_PIPE_B_SELECT (1 << 30)
  617. #define SDVO_STALL_SELECT (1 << 29)
  618. #define SDVO_INTERRUPT_ENABLE (1 << 26)
  619. /**
  620. * 915G/GM SDVO pixel multiplier.
  621. *
  622. * Programmed value is multiplier - 1, up to 5x.
  623. *
  624. * \sa DPLL_MD_UDI_MULTIPLIER_MASK
  625. */
  626. #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
  627. #define SDVO_PORT_MULTIPLY_SHIFT 23
  628. #define SDVO_PHASE_SELECT_MASK (15 << 19)
  629. #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
  630. #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
  631. #define SDVOC_GANG_MODE (1 << 16)
  632. #define SDVO_ENCODING_SDVO (0x0 << 10)
  633. #define SDVO_ENCODING_HDMI (0x2 << 10)
  634. /** Requird for HDMI operation */
  635. #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
  636. #define SDVO_BORDER_ENABLE (1 << 7)
  637. #define SDVO_AUDIO_ENABLE (1 << 6)
  638. /** New with 965, default is to be set */
  639. #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
  640. /** New with 965, default is to be set */
  641. #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
  642. #define SDVOB_PCIE_CONCURRENCY (1 << 3)
  643. #define SDVO_DETECTED (1 << 2)
  644. /* Bits to be preserved when writing */
  645. #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
  646. #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
  647. /* DVO port control */
  648. #define DVOA 0x61120
  649. #define DVOB 0x61140
  650. #define DVOC 0x61160
  651. #define DVO_ENABLE (1 << 31)
  652. #define DVO_PIPE_B_SELECT (1 << 30)
  653. #define DVO_PIPE_STALL_UNUSED (0 << 28)
  654. #define DVO_PIPE_STALL (1 << 28)
  655. #define DVO_PIPE_STALL_TV (2 << 28)
  656. #define DVO_PIPE_STALL_MASK (3 << 28)
  657. #define DVO_USE_VGA_SYNC (1 << 15)
  658. #define DVO_DATA_ORDER_I740 (0 << 14)
  659. #define DVO_DATA_ORDER_FP (1 << 14)
  660. #define DVO_VSYNC_DISABLE (1 << 11)
  661. #define DVO_HSYNC_DISABLE (1 << 10)
  662. #define DVO_VSYNC_TRISTATE (1 << 9)
  663. #define DVO_HSYNC_TRISTATE (1 << 8)
  664. #define DVO_BORDER_ENABLE (1 << 7)
  665. #define DVO_DATA_ORDER_GBRG (1 << 6)
  666. #define DVO_DATA_ORDER_RGGB (0 << 6)
  667. #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
  668. #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
  669. #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
  670. #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
  671. #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
  672. #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
  673. #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
  674. #define DVO_PRESERVE_MASK (0x7<<24)
  675. #define DVOA_SRCDIM 0x61124
  676. #define DVOB_SRCDIM 0x61144
  677. #define DVOC_SRCDIM 0x61164
  678. #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
  679. #define DVO_SRCDIM_VERTICAL_SHIFT 0
  680. /* LVDS port control */
  681. #define LVDS 0x61180
  682. /*
  683. * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
  684. * the DPLL semantics change when the LVDS is assigned to that pipe.
  685. */
  686. #define LVDS_PORT_EN (1 << 31)
  687. /* Selects pipe B for LVDS data. Must be set on pre-965. */
  688. #define LVDS_PIPEB_SELECT (1 << 30)
  689. /*
  690. * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
  691. * pixel.
  692. */
  693. #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
  694. #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
  695. #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
  696. /*
  697. * Controls the A3 data pair, which contains the additional LSBs for 24 bit
  698. * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
  699. * on.
  700. */
  701. #define LVDS_A3_POWER_MASK (3 << 6)
  702. #define LVDS_A3_POWER_DOWN (0 << 6)
  703. #define LVDS_A3_POWER_UP (3 << 6)
  704. /*
  705. * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
  706. * is set.
  707. */
  708. #define LVDS_CLKB_POWER_MASK (3 << 4)
  709. #define LVDS_CLKB_POWER_DOWN (0 << 4)
  710. #define LVDS_CLKB_POWER_UP (3 << 4)
  711. /*
  712. * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
  713. * setting for whether we are in dual-channel mode. The B3 pair will
  714. * additionally only be powered up when LVDS_A3_POWER_UP is set.
  715. */
  716. #define LVDS_B0B3_POWER_MASK (3 << 2)
  717. #define LVDS_B0B3_POWER_DOWN (0 << 2)
  718. #define LVDS_B0B3_POWER_UP (3 << 2)
  719. /* Panel power sequencing */
  720. #define PP_STATUS 0x61200
  721. #define PP_ON (1 << 31)
  722. /*
  723. * Indicates that all dependencies of the panel are on:
  724. *
  725. * - PLL enabled
  726. * - pipe enabled
  727. * - LVDS/DVOB/DVOC on
  728. */
  729. #define PP_READY (1 << 30)
  730. #define PP_SEQUENCE_NONE (0 << 28)
  731. #define PP_SEQUENCE_ON (1 << 28)
  732. #define PP_SEQUENCE_OFF (2 << 28)
  733. #define PP_SEQUENCE_MASK 0x30000000
  734. #define PP_CONTROL 0x61204
  735. #define POWER_TARGET_ON (1 << 0)
  736. #define PP_ON_DELAYS 0x61208
  737. #define PP_OFF_DELAYS 0x6120c
  738. #define PP_DIVISOR 0x61210
  739. /* Panel fitting */
  740. #define PFIT_CONTROL 0x61230
  741. #define PFIT_ENABLE (1 << 31)
  742. #define PFIT_PIPE_MASK (3 << 29)
  743. #define PFIT_PIPE_SHIFT 29
  744. #define VERT_INTERP_DISABLE (0 << 10)
  745. #define VERT_INTERP_BILINEAR (1 << 10)
  746. #define VERT_INTERP_MASK (3 << 10)
  747. #define VERT_AUTO_SCALE (1 << 9)
  748. #define HORIZ_INTERP_DISABLE (0 << 6)
  749. #define HORIZ_INTERP_BILINEAR (1 << 6)
  750. #define HORIZ_INTERP_MASK (3 << 6)
  751. #define HORIZ_AUTO_SCALE (1 << 5)
  752. #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
  753. #define PFIT_PGM_RATIOS 0x61234
  754. #define PFIT_VERT_SCALE_MASK 0xfff00000
  755. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  756. #define PFIT_AUTO_RATIOS 0x61238
  757. /* Backlight control */
  758. #define BLC_PWM_CTL 0x61254
  759. #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
  760. #define BLC_PWM_CTL2 0x61250 /* 965+ only */
  761. #define BLM_COMBINATION_MODE (1 << 30)
  762. /*
  763. * This is the most significant 15 bits of the number of backlight cycles in a
  764. * complete cycle of the modulated backlight control.
  765. *
  766. * The actual value is this field multiplied by two.
  767. */
  768. #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
  769. #define BLM_LEGACY_MODE (1 << 16)
  770. /*
  771. * This is the number of cycles out of the backlight modulation cycle for which
  772. * the backlight is on.
  773. *
  774. * This field must be no greater than the number of cycles in the complete
  775. * backlight modulation cycle.
  776. */
  777. #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
  778. #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
  779. /* TV port control */
  780. #define TV_CTL 0x68000
  781. /** Enables the TV encoder */
  782. # define TV_ENC_ENABLE (1 << 31)
  783. /** Sources the TV encoder input from pipe B instead of A. */
  784. # define TV_ENC_PIPEB_SELECT (1 << 30)
  785. /** Outputs composite video (DAC A only) */
  786. # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
  787. /** Outputs SVideo video (DAC B/C) */
  788. # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
  789. /** Outputs Component video (DAC A/B/C) */
  790. # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
  791. /** Outputs Composite and SVideo (DAC A/B/C) */
  792. # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
  793. # define TV_TRILEVEL_SYNC (1 << 21)
  794. /** Enables slow sync generation (945GM only) */
  795. # define TV_SLOW_SYNC (1 << 20)
  796. /** Selects 4x oversampling for 480i and 576p */
  797. # define TV_OVERSAMPLE_4X (0 << 18)
  798. /** Selects 2x oversampling for 720p and 1080i */
  799. # define TV_OVERSAMPLE_2X (1 << 18)
  800. /** Selects no oversampling for 1080p */
  801. # define TV_OVERSAMPLE_NONE (2 << 18)
  802. /** Selects 8x oversampling */
  803. # define TV_OVERSAMPLE_8X (3 << 18)
  804. /** Selects progressive mode rather than interlaced */
  805. # define TV_PROGRESSIVE (1 << 17)
  806. /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
  807. # define TV_PAL_BURST (1 << 16)
  808. /** Field for setting delay of Y compared to C */
  809. # define TV_YC_SKEW_MASK (7 << 12)
  810. /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
  811. # define TV_ENC_SDP_FIX (1 << 11)
  812. /**
  813. * Enables a fix for the 915GM only.
  814. *
  815. * Not sure what it does.
  816. */
  817. # define TV_ENC_C0_FIX (1 << 10)
  818. /** Bits that must be preserved by software */
  819. # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
  820. # define TV_FUSE_STATE_MASK (3 << 4)
  821. /** Read-only state that reports all features enabled */
  822. # define TV_FUSE_STATE_ENABLED (0 << 4)
  823. /** Read-only state that reports that Macrovision is disabled in hardware*/
  824. # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
  825. /** Read-only state that reports that TV-out is disabled in hardware. */
  826. # define TV_FUSE_STATE_DISABLED (2 << 4)
  827. /** Normal operation */
  828. # define TV_TEST_MODE_NORMAL (0 << 0)
  829. /** Encoder test pattern 1 - combo pattern */
  830. # define TV_TEST_MODE_PATTERN_1 (1 << 0)
  831. /** Encoder test pattern 2 - full screen vertical 75% color bars */
  832. # define TV_TEST_MODE_PATTERN_2 (2 << 0)
  833. /** Encoder test pattern 3 - full screen horizontal 75% color bars */
  834. # define TV_TEST_MODE_PATTERN_3 (3 << 0)
  835. /** Encoder test pattern 4 - random noise */
  836. # define TV_TEST_MODE_PATTERN_4 (4 << 0)
  837. /** Encoder test pattern 5 - linear color ramps */
  838. # define TV_TEST_MODE_PATTERN_5 (5 << 0)
  839. /**
  840. * This test mode forces the DACs to 50% of full output.
  841. *
  842. * This is used for load detection in combination with TVDAC_SENSE_MASK
  843. */
  844. # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
  845. # define TV_TEST_MODE_MASK (7 << 0)
  846. #define TV_DAC 0x68004
  847. /**
  848. * Reports that DAC state change logic has reported change (RO).
  849. *
  850. * This gets cleared when TV_DAC_STATE_EN is cleared
  851. */
  852. # define TVDAC_STATE_CHG (1 << 31)
  853. # define TVDAC_SENSE_MASK (7 << 28)
  854. /** Reports that DAC A voltage is above the detect threshold */
  855. # define TVDAC_A_SENSE (1 << 30)
  856. /** Reports that DAC B voltage is above the detect threshold */
  857. # define TVDAC_B_SENSE (1 << 29)
  858. /** Reports that DAC C voltage is above the detect threshold */
  859. # define TVDAC_C_SENSE (1 << 28)
  860. /**
  861. * Enables DAC state detection logic, for load-based TV detection.
  862. *
  863. * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
  864. * to off, for load detection to work.
  865. */
  866. # define TVDAC_STATE_CHG_EN (1 << 27)
  867. /** Sets the DAC A sense value to high */
  868. # define TVDAC_A_SENSE_CTL (1 << 26)
  869. /** Sets the DAC B sense value to high */
  870. # define TVDAC_B_SENSE_CTL (1 << 25)
  871. /** Sets the DAC C sense value to high */
  872. # define TVDAC_C_SENSE_CTL (1 << 24)
  873. /** Overrides the ENC_ENABLE and DAC voltage levels */
  874. # define DAC_CTL_OVERRIDE (1 << 7)
  875. /** Sets the slew rate. Must be preserved in software */
  876. # define ENC_TVDAC_SLEW_FAST (1 << 6)
  877. # define DAC_A_1_3_V (0 << 4)
  878. # define DAC_A_1_1_V (1 << 4)
  879. # define DAC_A_0_7_V (2 << 4)
  880. # define DAC_A_OFF (3 << 4)
  881. # define DAC_B_1_3_V (0 << 2)
  882. # define DAC_B_1_1_V (1 << 2)
  883. # define DAC_B_0_7_V (2 << 2)
  884. # define DAC_B_OFF (3 << 2)
  885. # define DAC_C_1_3_V (0 << 0)
  886. # define DAC_C_1_1_V (1 << 0)
  887. # define DAC_C_0_7_V (2 << 0)
  888. # define DAC_C_OFF (3 << 0)
  889. /**
  890. * CSC coefficients are stored in a floating point format with 9 bits of
  891. * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
  892. * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
  893. * -1 (0x3) being the only legal negative value.
  894. */
  895. #define TV_CSC_Y 0x68010
  896. # define TV_RY_MASK 0x07ff0000
  897. # define TV_RY_SHIFT 16
  898. # define TV_GY_MASK 0x00000fff
  899. # define TV_GY_SHIFT 0
  900. #define TV_CSC_Y2 0x68014
  901. # define TV_BY_MASK 0x07ff0000
  902. # define TV_BY_SHIFT 16
  903. /**
  904. * Y attenuation for component video.
  905. *
  906. * Stored in 1.9 fixed point.
  907. */
  908. # define TV_AY_MASK 0x000003ff
  909. # define TV_AY_SHIFT 0
  910. #define TV_CSC_U 0x68018
  911. # define TV_RU_MASK 0x07ff0000
  912. # define TV_RU_SHIFT 16
  913. # define TV_GU_MASK 0x000007ff
  914. # define TV_GU_SHIFT 0
  915. #define TV_CSC_U2 0x6801c
  916. # define TV_BU_MASK 0x07ff0000
  917. # define TV_BU_SHIFT 16
  918. /**
  919. * U attenuation for component video.
  920. *
  921. * Stored in 1.9 fixed point.
  922. */
  923. # define TV_AU_MASK 0x000003ff
  924. # define TV_AU_SHIFT 0
  925. #define TV_CSC_V 0x68020
  926. # define TV_RV_MASK 0x0fff0000
  927. # define TV_RV_SHIFT 16
  928. # define TV_GV_MASK 0x000007ff
  929. # define TV_GV_SHIFT 0
  930. #define TV_CSC_V2 0x68024
  931. # define TV_BV_MASK 0x07ff0000
  932. # define TV_BV_SHIFT 16
  933. /**
  934. * V attenuation for component video.
  935. *
  936. * Stored in 1.9 fixed point.
  937. */
  938. # define TV_AV_MASK 0x000007ff
  939. # define TV_AV_SHIFT 0
  940. #define TV_CLR_KNOBS 0x68028
  941. /** 2s-complement brightness adjustment */
  942. # define TV_BRIGHTNESS_MASK 0xff000000
  943. # define TV_BRIGHTNESS_SHIFT 24
  944. /** Contrast adjustment, as a 2.6 unsigned floating point number */
  945. # define TV_CONTRAST_MASK 0x00ff0000
  946. # define TV_CONTRAST_SHIFT 16
  947. /** Saturation adjustment, as a 2.6 unsigned floating point number */
  948. # define TV_SATURATION_MASK 0x0000ff00
  949. # define TV_SATURATION_SHIFT 8
  950. /** Hue adjustment, as an integer phase angle in degrees */
  951. # define TV_HUE_MASK 0x000000ff
  952. # define TV_HUE_SHIFT 0
  953. #define TV_CLR_LEVEL 0x6802c
  954. /** Controls the DAC level for black */
  955. # define TV_BLACK_LEVEL_MASK 0x01ff0000
  956. # define TV_BLACK_LEVEL_SHIFT 16
  957. /** Controls the DAC level for blanking */
  958. # define TV_BLANK_LEVEL_MASK 0x000001ff
  959. # define TV_BLANK_LEVEL_SHIFT 0
  960. #define TV_H_CTL_1 0x68030
  961. /** Number of pixels in the hsync. */
  962. # define TV_HSYNC_END_MASK 0x1fff0000
  963. # define TV_HSYNC_END_SHIFT 16
  964. /** Total number of pixels minus one in the line (display and blanking). */
  965. # define TV_HTOTAL_MASK 0x00001fff
  966. # define TV_HTOTAL_SHIFT 0
  967. #define TV_H_CTL_2 0x68034
  968. /** Enables the colorburst (needed for non-component color) */
  969. # define TV_BURST_ENA (1 << 31)
  970. /** Offset of the colorburst from the start of hsync, in pixels minus one. */
  971. # define TV_HBURST_START_SHIFT 16
  972. # define TV_HBURST_START_MASK 0x1fff0000
  973. /** Length of the colorburst */
  974. # define TV_HBURST_LEN_SHIFT 0
  975. # define TV_HBURST_LEN_MASK 0x0001fff
  976. #define TV_H_CTL_3 0x68038
  977. /** End of hblank, measured in pixels minus one from start of hsync */
  978. # define TV_HBLANK_END_SHIFT 16
  979. # define TV_HBLANK_END_MASK 0x1fff0000
  980. /** Start of hblank, measured in pixels minus one from start of hsync */
  981. # define TV_HBLANK_START_SHIFT 0
  982. # define TV_HBLANK_START_MASK 0x0001fff
  983. #define TV_V_CTL_1 0x6803c
  984. /** XXX */
  985. # define TV_NBR_END_SHIFT 16
  986. # define TV_NBR_END_MASK 0x07ff0000
  987. /** XXX */
  988. # define TV_VI_END_F1_SHIFT 8
  989. # define TV_VI_END_F1_MASK 0x00003f00
  990. /** XXX */
  991. # define TV_VI_END_F2_SHIFT 0
  992. # define TV_VI_END_F2_MASK 0x0000003f
  993. #define TV_V_CTL_2 0x68040
  994. /** Length of vsync, in half lines */
  995. # define TV_VSYNC_LEN_MASK 0x07ff0000
  996. # define TV_VSYNC_LEN_SHIFT 16
  997. /** Offset of the start of vsync in field 1, measured in one less than the
  998. * number of half lines.
  999. */
  1000. # define TV_VSYNC_START_F1_MASK 0x00007f00
  1001. # define TV_VSYNC_START_F1_SHIFT 8
  1002. /**
  1003. * Offset of the start of vsync in field 2, measured in one less than the
  1004. * number of half lines.
  1005. */
  1006. # define TV_VSYNC_START_F2_MASK 0x0000007f
  1007. # define TV_VSYNC_START_F2_SHIFT 0
  1008. #define TV_V_CTL_3 0x68044
  1009. /** Enables generation of the equalization signal */
  1010. # define TV_EQUAL_ENA (1 << 31)
  1011. /** Length of vsync, in half lines */
  1012. # define TV_VEQ_LEN_MASK 0x007f0000
  1013. # define TV_VEQ_LEN_SHIFT 16
  1014. /** Offset of the start of equalization in field 1, measured in one less than
  1015. * the number of half lines.
  1016. */
  1017. # define TV_VEQ_START_F1_MASK 0x0007f00
  1018. # define TV_VEQ_START_F1_SHIFT 8
  1019. /**
  1020. * Offset of the start of equalization in field 2, measured in one less than
  1021. * the number of half lines.
  1022. */
  1023. # define TV_VEQ_START_F2_MASK 0x000007f
  1024. # define TV_VEQ_START_F2_SHIFT 0
  1025. #define TV_V_CTL_4 0x68048
  1026. /**
  1027. * Offset to start of vertical colorburst, measured in one less than the
  1028. * number of lines from vertical start.
  1029. */
  1030. # define TV_VBURST_START_F1_MASK 0x003f0000
  1031. # define TV_VBURST_START_F1_SHIFT 16
  1032. /**
  1033. * Offset to the end of vertical colorburst, measured in one less than the
  1034. * number of lines from the start of NBR.
  1035. */
  1036. # define TV_VBURST_END_F1_MASK 0x000000ff
  1037. # define TV_VBURST_END_F1_SHIFT 0
  1038. #define TV_V_CTL_5 0x6804c
  1039. /**
  1040. * Offset to start of vertical colorburst, measured in one less than the
  1041. * number of lines from vertical start.
  1042. */
  1043. # define TV_VBURST_START_F2_MASK 0x003f0000
  1044. # define TV_VBURST_START_F2_SHIFT 16
  1045. /**
  1046. * Offset to the end of vertical colorburst, measured in one less than the
  1047. * number of lines from the start of NBR.
  1048. */
  1049. # define TV_VBURST_END_F2_MASK 0x000000ff
  1050. # define TV_VBURST_END_F2_SHIFT 0
  1051. #define TV_V_CTL_6 0x68050
  1052. /**
  1053. * Offset to start of vertical colorburst, measured in one less than the
  1054. * number of lines from vertical start.
  1055. */
  1056. # define TV_VBURST_START_F3_MASK 0x003f0000
  1057. # define TV_VBURST_START_F3_SHIFT 16
  1058. /**
  1059. * Offset to the end of vertical colorburst, measured in one less than the
  1060. * number of lines from the start of NBR.
  1061. */
  1062. # define TV_VBURST_END_F3_MASK 0x000000ff
  1063. # define TV_VBURST_END_F3_SHIFT 0
  1064. #define TV_V_CTL_7 0x68054
  1065. /**
  1066. * Offset to start of vertical colorburst, measured in one less than the
  1067. * number of lines from vertical start.
  1068. */
  1069. # define TV_VBURST_START_F4_MASK 0x003f0000
  1070. # define TV_VBURST_START_F4_SHIFT 16
  1071. /**
  1072. * Offset to the end of vertical colorburst, measured in one less than the
  1073. * number of lines from the start of NBR.
  1074. */
  1075. # define TV_VBURST_END_F4_MASK 0x000000ff
  1076. # define TV_VBURST_END_F4_SHIFT 0
  1077. #define TV_SC_CTL_1 0x68060
  1078. /** Turns on the first subcarrier phase generation DDA */
  1079. # define TV_SC_DDA1_EN (1 << 31)
  1080. /** Turns on the first subcarrier phase generation DDA */
  1081. # define TV_SC_DDA2_EN (1 << 30)
  1082. /** Turns on the first subcarrier phase generation DDA */
  1083. # define TV_SC_DDA3_EN (1 << 29)
  1084. /** Sets the subcarrier DDA to reset frequency every other field */
  1085. # define TV_SC_RESET_EVERY_2 (0 << 24)
  1086. /** Sets the subcarrier DDA to reset frequency every fourth field */
  1087. # define TV_SC_RESET_EVERY_4 (1 << 24)
  1088. /** Sets the subcarrier DDA to reset frequency every eighth field */
  1089. # define TV_SC_RESET_EVERY_8 (2 << 24)
  1090. /** Sets the subcarrier DDA to never reset the frequency */
  1091. # define TV_SC_RESET_NEVER (3 << 24)
  1092. /** Sets the peak amplitude of the colorburst.*/
  1093. # define TV_BURST_LEVEL_MASK 0x00ff0000
  1094. # define TV_BURST_LEVEL_SHIFT 16
  1095. /** Sets the increment of the first subcarrier phase generation DDA */
  1096. # define TV_SCDDA1_INC_MASK 0x00000fff
  1097. # define TV_SCDDA1_INC_SHIFT 0
  1098. #define TV_SC_CTL_2 0x68064
  1099. /** Sets the rollover for the second subcarrier phase generation DDA */
  1100. # define TV_SCDDA2_SIZE_MASK 0x7fff0000
  1101. # define TV_SCDDA2_SIZE_SHIFT 16
  1102. /** Sets the increent of the second subcarrier phase generation DDA */
  1103. # define TV_SCDDA2_INC_MASK 0x00007fff
  1104. # define TV_SCDDA2_INC_SHIFT 0
  1105. #define TV_SC_CTL_3 0x68068
  1106. /** Sets the rollover for the third subcarrier phase generation DDA */
  1107. # define TV_SCDDA3_SIZE_MASK 0x7fff0000
  1108. # define TV_SCDDA3_SIZE_SHIFT 16
  1109. /** Sets the increent of the third subcarrier phase generation DDA */
  1110. # define TV_SCDDA3_INC_MASK 0x00007fff
  1111. # define TV_SCDDA3_INC_SHIFT 0
  1112. #define TV_WIN_POS 0x68070
  1113. /** X coordinate of the display from the start of horizontal active */
  1114. # define TV_XPOS_MASK 0x1fff0000
  1115. # define TV_XPOS_SHIFT 16
  1116. /** Y coordinate of the display from the start of vertical active (NBR) */
  1117. # define TV_YPOS_MASK 0x00000fff
  1118. # define TV_YPOS_SHIFT 0
  1119. #define TV_WIN_SIZE 0x68074
  1120. /** Horizontal size of the display window, measured in pixels*/
  1121. # define TV_XSIZE_MASK 0x1fff0000
  1122. # define TV_XSIZE_SHIFT 16
  1123. /**
  1124. * Vertical size of the display window, measured in pixels.
  1125. *
  1126. * Must be even for interlaced modes.
  1127. */
  1128. # define TV_YSIZE_MASK 0x00000fff
  1129. # define TV_YSIZE_SHIFT 0
  1130. #define TV_FILTER_CTL_1 0x68080
  1131. /**
  1132. * Enables automatic scaling calculation.
  1133. *
  1134. * If set, the rest of the registers are ignored, and the calculated values can
  1135. * be read back from the register.
  1136. */
  1137. # define TV_AUTO_SCALE (1 << 31)
  1138. /**
  1139. * Disables the vertical filter.
  1140. *
  1141. * This is required on modes more than 1024 pixels wide */
  1142. # define TV_V_FILTER_BYPASS (1 << 29)
  1143. /** Enables adaptive vertical filtering */
  1144. # define TV_VADAPT (1 << 28)
  1145. # define TV_VADAPT_MODE_MASK (3 << 26)
  1146. /** Selects the least adaptive vertical filtering mode */
  1147. # define TV_VADAPT_MODE_LEAST (0 << 26)
  1148. /** Selects the moderately adaptive vertical filtering mode */
  1149. # define TV_VADAPT_MODE_MODERATE (1 << 26)
  1150. /** Selects the most adaptive vertical filtering mode */
  1151. # define TV_VADAPT_MODE_MOST (3 << 26)
  1152. /**
  1153. * Sets the horizontal scaling factor.
  1154. *
  1155. * This should be the fractional part of the horizontal scaling factor divided
  1156. * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
  1157. *
  1158. * (src width - 1) / ((oversample * dest width) - 1)
  1159. */
  1160. # define TV_HSCALE_FRAC_MASK 0x00003fff
  1161. # define TV_HSCALE_FRAC_SHIFT 0
  1162. #define TV_FILTER_CTL_2 0x68084
  1163. /**
  1164. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  1165. *
  1166. * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
  1167. */
  1168. # define TV_VSCALE_INT_MASK 0x00038000
  1169. # define TV_VSCALE_INT_SHIFT 15
  1170. /**
  1171. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  1172. *
  1173. * \sa TV_VSCALE_INT_MASK
  1174. */
  1175. # define TV_VSCALE_FRAC_MASK 0x00007fff
  1176. # define TV_VSCALE_FRAC_SHIFT 0
  1177. #define TV_FILTER_CTL_3 0x68088
  1178. /**
  1179. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  1180. *
  1181. * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
  1182. *
  1183. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  1184. */
  1185. # define TV_VSCALE_IP_INT_MASK 0x00038000
  1186. # define TV_VSCALE_IP_INT_SHIFT 15
  1187. /**
  1188. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  1189. *
  1190. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  1191. *
  1192. * \sa TV_VSCALE_IP_INT_MASK
  1193. */
  1194. # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
  1195. # define TV_VSCALE_IP_FRAC_SHIFT 0
  1196. #define TV_CC_CONTROL 0x68090
  1197. # define TV_CC_ENABLE (1 << 31)
  1198. /**
  1199. * Specifies which field to send the CC data in.
  1200. *
  1201. * CC data is usually sent in field 0.
  1202. */
  1203. # define TV_CC_FID_MASK (1 << 27)
  1204. # define TV_CC_FID_SHIFT 27
  1205. /** Sets the horizontal position of the CC data. Usually 135. */
  1206. # define TV_CC_HOFF_MASK 0x03ff0000
  1207. # define TV_CC_HOFF_SHIFT 16
  1208. /** Sets the vertical position of the CC data. Usually 21 */
  1209. # define TV_CC_LINE_MASK 0x0000003f
  1210. # define TV_CC_LINE_SHIFT 0
  1211. #define TV_CC_DATA 0x68094
  1212. # define TV_CC_RDY (1 << 31)
  1213. /** Second word of CC data to be transmitted. */
  1214. # define TV_CC_DATA_2_MASK 0x007f0000
  1215. # define TV_CC_DATA_2_SHIFT 16
  1216. /** First word of CC data to be transmitted. */
  1217. # define TV_CC_DATA_1_MASK 0x0000007f
  1218. # define TV_CC_DATA_1_SHIFT 0
  1219. #define TV_H_LUMA_0 0x68100
  1220. #define TV_H_LUMA_59 0x681ec
  1221. #define TV_H_CHROMA_0 0x68200
  1222. #define TV_H_CHROMA_59 0x682ec
  1223. #define TV_V_LUMA_0 0x68300
  1224. #define TV_V_LUMA_42 0x683a8
  1225. #define TV_V_CHROMA_0 0x68400
  1226. #define TV_V_CHROMA_42 0x684a8
  1227. /* Display & cursor control */
  1228. /* Pipe A */
  1229. #define PIPEADSL 0x70000
  1230. #define PIPEACONF 0x70008
  1231. #define PIPEACONF_ENABLE (1<<31)
  1232. #define PIPEACONF_DISABLE 0
  1233. #define PIPEACONF_DOUBLE_WIDE (1<<30)
  1234. #define I965_PIPECONF_ACTIVE (1<<30)
  1235. #define PIPEACONF_SINGLE_WIDE 0
  1236. #define PIPEACONF_PIPE_UNLOCKED 0
  1237. #define PIPEACONF_PIPE_LOCKED (1<<25)
  1238. #define PIPEACONF_PALETTE 0
  1239. #define PIPEACONF_GAMMA (1<<24)
  1240. #define PIPECONF_FORCE_BORDER (1<<25)
  1241. #define PIPECONF_PROGRESSIVE (0 << 21)
  1242. #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
  1243. #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
  1244. #define PIPEASTAT 0x70024
  1245. #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
  1246. #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
  1247. #define PIPE_CRC_DONE_ENABLE (1UL<<28)
  1248. #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
  1249. #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
  1250. #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  1251. #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  1252. #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
  1253. #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  1254. #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  1255. #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  1256. #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
  1257. #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  1258. #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  1259. #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
  1260. #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  1261. #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  1262. #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
  1263. #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
  1264. #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
  1265. #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  1266. #define PIPE_DPST_EVENT_STATUS (1UL<<7)
  1267. #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  1268. #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  1269. #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  1270. #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
  1271. #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  1272. #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
  1273. #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
  1274. #define DSPARB 0x70030
  1275. #define DSPARB_CSTART_MASK (0x7f << 7)
  1276. #define DSPARB_CSTART_SHIFT 7
  1277. #define DSPARB_BSTART_MASK (0x7f)
  1278. #define DSPARB_BSTART_SHIFT 0
  1279. /*
  1280. * The two pipe frame counter registers are not synchronized, so
  1281. * reading a stable value is somewhat tricky. The following code
  1282. * should work:
  1283. *
  1284. * do {
  1285. * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  1286. * PIPE_FRAME_HIGH_SHIFT;
  1287. * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
  1288. * PIPE_FRAME_LOW_SHIFT);
  1289. * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  1290. * PIPE_FRAME_HIGH_SHIFT);
  1291. * } while (high1 != high2);
  1292. * frame = (high1 << 8) | low1;
  1293. */
  1294. #define PIPEAFRAMEHIGH 0x70040
  1295. #define PIPE_FRAME_HIGH_MASK 0x0000ffff
  1296. #define PIPE_FRAME_HIGH_SHIFT 0
  1297. #define PIPEAFRAMEPIXEL 0x70044
  1298. #define PIPE_FRAME_LOW_MASK 0xff000000
  1299. #define PIPE_FRAME_LOW_SHIFT 24
  1300. #define PIPE_PIXEL_MASK 0x00ffffff
  1301. #define PIPE_PIXEL_SHIFT 0
  1302. /* GM45+ just has to be different */
  1303. #define PIPEA_FRMCOUNT_GM45 0x70040
  1304. #define PIPEA_FLIPCOUNT_GM45 0x70044
  1305. /* Cursor A & B regs */
  1306. #define CURACNTR 0x70080
  1307. #define CURSOR_MODE_DISABLE 0x00
  1308. #define CURSOR_MODE_64_32B_AX 0x07
  1309. #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
  1310. #define MCURSOR_GAMMA_ENABLE (1 << 26)
  1311. #define CURABASE 0x70084
  1312. #define CURAPOS 0x70088
  1313. #define CURSOR_POS_MASK 0x007FF
  1314. #define CURSOR_POS_SIGN 0x8000
  1315. #define CURSOR_X_SHIFT 0
  1316. #define CURSOR_Y_SHIFT 16
  1317. #define CURBCNTR 0x700c0
  1318. #define CURBBASE 0x700c4
  1319. #define CURBPOS 0x700c8
  1320. /* Display A control */
  1321. #define DSPACNTR 0x70180
  1322. #define DISPLAY_PLANE_ENABLE (1<<31)
  1323. #define DISPLAY_PLANE_DISABLE 0
  1324. #define DISPPLANE_GAMMA_ENABLE (1<<30)
  1325. #define DISPPLANE_GAMMA_DISABLE 0
  1326. #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
  1327. #define DISPPLANE_8BPP (0x2<<26)
  1328. #define DISPPLANE_15_16BPP (0x4<<26)
  1329. #define DISPPLANE_16BPP (0x5<<26)
  1330. #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
  1331. #define DISPPLANE_32BPP (0x7<<26)
  1332. #define DISPPLANE_STEREO_ENABLE (1<<25)
  1333. #define DISPPLANE_STEREO_DISABLE 0
  1334. #define DISPPLANE_SEL_PIPE_MASK (1<<24)
  1335. #define DISPPLANE_SEL_PIPE_A 0
  1336. #define DISPPLANE_SEL_PIPE_B (1<<24)
  1337. #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
  1338. #define DISPPLANE_SRC_KEY_DISABLE 0
  1339. #define DISPPLANE_LINE_DOUBLE (1<<20)
  1340. #define DISPPLANE_NO_LINE_DOUBLE 0
  1341. #define DISPPLANE_STEREO_POLARITY_FIRST 0
  1342. #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
  1343. #define DSPAADDR 0x70184
  1344. #define DSPASTRIDE 0x70188
  1345. #define DSPAPOS 0x7018C /* reserved */
  1346. #define DSPASIZE 0x70190
  1347. #define DSPASURF 0x7019C /* 965+ only */
  1348. #define DSPATILEOFF 0x701A4 /* 965+ only */
  1349. /* VBIOS flags */
  1350. #define SWF00 0x71410
  1351. #define SWF01 0x71414
  1352. #define SWF02 0x71418
  1353. #define SWF03 0x7141c
  1354. #define SWF04 0x71420
  1355. #define SWF05 0x71424
  1356. #define SWF06 0x71428
  1357. #define SWF10 0x70410
  1358. #define SWF11 0x70414
  1359. #define SWF14 0x71420
  1360. #define SWF30 0x72414
  1361. #define SWF31 0x72418
  1362. #define SWF32 0x7241c
  1363. /* Pipe B */
  1364. #define PIPEBDSL 0x71000
  1365. #define PIPEBCONF 0x71008
  1366. #define PIPEBSTAT 0x71024
  1367. #define PIPEBFRAMEHIGH 0x71040
  1368. #define PIPEBFRAMEPIXEL 0x71044
  1369. #define PIPEB_FRMCOUNT_GM45 0x71040
  1370. #define PIPEB_FLIPCOUNT_GM45 0x71044
  1371. /* Display B control */
  1372. #define DSPBCNTR 0x71180
  1373. #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
  1374. #define DISPPLANE_ALPHA_TRANS_DISABLE 0
  1375. #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
  1376. #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
  1377. #define DSPBADDR 0x71184
  1378. #define DSPBSTRIDE 0x71188
  1379. #define DSPBPOS 0x7118C
  1380. #define DSPBSIZE 0x71190
  1381. #define DSPBSURF 0x7119C
  1382. #define DSPBTILEOFF 0x711A4
  1383. /* VBIOS regs */
  1384. #define VGACNTRL 0x71400
  1385. # define VGA_DISP_DISABLE (1 << 31)
  1386. # define VGA_2X_MODE (1 << 30)
  1387. # define VGA_PIPE_B_SELECT (1 << 29)
  1388. #endif /* _I915_REG_H_ */