mv643xx_eth.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/ip.h>
  41. #include <linux/tcp.h>
  42. #include <linux/udp.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/delay.h>
  45. #include <linux/ethtool.h>
  46. #include <linux/platform_device.h>
  47. #include <linux/module.h>
  48. #include <linux/kernel.h>
  49. #include <linux/spinlock.h>
  50. #include <linux/workqueue.h>
  51. #include <linux/phy.h>
  52. #include <linux/mv643xx_eth.h>
  53. #include <linux/io.h>
  54. #include <linux/types.h>
  55. #include <linux/inet_lro.h>
  56. #include <asm/system.h>
  57. #include <linux/list.h>
  58. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  59. static char mv643xx_eth_driver_version[] = "1.4";
  60. /*
  61. * Registers shared between all ports.
  62. */
  63. #define PHY_ADDR 0x0000
  64. #define SMI_REG 0x0004
  65. #define SMI_BUSY 0x10000000
  66. #define SMI_READ_VALID 0x08000000
  67. #define SMI_OPCODE_READ 0x04000000
  68. #define SMI_OPCODE_WRITE 0x00000000
  69. #define ERR_INT_CAUSE 0x0080
  70. #define ERR_INT_SMI_DONE 0x00000010
  71. #define ERR_INT_MASK 0x0084
  72. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  73. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  74. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  75. #define WINDOW_BAR_ENABLE 0x0290
  76. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  77. /*
  78. * Main per-port registers. These live at offset 0x0400 for
  79. * port #0, 0x0800 for port #1, and 0x0c00 for port #2.
  80. */
  81. #define PORT_CONFIG 0x0000
  82. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  83. #define PORT_CONFIG_EXT 0x0004
  84. #define MAC_ADDR_LOW 0x0014
  85. #define MAC_ADDR_HIGH 0x0018
  86. #define SDMA_CONFIG 0x001c
  87. #define TX_BURST_SIZE_16_64BIT 0x01000000
  88. #define TX_BURST_SIZE_4_64BIT 0x00800000
  89. #define BLM_TX_NO_SWAP 0x00000020
  90. #define BLM_RX_NO_SWAP 0x00000010
  91. #define RX_BURST_SIZE_16_64BIT 0x00000008
  92. #define RX_BURST_SIZE_4_64BIT 0x00000004
  93. #define PORT_SERIAL_CONTROL 0x003c
  94. #define SET_MII_SPEED_TO_100 0x01000000
  95. #define SET_GMII_SPEED_TO_1000 0x00800000
  96. #define SET_FULL_DUPLEX_MODE 0x00200000
  97. #define MAX_RX_PACKET_9700BYTE 0x000a0000
  98. #define DISABLE_AUTO_NEG_SPEED_GMII 0x00002000
  99. #define DO_NOT_FORCE_LINK_FAIL 0x00000400
  100. #define SERIAL_PORT_CONTROL_RESERVED 0x00000200
  101. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL 0x00000008
  102. #define DISABLE_AUTO_NEG_FOR_DUPLEX 0x00000004
  103. #define FORCE_LINK_PASS 0x00000002
  104. #define SERIAL_PORT_ENABLE 0x00000001
  105. #define PORT_STATUS 0x0044
  106. #define TX_FIFO_EMPTY 0x00000400
  107. #define TX_IN_PROGRESS 0x00000080
  108. #define PORT_SPEED_MASK 0x00000030
  109. #define PORT_SPEED_1000 0x00000010
  110. #define PORT_SPEED_100 0x00000020
  111. #define PORT_SPEED_10 0x00000000
  112. #define FLOW_CONTROL_ENABLED 0x00000008
  113. #define FULL_DUPLEX 0x00000004
  114. #define LINK_UP 0x00000002
  115. #define TXQ_COMMAND 0x0048
  116. #define TXQ_FIX_PRIO_CONF 0x004c
  117. #define TX_BW_RATE 0x0050
  118. #define TX_BW_MTU 0x0058
  119. #define TX_BW_BURST 0x005c
  120. #define INT_CAUSE 0x0060
  121. #define INT_TX_END 0x07f80000
  122. #define INT_TX_END_0 0x00080000
  123. #define INT_RX 0x000003fc
  124. #define INT_RX_0 0x00000004
  125. #define INT_EXT 0x00000002
  126. #define INT_CAUSE_EXT 0x0064
  127. #define INT_EXT_LINK_PHY 0x00110000
  128. #define INT_EXT_TX 0x000000ff
  129. #define INT_MASK 0x0068
  130. #define INT_MASK_EXT 0x006c
  131. #define TX_FIFO_URGENT_THRESHOLD 0x0074
  132. #define TXQ_FIX_PRIO_CONF_MOVED 0x00dc
  133. #define TX_BW_RATE_MOVED 0x00e0
  134. #define TX_BW_MTU_MOVED 0x00e8
  135. #define TX_BW_BURST_MOVED 0x00ec
  136. #define RXQ_CURRENT_DESC_PTR(q) (0x020c + ((q) << 4))
  137. #define RXQ_COMMAND 0x0280
  138. #define TXQ_CURRENT_DESC_PTR(q) (0x02c0 + ((q) << 2))
  139. #define TXQ_BW_TOKENS(q) (0x0300 + ((q) << 4))
  140. #define TXQ_BW_CONF(q) (0x0304 + ((q) << 4))
  141. #define TXQ_BW_WRR_CONF(q) (0x0308 + ((q) << 4))
  142. /*
  143. * Misc per-port registers.
  144. */
  145. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  146. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  147. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  148. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  149. /*
  150. * SDMA configuration register default value.
  151. */
  152. #if defined(__BIG_ENDIAN)
  153. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  154. (RX_BURST_SIZE_4_64BIT | \
  155. TX_BURST_SIZE_4_64BIT)
  156. #elif defined(__LITTLE_ENDIAN)
  157. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  158. (RX_BURST_SIZE_4_64BIT | \
  159. BLM_RX_NO_SWAP | \
  160. BLM_TX_NO_SWAP | \
  161. TX_BURST_SIZE_4_64BIT)
  162. #else
  163. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  164. #endif
  165. /*
  166. * Misc definitions.
  167. */
  168. #define DEFAULT_RX_QUEUE_SIZE 128
  169. #define DEFAULT_TX_QUEUE_SIZE 256
  170. #define SKB_DMA_REALIGN ((PAGE_SIZE - NET_SKB_PAD) % SMP_CACHE_BYTES)
  171. /*
  172. * RX/TX descriptors.
  173. */
  174. #if defined(__BIG_ENDIAN)
  175. struct rx_desc {
  176. u16 byte_cnt; /* Descriptor buffer byte count */
  177. u16 buf_size; /* Buffer size */
  178. u32 cmd_sts; /* Descriptor command status */
  179. u32 next_desc_ptr; /* Next descriptor pointer */
  180. u32 buf_ptr; /* Descriptor buffer pointer */
  181. };
  182. struct tx_desc {
  183. u16 byte_cnt; /* buffer byte count */
  184. u16 l4i_chk; /* CPU provided TCP checksum */
  185. u32 cmd_sts; /* Command/status field */
  186. u32 next_desc_ptr; /* Pointer to next descriptor */
  187. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  188. };
  189. #elif defined(__LITTLE_ENDIAN)
  190. struct rx_desc {
  191. u32 cmd_sts; /* Descriptor command status */
  192. u16 buf_size; /* Buffer size */
  193. u16 byte_cnt; /* Descriptor buffer byte count */
  194. u32 buf_ptr; /* Descriptor buffer pointer */
  195. u32 next_desc_ptr; /* Next descriptor pointer */
  196. };
  197. struct tx_desc {
  198. u32 cmd_sts; /* Command/status field */
  199. u16 l4i_chk; /* CPU provided TCP checksum */
  200. u16 byte_cnt; /* buffer byte count */
  201. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  202. u32 next_desc_ptr; /* Pointer to next descriptor */
  203. };
  204. #else
  205. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  206. #endif
  207. /* RX & TX descriptor command */
  208. #define BUFFER_OWNED_BY_DMA 0x80000000
  209. /* RX & TX descriptor status */
  210. #define ERROR_SUMMARY 0x00000001
  211. /* RX descriptor status */
  212. #define LAYER_4_CHECKSUM_OK 0x40000000
  213. #define RX_ENABLE_INTERRUPT 0x20000000
  214. #define RX_FIRST_DESC 0x08000000
  215. #define RX_LAST_DESC 0x04000000
  216. #define RX_IP_HDR_OK 0x02000000
  217. #define RX_PKT_IS_IPV4 0x01000000
  218. #define RX_PKT_IS_ETHERNETV2 0x00800000
  219. #define RX_PKT_LAYER4_TYPE_MASK 0x00600000
  220. #define RX_PKT_LAYER4_TYPE_TCP_IPV4 0x00000000
  221. #define RX_PKT_IS_VLAN_TAGGED 0x00080000
  222. /* TX descriptor command */
  223. #define TX_ENABLE_INTERRUPT 0x00800000
  224. #define GEN_CRC 0x00400000
  225. #define TX_FIRST_DESC 0x00200000
  226. #define TX_LAST_DESC 0x00100000
  227. #define ZERO_PADDING 0x00080000
  228. #define GEN_IP_V4_CHECKSUM 0x00040000
  229. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  230. #define UDP_FRAME 0x00010000
  231. #define MAC_HDR_EXTRA_4_BYTES 0x00008000
  232. #define MAC_HDR_EXTRA_8_BYTES 0x00000200
  233. #define TX_IHL_SHIFT 11
  234. /* global *******************************************************************/
  235. struct mv643xx_eth_shared_private {
  236. /*
  237. * Ethernet controller base address.
  238. */
  239. void __iomem *base;
  240. /*
  241. * Points at the right SMI instance to use.
  242. */
  243. struct mv643xx_eth_shared_private *smi;
  244. /*
  245. * Provides access to local SMI interface.
  246. */
  247. struct mii_bus *smi_bus;
  248. /*
  249. * If we have access to the error interrupt pin (which is
  250. * somewhat misnamed as it not only reflects internal errors
  251. * but also reflects SMI completion), use that to wait for
  252. * SMI access completion instead of polling the SMI busy bit.
  253. */
  254. int err_interrupt;
  255. wait_queue_head_t smi_busy_wait;
  256. /*
  257. * Per-port MBUS window access register value.
  258. */
  259. u32 win_protect;
  260. /*
  261. * Hardware-specific parameters.
  262. */
  263. unsigned int t_clk;
  264. int extended_rx_coal_limit;
  265. int tx_bw_control;
  266. };
  267. #define TX_BW_CONTROL_ABSENT 0
  268. #define TX_BW_CONTROL_OLD_LAYOUT 1
  269. #define TX_BW_CONTROL_NEW_LAYOUT 2
  270. static int mv643xx_eth_open(struct net_device *dev);
  271. static int mv643xx_eth_stop(struct net_device *dev);
  272. /* per-port *****************************************************************/
  273. struct mib_counters {
  274. u64 good_octets_received;
  275. u32 bad_octets_received;
  276. u32 internal_mac_transmit_err;
  277. u32 good_frames_received;
  278. u32 bad_frames_received;
  279. u32 broadcast_frames_received;
  280. u32 multicast_frames_received;
  281. u32 frames_64_octets;
  282. u32 frames_65_to_127_octets;
  283. u32 frames_128_to_255_octets;
  284. u32 frames_256_to_511_octets;
  285. u32 frames_512_to_1023_octets;
  286. u32 frames_1024_to_max_octets;
  287. u64 good_octets_sent;
  288. u32 good_frames_sent;
  289. u32 excessive_collision;
  290. u32 multicast_frames_sent;
  291. u32 broadcast_frames_sent;
  292. u32 unrec_mac_control_received;
  293. u32 fc_sent;
  294. u32 good_fc_received;
  295. u32 bad_fc_received;
  296. u32 undersize_received;
  297. u32 fragments_received;
  298. u32 oversize_received;
  299. u32 jabber_received;
  300. u32 mac_receive_error;
  301. u32 bad_crc_event;
  302. u32 collision;
  303. u32 late_collision;
  304. };
  305. struct lro_counters {
  306. u32 lro_aggregated;
  307. u32 lro_flushed;
  308. u32 lro_no_desc;
  309. };
  310. struct rx_queue {
  311. int index;
  312. int rx_ring_size;
  313. int rx_desc_count;
  314. int rx_curr_desc;
  315. int rx_used_desc;
  316. struct rx_desc *rx_desc_area;
  317. dma_addr_t rx_desc_dma;
  318. int rx_desc_area_size;
  319. struct sk_buff **rx_skb;
  320. struct net_lro_mgr lro_mgr;
  321. struct net_lro_desc lro_arr[8];
  322. };
  323. struct tx_queue {
  324. int index;
  325. int tx_ring_size;
  326. int tx_desc_count;
  327. int tx_curr_desc;
  328. int tx_used_desc;
  329. struct tx_desc *tx_desc_area;
  330. dma_addr_t tx_desc_dma;
  331. int tx_desc_area_size;
  332. struct sk_buff_head tx_skb;
  333. unsigned long tx_packets;
  334. unsigned long tx_bytes;
  335. unsigned long tx_dropped;
  336. };
  337. struct mv643xx_eth_private {
  338. struct mv643xx_eth_shared_private *shared;
  339. void __iomem *base;
  340. int port_num;
  341. struct net_device *dev;
  342. struct phy_device *phy;
  343. struct timer_list mib_counters_timer;
  344. spinlock_t mib_counters_lock;
  345. struct mib_counters mib_counters;
  346. struct lro_counters lro_counters;
  347. struct work_struct tx_timeout_task;
  348. struct napi_struct napi;
  349. u32 int_mask;
  350. u8 oom;
  351. u8 work_link;
  352. u8 work_tx;
  353. u8 work_tx_end;
  354. u8 work_rx;
  355. u8 work_rx_refill;
  356. int skb_size;
  357. struct sk_buff_head rx_recycle;
  358. /*
  359. * RX state.
  360. */
  361. int rx_ring_size;
  362. unsigned long rx_desc_sram_addr;
  363. int rx_desc_sram_size;
  364. int rxq_count;
  365. struct timer_list rx_oom;
  366. struct rx_queue rxq[8];
  367. /*
  368. * TX state.
  369. */
  370. int tx_ring_size;
  371. unsigned long tx_desc_sram_addr;
  372. int tx_desc_sram_size;
  373. int txq_count;
  374. struct tx_queue txq[8];
  375. };
  376. /* port register accessors **************************************************/
  377. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  378. {
  379. return readl(mp->shared->base + offset);
  380. }
  381. static inline u32 rdlp(struct mv643xx_eth_private *mp, int offset)
  382. {
  383. return readl(mp->base + offset);
  384. }
  385. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  386. {
  387. writel(data, mp->shared->base + offset);
  388. }
  389. static inline void wrlp(struct mv643xx_eth_private *mp, int offset, u32 data)
  390. {
  391. writel(data, mp->base + offset);
  392. }
  393. /* rxq/txq helper functions *************************************************/
  394. static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
  395. {
  396. return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
  397. }
  398. static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
  399. {
  400. return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
  401. }
  402. static void rxq_enable(struct rx_queue *rxq)
  403. {
  404. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  405. wrlp(mp, RXQ_COMMAND, 1 << rxq->index);
  406. }
  407. static void rxq_disable(struct rx_queue *rxq)
  408. {
  409. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  410. u8 mask = 1 << rxq->index;
  411. wrlp(mp, RXQ_COMMAND, mask << 8);
  412. while (rdlp(mp, RXQ_COMMAND) & mask)
  413. udelay(10);
  414. }
  415. static void txq_reset_hw_ptr(struct tx_queue *txq)
  416. {
  417. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  418. u32 addr;
  419. addr = (u32)txq->tx_desc_dma;
  420. addr += txq->tx_curr_desc * sizeof(struct tx_desc);
  421. wrlp(mp, TXQ_CURRENT_DESC_PTR(txq->index), addr);
  422. }
  423. static void txq_enable(struct tx_queue *txq)
  424. {
  425. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  426. wrlp(mp, TXQ_COMMAND, 1 << txq->index);
  427. }
  428. static void txq_disable(struct tx_queue *txq)
  429. {
  430. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  431. u8 mask = 1 << txq->index;
  432. wrlp(mp, TXQ_COMMAND, mask << 8);
  433. while (rdlp(mp, TXQ_COMMAND) & mask)
  434. udelay(10);
  435. }
  436. static void txq_maybe_wake(struct tx_queue *txq)
  437. {
  438. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  439. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  440. if (netif_tx_queue_stopped(nq)) {
  441. __netif_tx_lock(nq, smp_processor_id());
  442. if (txq->tx_ring_size - txq->tx_desc_count >= MAX_SKB_FRAGS + 1)
  443. netif_tx_wake_queue(nq);
  444. __netif_tx_unlock(nq);
  445. }
  446. }
  447. /* rx napi ******************************************************************/
  448. static int
  449. mv643xx_get_skb_header(struct sk_buff *skb, void **iphdr, void **tcph,
  450. u64 *hdr_flags, void *priv)
  451. {
  452. unsigned long cmd_sts = (unsigned long)priv;
  453. /*
  454. * Make sure that this packet is Ethernet II, is not VLAN
  455. * tagged, is IPv4, has a valid IP header, and is TCP.
  456. */
  457. if ((cmd_sts & (RX_IP_HDR_OK | RX_PKT_IS_IPV4 |
  458. RX_PKT_IS_ETHERNETV2 | RX_PKT_LAYER4_TYPE_MASK |
  459. RX_PKT_IS_VLAN_TAGGED)) !=
  460. (RX_IP_HDR_OK | RX_PKT_IS_IPV4 |
  461. RX_PKT_IS_ETHERNETV2 | RX_PKT_LAYER4_TYPE_TCP_IPV4))
  462. return -1;
  463. skb_reset_network_header(skb);
  464. skb_set_transport_header(skb, ip_hdrlen(skb));
  465. *iphdr = ip_hdr(skb);
  466. *tcph = tcp_hdr(skb);
  467. *hdr_flags = LRO_IPV4 | LRO_TCP;
  468. return 0;
  469. }
  470. static int rxq_process(struct rx_queue *rxq, int budget)
  471. {
  472. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  473. struct net_device_stats *stats = &mp->dev->stats;
  474. int lro_flush_needed;
  475. int rx;
  476. lro_flush_needed = 0;
  477. rx = 0;
  478. while (rx < budget && rxq->rx_desc_count) {
  479. struct rx_desc *rx_desc;
  480. unsigned int cmd_sts;
  481. struct sk_buff *skb;
  482. u16 byte_cnt;
  483. rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
  484. cmd_sts = rx_desc->cmd_sts;
  485. if (cmd_sts & BUFFER_OWNED_BY_DMA)
  486. break;
  487. rmb();
  488. skb = rxq->rx_skb[rxq->rx_curr_desc];
  489. rxq->rx_skb[rxq->rx_curr_desc] = NULL;
  490. rxq->rx_curr_desc++;
  491. if (rxq->rx_curr_desc == rxq->rx_ring_size)
  492. rxq->rx_curr_desc = 0;
  493. dma_unmap_single(mp->dev->dev.parent, rx_desc->buf_ptr,
  494. rx_desc->buf_size, DMA_FROM_DEVICE);
  495. rxq->rx_desc_count--;
  496. rx++;
  497. mp->work_rx_refill |= 1 << rxq->index;
  498. byte_cnt = rx_desc->byte_cnt;
  499. /*
  500. * Update statistics.
  501. *
  502. * Note that the descriptor byte count includes 2 dummy
  503. * bytes automatically inserted by the hardware at the
  504. * start of the packet (which we don't count), and a 4
  505. * byte CRC at the end of the packet (which we do count).
  506. */
  507. stats->rx_packets++;
  508. stats->rx_bytes += byte_cnt - 2;
  509. /*
  510. * In case we received a packet without first / last bits
  511. * on, or the error summary bit is set, the packet needs
  512. * to be dropped.
  513. */
  514. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC | ERROR_SUMMARY))
  515. != (RX_FIRST_DESC | RX_LAST_DESC))
  516. goto err;
  517. /*
  518. * The -4 is for the CRC in the trailer of the
  519. * received packet
  520. */
  521. skb_put(skb, byte_cnt - 2 - 4);
  522. if (cmd_sts & LAYER_4_CHECKSUM_OK)
  523. skb->ip_summed = CHECKSUM_UNNECESSARY;
  524. skb->protocol = eth_type_trans(skb, mp->dev);
  525. if (skb->dev->features & NETIF_F_LRO &&
  526. skb->ip_summed == CHECKSUM_UNNECESSARY) {
  527. lro_receive_skb(&rxq->lro_mgr, skb, (void *)cmd_sts);
  528. lro_flush_needed = 1;
  529. } else
  530. netif_receive_skb(skb);
  531. continue;
  532. err:
  533. stats->rx_dropped++;
  534. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  535. (RX_FIRST_DESC | RX_LAST_DESC)) {
  536. if (net_ratelimit())
  537. dev_printk(KERN_ERR, &mp->dev->dev,
  538. "received packet spanning "
  539. "multiple descriptors\n");
  540. }
  541. if (cmd_sts & ERROR_SUMMARY)
  542. stats->rx_errors++;
  543. dev_kfree_skb(skb);
  544. }
  545. if (lro_flush_needed)
  546. lro_flush_all(&rxq->lro_mgr);
  547. if (rx < budget)
  548. mp->work_rx &= ~(1 << rxq->index);
  549. return rx;
  550. }
  551. static int rxq_refill(struct rx_queue *rxq, int budget)
  552. {
  553. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  554. int refilled;
  555. refilled = 0;
  556. while (refilled < budget && rxq->rx_desc_count < rxq->rx_ring_size) {
  557. struct sk_buff *skb;
  558. int rx;
  559. struct rx_desc *rx_desc;
  560. skb = __skb_dequeue(&mp->rx_recycle);
  561. if (skb == NULL)
  562. skb = dev_alloc_skb(mp->skb_size);
  563. if (skb == NULL) {
  564. mp->oom = 1;
  565. goto oom;
  566. }
  567. if (SKB_DMA_REALIGN)
  568. skb_reserve(skb, SKB_DMA_REALIGN);
  569. refilled++;
  570. rxq->rx_desc_count++;
  571. rx = rxq->rx_used_desc++;
  572. if (rxq->rx_used_desc == rxq->rx_ring_size)
  573. rxq->rx_used_desc = 0;
  574. rx_desc = rxq->rx_desc_area + rx;
  575. rx_desc->buf_ptr = dma_map_single(mp->dev->dev.parent,
  576. skb->data, mp->skb_size,
  577. DMA_FROM_DEVICE);
  578. rx_desc->buf_size = mp->skb_size;
  579. rxq->rx_skb[rx] = skb;
  580. wmb();
  581. rx_desc->cmd_sts = BUFFER_OWNED_BY_DMA | RX_ENABLE_INTERRUPT;
  582. wmb();
  583. /*
  584. * The hardware automatically prepends 2 bytes of
  585. * dummy data to each received packet, so that the
  586. * IP header ends up 16-byte aligned.
  587. */
  588. skb_reserve(skb, 2);
  589. }
  590. if (refilled < budget)
  591. mp->work_rx_refill &= ~(1 << rxq->index);
  592. oom:
  593. return refilled;
  594. }
  595. /* tx ***********************************************************************/
  596. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  597. {
  598. int frag;
  599. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  600. skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
  601. if (fragp->size <= 8 && fragp->page_offset & 7)
  602. return 1;
  603. }
  604. return 0;
  605. }
  606. static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
  607. {
  608. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  609. int nr_frags = skb_shinfo(skb)->nr_frags;
  610. int frag;
  611. for (frag = 0; frag < nr_frags; frag++) {
  612. skb_frag_t *this_frag;
  613. int tx_index;
  614. struct tx_desc *desc;
  615. this_frag = &skb_shinfo(skb)->frags[frag];
  616. tx_index = txq->tx_curr_desc++;
  617. if (txq->tx_curr_desc == txq->tx_ring_size)
  618. txq->tx_curr_desc = 0;
  619. desc = &txq->tx_desc_area[tx_index];
  620. /*
  621. * The last fragment will generate an interrupt
  622. * which will free the skb on TX completion.
  623. */
  624. if (frag == nr_frags - 1) {
  625. desc->cmd_sts = BUFFER_OWNED_BY_DMA |
  626. ZERO_PADDING | TX_LAST_DESC |
  627. TX_ENABLE_INTERRUPT;
  628. } else {
  629. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  630. }
  631. desc->l4i_chk = 0;
  632. desc->byte_cnt = this_frag->size;
  633. desc->buf_ptr = dma_map_page(mp->dev->dev.parent,
  634. this_frag->page,
  635. this_frag->page_offset,
  636. this_frag->size, DMA_TO_DEVICE);
  637. }
  638. }
  639. static inline __be16 sum16_as_be(__sum16 sum)
  640. {
  641. return (__force __be16)sum;
  642. }
  643. static int txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb)
  644. {
  645. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  646. int nr_frags = skb_shinfo(skb)->nr_frags;
  647. int tx_index;
  648. struct tx_desc *desc;
  649. u32 cmd_sts;
  650. u16 l4i_chk;
  651. int length;
  652. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  653. l4i_chk = 0;
  654. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  655. int tag_bytes;
  656. BUG_ON(skb->protocol != htons(ETH_P_IP) &&
  657. skb->protocol != htons(ETH_P_8021Q));
  658. tag_bytes = (void *)ip_hdr(skb) - (void *)skb->data - ETH_HLEN;
  659. if (unlikely(tag_bytes & ~12)) {
  660. if (skb_checksum_help(skb) == 0)
  661. goto no_csum;
  662. kfree_skb(skb);
  663. return 1;
  664. }
  665. if (tag_bytes & 4)
  666. cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
  667. if (tag_bytes & 8)
  668. cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
  669. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  670. GEN_IP_V4_CHECKSUM |
  671. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  672. switch (ip_hdr(skb)->protocol) {
  673. case IPPROTO_UDP:
  674. cmd_sts |= UDP_FRAME;
  675. l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  676. break;
  677. case IPPROTO_TCP:
  678. l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  679. break;
  680. default:
  681. BUG();
  682. }
  683. } else {
  684. no_csum:
  685. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  686. cmd_sts |= 5 << TX_IHL_SHIFT;
  687. }
  688. tx_index = txq->tx_curr_desc++;
  689. if (txq->tx_curr_desc == txq->tx_ring_size)
  690. txq->tx_curr_desc = 0;
  691. desc = &txq->tx_desc_area[tx_index];
  692. if (nr_frags) {
  693. txq_submit_frag_skb(txq, skb);
  694. length = skb_headlen(skb);
  695. } else {
  696. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  697. length = skb->len;
  698. }
  699. desc->l4i_chk = l4i_chk;
  700. desc->byte_cnt = length;
  701. desc->buf_ptr = dma_map_single(mp->dev->dev.parent, skb->data,
  702. length, DMA_TO_DEVICE);
  703. __skb_queue_tail(&txq->tx_skb, skb);
  704. /* ensure all other descriptors are written before first cmd_sts */
  705. wmb();
  706. desc->cmd_sts = cmd_sts;
  707. /* clear TX_END status */
  708. mp->work_tx_end &= ~(1 << txq->index);
  709. /* ensure all descriptors are written before poking hardware */
  710. wmb();
  711. txq_enable(txq);
  712. txq->tx_desc_count += nr_frags + 1;
  713. return 0;
  714. }
  715. static int mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
  716. {
  717. struct mv643xx_eth_private *mp = netdev_priv(dev);
  718. int queue;
  719. struct tx_queue *txq;
  720. struct netdev_queue *nq;
  721. queue = skb_get_queue_mapping(skb);
  722. txq = mp->txq + queue;
  723. nq = netdev_get_tx_queue(dev, queue);
  724. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  725. txq->tx_dropped++;
  726. dev_printk(KERN_DEBUG, &dev->dev,
  727. "failed to linearize skb with tiny "
  728. "unaligned fragment\n");
  729. return NETDEV_TX_BUSY;
  730. }
  731. if (txq->tx_ring_size - txq->tx_desc_count < MAX_SKB_FRAGS + 1) {
  732. if (net_ratelimit())
  733. dev_printk(KERN_ERR, &dev->dev, "tx queue full?!\n");
  734. kfree_skb(skb);
  735. return NETDEV_TX_OK;
  736. }
  737. if (!txq_submit_skb(txq, skb)) {
  738. int entries_left;
  739. txq->tx_bytes += skb->len;
  740. txq->tx_packets++;
  741. dev->trans_start = jiffies;
  742. entries_left = txq->tx_ring_size - txq->tx_desc_count;
  743. if (entries_left < MAX_SKB_FRAGS + 1)
  744. netif_tx_stop_queue(nq);
  745. }
  746. return NETDEV_TX_OK;
  747. }
  748. /* tx napi ******************************************************************/
  749. static void txq_kick(struct tx_queue *txq)
  750. {
  751. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  752. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  753. u32 hw_desc_ptr;
  754. u32 expected_ptr;
  755. __netif_tx_lock(nq, smp_processor_id());
  756. if (rdlp(mp, TXQ_COMMAND) & (1 << txq->index))
  757. goto out;
  758. hw_desc_ptr = rdlp(mp, TXQ_CURRENT_DESC_PTR(txq->index));
  759. expected_ptr = (u32)txq->tx_desc_dma +
  760. txq->tx_curr_desc * sizeof(struct tx_desc);
  761. if (hw_desc_ptr != expected_ptr)
  762. txq_enable(txq);
  763. out:
  764. __netif_tx_unlock(nq);
  765. mp->work_tx_end &= ~(1 << txq->index);
  766. }
  767. static int txq_reclaim(struct tx_queue *txq, int budget, int force)
  768. {
  769. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  770. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  771. int reclaimed;
  772. __netif_tx_lock(nq, smp_processor_id());
  773. reclaimed = 0;
  774. while (reclaimed < budget && txq->tx_desc_count > 0) {
  775. int tx_index;
  776. struct tx_desc *desc;
  777. u32 cmd_sts;
  778. struct sk_buff *skb;
  779. tx_index = txq->tx_used_desc;
  780. desc = &txq->tx_desc_area[tx_index];
  781. cmd_sts = desc->cmd_sts;
  782. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  783. if (!force)
  784. break;
  785. desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
  786. }
  787. txq->tx_used_desc = tx_index + 1;
  788. if (txq->tx_used_desc == txq->tx_ring_size)
  789. txq->tx_used_desc = 0;
  790. reclaimed++;
  791. txq->tx_desc_count--;
  792. skb = NULL;
  793. if (cmd_sts & TX_LAST_DESC)
  794. skb = __skb_dequeue(&txq->tx_skb);
  795. if (cmd_sts & ERROR_SUMMARY) {
  796. dev_printk(KERN_INFO, &mp->dev->dev, "tx error\n");
  797. mp->dev->stats.tx_errors++;
  798. }
  799. if (cmd_sts & TX_FIRST_DESC) {
  800. dma_unmap_single(mp->dev->dev.parent, desc->buf_ptr,
  801. desc->byte_cnt, DMA_TO_DEVICE);
  802. } else {
  803. dma_unmap_page(mp->dev->dev.parent, desc->buf_ptr,
  804. desc->byte_cnt, DMA_TO_DEVICE);
  805. }
  806. if (skb != NULL) {
  807. if (skb_queue_len(&mp->rx_recycle) <
  808. mp->rx_ring_size &&
  809. skb_recycle_check(skb, mp->skb_size))
  810. __skb_queue_head(&mp->rx_recycle, skb);
  811. else
  812. dev_kfree_skb(skb);
  813. }
  814. }
  815. __netif_tx_unlock(nq);
  816. if (reclaimed < budget)
  817. mp->work_tx &= ~(1 << txq->index);
  818. return reclaimed;
  819. }
  820. /* tx rate control **********************************************************/
  821. /*
  822. * Set total maximum TX rate (shared by all TX queues for this port)
  823. * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
  824. */
  825. static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
  826. {
  827. int token_rate;
  828. int mtu;
  829. int bucket_size;
  830. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  831. if (token_rate > 1023)
  832. token_rate = 1023;
  833. mtu = (mp->dev->mtu + 255) >> 8;
  834. if (mtu > 63)
  835. mtu = 63;
  836. bucket_size = (burst + 255) >> 8;
  837. if (bucket_size > 65535)
  838. bucket_size = 65535;
  839. switch (mp->shared->tx_bw_control) {
  840. case TX_BW_CONTROL_OLD_LAYOUT:
  841. wrlp(mp, TX_BW_RATE, token_rate);
  842. wrlp(mp, TX_BW_MTU, mtu);
  843. wrlp(mp, TX_BW_BURST, bucket_size);
  844. break;
  845. case TX_BW_CONTROL_NEW_LAYOUT:
  846. wrlp(mp, TX_BW_RATE_MOVED, token_rate);
  847. wrlp(mp, TX_BW_MTU_MOVED, mtu);
  848. wrlp(mp, TX_BW_BURST_MOVED, bucket_size);
  849. break;
  850. }
  851. }
  852. static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
  853. {
  854. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  855. int token_rate;
  856. int bucket_size;
  857. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  858. if (token_rate > 1023)
  859. token_rate = 1023;
  860. bucket_size = (burst + 255) >> 8;
  861. if (bucket_size > 65535)
  862. bucket_size = 65535;
  863. wrlp(mp, TXQ_BW_TOKENS(txq->index), token_rate << 14);
  864. wrlp(mp, TXQ_BW_CONF(txq->index), (bucket_size << 10) | token_rate);
  865. }
  866. static void txq_set_fixed_prio_mode(struct tx_queue *txq)
  867. {
  868. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  869. int off;
  870. u32 val;
  871. /*
  872. * Turn on fixed priority mode.
  873. */
  874. off = 0;
  875. switch (mp->shared->tx_bw_control) {
  876. case TX_BW_CONTROL_OLD_LAYOUT:
  877. off = TXQ_FIX_PRIO_CONF;
  878. break;
  879. case TX_BW_CONTROL_NEW_LAYOUT:
  880. off = TXQ_FIX_PRIO_CONF_MOVED;
  881. break;
  882. }
  883. if (off) {
  884. val = rdlp(mp, off);
  885. val |= 1 << txq->index;
  886. wrlp(mp, off, val);
  887. }
  888. }
  889. static void txq_set_wrr(struct tx_queue *txq, int weight)
  890. {
  891. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  892. int off;
  893. u32 val;
  894. /*
  895. * Turn off fixed priority mode.
  896. */
  897. off = 0;
  898. switch (mp->shared->tx_bw_control) {
  899. case TX_BW_CONTROL_OLD_LAYOUT:
  900. off = TXQ_FIX_PRIO_CONF;
  901. break;
  902. case TX_BW_CONTROL_NEW_LAYOUT:
  903. off = TXQ_FIX_PRIO_CONF_MOVED;
  904. break;
  905. }
  906. if (off) {
  907. val = rdlp(mp, off);
  908. val &= ~(1 << txq->index);
  909. wrlp(mp, off, val);
  910. /*
  911. * Configure WRR weight for this queue.
  912. */
  913. val = rdlp(mp, off);
  914. val = (val & ~0xff) | (weight & 0xff);
  915. wrlp(mp, TXQ_BW_WRR_CONF(txq->index), val);
  916. }
  917. }
  918. /* mii management interface *************************************************/
  919. static irqreturn_t mv643xx_eth_err_irq(int irq, void *dev_id)
  920. {
  921. struct mv643xx_eth_shared_private *msp = dev_id;
  922. if (readl(msp->base + ERR_INT_CAUSE) & ERR_INT_SMI_DONE) {
  923. writel(~ERR_INT_SMI_DONE, msp->base + ERR_INT_CAUSE);
  924. wake_up(&msp->smi_busy_wait);
  925. return IRQ_HANDLED;
  926. }
  927. return IRQ_NONE;
  928. }
  929. static int smi_is_done(struct mv643xx_eth_shared_private *msp)
  930. {
  931. return !(readl(msp->base + SMI_REG) & SMI_BUSY);
  932. }
  933. static int smi_wait_ready(struct mv643xx_eth_shared_private *msp)
  934. {
  935. if (msp->err_interrupt == NO_IRQ) {
  936. int i;
  937. for (i = 0; !smi_is_done(msp); i++) {
  938. if (i == 10)
  939. return -ETIMEDOUT;
  940. msleep(10);
  941. }
  942. return 0;
  943. }
  944. if (!smi_is_done(msp)) {
  945. wait_event_timeout(msp->smi_busy_wait, smi_is_done(msp),
  946. msecs_to_jiffies(100));
  947. if (!smi_is_done(msp))
  948. return -ETIMEDOUT;
  949. }
  950. return 0;
  951. }
  952. static int smi_bus_read(struct mii_bus *bus, int addr, int reg)
  953. {
  954. struct mv643xx_eth_shared_private *msp = bus->priv;
  955. void __iomem *smi_reg = msp->base + SMI_REG;
  956. int ret;
  957. if (smi_wait_ready(msp)) {
  958. printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
  959. return -ETIMEDOUT;
  960. }
  961. writel(SMI_OPCODE_READ | (reg << 21) | (addr << 16), smi_reg);
  962. if (smi_wait_ready(msp)) {
  963. printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
  964. return -ETIMEDOUT;
  965. }
  966. ret = readl(smi_reg);
  967. if (!(ret & SMI_READ_VALID)) {
  968. printk(KERN_WARNING "mv643xx_eth: SMI bus read not valid\n");
  969. return -ENODEV;
  970. }
  971. return ret & 0xffff;
  972. }
  973. static int smi_bus_write(struct mii_bus *bus, int addr, int reg, u16 val)
  974. {
  975. struct mv643xx_eth_shared_private *msp = bus->priv;
  976. void __iomem *smi_reg = msp->base + SMI_REG;
  977. if (smi_wait_ready(msp)) {
  978. printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
  979. return -ETIMEDOUT;
  980. }
  981. writel(SMI_OPCODE_WRITE | (reg << 21) |
  982. (addr << 16) | (val & 0xffff), smi_reg);
  983. if (smi_wait_ready(msp)) {
  984. printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
  985. return -ETIMEDOUT;
  986. }
  987. return 0;
  988. }
  989. /* statistics ***************************************************************/
  990. static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *dev)
  991. {
  992. struct mv643xx_eth_private *mp = netdev_priv(dev);
  993. struct net_device_stats *stats = &dev->stats;
  994. unsigned long tx_packets = 0;
  995. unsigned long tx_bytes = 0;
  996. unsigned long tx_dropped = 0;
  997. int i;
  998. for (i = 0; i < mp->txq_count; i++) {
  999. struct tx_queue *txq = mp->txq + i;
  1000. tx_packets += txq->tx_packets;
  1001. tx_bytes += txq->tx_bytes;
  1002. tx_dropped += txq->tx_dropped;
  1003. }
  1004. stats->tx_packets = tx_packets;
  1005. stats->tx_bytes = tx_bytes;
  1006. stats->tx_dropped = tx_dropped;
  1007. return stats;
  1008. }
  1009. static void mv643xx_eth_grab_lro_stats(struct mv643xx_eth_private *mp)
  1010. {
  1011. u32 lro_aggregated = 0;
  1012. u32 lro_flushed = 0;
  1013. u32 lro_no_desc = 0;
  1014. int i;
  1015. for (i = 0; i < mp->rxq_count; i++) {
  1016. struct rx_queue *rxq = mp->rxq + i;
  1017. lro_aggregated += rxq->lro_mgr.stats.aggregated;
  1018. lro_flushed += rxq->lro_mgr.stats.flushed;
  1019. lro_no_desc += rxq->lro_mgr.stats.no_desc;
  1020. }
  1021. mp->lro_counters.lro_aggregated = lro_aggregated;
  1022. mp->lro_counters.lro_flushed = lro_flushed;
  1023. mp->lro_counters.lro_no_desc = lro_no_desc;
  1024. }
  1025. static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
  1026. {
  1027. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  1028. }
  1029. static void mib_counters_clear(struct mv643xx_eth_private *mp)
  1030. {
  1031. int i;
  1032. for (i = 0; i < 0x80; i += 4)
  1033. mib_read(mp, i);
  1034. }
  1035. static void mib_counters_update(struct mv643xx_eth_private *mp)
  1036. {
  1037. struct mib_counters *p = &mp->mib_counters;
  1038. spin_lock_bh(&mp->mib_counters_lock);
  1039. p->good_octets_received += mib_read(mp, 0x00);
  1040. p->bad_octets_received += mib_read(mp, 0x08);
  1041. p->internal_mac_transmit_err += mib_read(mp, 0x0c);
  1042. p->good_frames_received += mib_read(mp, 0x10);
  1043. p->bad_frames_received += mib_read(mp, 0x14);
  1044. p->broadcast_frames_received += mib_read(mp, 0x18);
  1045. p->multicast_frames_received += mib_read(mp, 0x1c);
  1046. p->frames_64_octets += mib_read(mp, 0x20);
  1047. p->frames_65_to_127_octets += mib_read(mp, 0x24);
  1048. p->frames_128_to_255_octets += mib_read(mp, 0x28);
  1049. p->frames_256_to_511_octets += mib_read(mp, 0x2c);
  1050. p->frames_512_to_1023_octets += mib_read(mp, 0x30);
  1051. p->frames_1024_to_max_octets += mib_read(mp, 0x34);
  1052. p->good_octets_sent += mib_read(mp, 0x38);
  1053. p->good_frames_sent += mib_read(mp, 0x40);
  1054. p->excessive_collision += mib_read(mp, 0x44);
  1055. p->multicast_frames_sent += mib_read(mp, 0x48);
  1056. p->broadcast_frames_sent += mib_read(mp, 0x4c);
  1057. p->unrec_mac_control_received += mib_read(mp, 0x50);
  1058. p->fc_sent += mib_read(mp, 0x54);
  1059. p->good_fc_received += mib_read(mp, 0x58);
  1060. p->bad_fc_received += mib_read(mp, 0x5c);
  1061. p->undersize_received += mib_read(mp, 0x60);
  1062. p->fragments_received += mib_read(mp, 0x64);
  1063. p->oversize_received += mib_read(mp, 0x68);
  1064. p->jabber_received += mib_read(mp, 0x6c);
  1065. p->mac_receive_error += mib_read(mp, 0x70);
  1066. p->bad_crc_event += mib_read(mp, 0x74);
  1067. p->collision += mib_read(mp, 0x78);
  1068. p->late_collision += mib_read(mp, 0x7c);
  1069. spin_unlock_bh(&mp->mib_counters_lock);
  1070. mod_timer(&mp->mib_counters_timer, jiffies + 30 * HZ);
  1071. }
  1072. static void mib_counters_timer_wrapper(unsigned long _mp)
  1073. {
  1074. struct mv643xx_eth_private *mp = (void *)_mp;
  1075. mib_counters_update(mp);
  1076. }
  1077. /* interrupt coalescing *****************************************************/
  1078. /*
  1079. * Hardware coalescing parameters are set in units of 64 t_clk
  1080. * cycles. I.e.:
  1081. *
  1082. * coal_delay_in_usec = 64000000 * register_value / t_clk_rate
  1083. *
  1084. * register_value = coal_delay_in_usec * t_clk_rate / 64000000
  1085. *
  1086. * In the ->set*() methods, we round the computed register value
  1087. * to the nearest integer.
  1088. */
  1089. static unsigned int get_rx_coal(struct mv643xx_eth_private *mp)
  1090. {
  1091. u32 val = rdlp(mp, SDMA_CONFIG);
  1092. u64 temp;
  1093. if (mp->shared->extended_rx_coal_limit)
  1094. temp = ((val & 0x02000000) >> 10) | ((val & 0x003fff80) >> 7);
  1095. else
  1096. temp = (val & 0x003fff00) >> 8;
  1097. temp *= 64000000;
  1098. do_div(temp, mp->shared->t_clk);
  1099. return (unsigned int)temp;
  1100. }
  1101. static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
  1102. {
  1103. u64 temp;
  1104. u32 val;
  1105. temp = (u64)usec * mp->shared->t_clk;
  1106. temp += 31999999;
  1107. do_div(temp, 64000000);
  1108. val = rdlp(mp, SDMA_CONFIG);
  1109. if (mp->shared->extended_rx_coal_limit) {
  1110. if (temp > 0xffff)
  1111. temp = 0xffff;
  1112. val &= ~0x023fff80;
  1113. val |= (temp & 0x8000) << 10;
  1114. val |= (temp & 0x7fff) << 7;
  1115. } else {
  1116. if (temp > 0x3fff)
  1117. temp = 0x3fff;
  1118. val &= ~0x003fff00;
  1119. val |= (temp & 0x3fff) << 8;
  1120. }
  1121. wrlp(mp, SDMA_CONFIG, val);
  1122. }
  1123. static unsigned int get_tx_coal(struct mv643xx_eth_private *mp)
  1124. {
  1125. u64 temp;
  1126. temp = (rdlp(mp, TX_FIFO_URGENT_THRESHOLD) & 0x3fff0) >> 4;
  1127. temp *= 64000000;
  1128. do_div(temp, mp->shared->t_clk);
  1129. return (unsigned int)temp;
  1130. }
  1131. static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
  1132. {
  1133. u64 temp;
  1134. temp = (u64)usec * mp->shared->t_clk;
  1135. temp += 31999999;
  1136. do_div(temp, 64000000);
  1137. if (temp > 0x3fff)
  1138. temp = 0x3fff;
  1139. wrlp(mp, TX_FIFO_URGENT_THRESHOLD, temp << 4);
  1140. }
  1141. /* ethtool ******************************************************************/
  1142. struct mv643xx_eth_stats {
  1143. char stat_string[ETH_GSTRING_LEN];
  1144. int sizeof_stat;
  1145. int netdev_off;
  1146. int mp_off;
  1147. };
  1148. #define SSTAT(m) \
  1149. { #m, FIELD_SIZEOF(struct net_device_stats, m), \
  1150. offsetof(struct net_device, stats.m), -1 }
  1151. #define MIBSTAT(m) \
  1152. { #m, FIELD_SIZEOF(struct mib_counters, m), \
  1153. -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
  1154. #define LROSTAT(m) \
  1155. { #m, FIELD_SIZEOF(struct lro_counters, m), \
  1156. -1, offsetof(struct mv643xx_eth_private, lro_counters.m) }
  1157. static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
  1158. SSTAT(rx_packets),
  1159. SSTAT(tx_packets),
  1160. SSTAT(rx_bytes),
  1161. SSTAT(tx_bytes),
  1162. SSTAT(rx_errors),
  1163. SSTAT(tx_errors),
  1164. SSTAT(rx_dropped),
  1165. SSTAT(tx_dropped),
  1166. MIBSTAT(good_octets_received),
  1167. MIBSTAT(bad_octets_received),
  1168. MIBSTAT(internal_mac_transmit_err),
  1169. MIBSTAT(good_frames_received),
  1170. MIBSTAT(bad_frames_received),
  1171. MIBSTAT(broadcast_frames_received),
  1172. MIBSTAT(multicast_frames_received),
  1173. MIBSTAT(frames_64_octets),
  1174. MIBSTAT(frames_65_to_127_octets),
  1175. MIBSTAT(frames_128_to_255_octets),
  1176. MIBSTAT(frames_256_to_511_octets),
  1177. MIBSTAT(frames_512_to_1023_octets),
  1178. MIBSTAT(frames_1024_to_max_octets),
  1179. MIBSTAT(good_octets_sent),
  1180. MIBSTAT(good_frames_sent),
  1181. MIBSTAT(excessive_collision),
  1182. MIBSTAT(multicast_frames_sent),
  1183. MIBSTAT(broadcast_frames_sent),
  1184. MIBSTAT(unrec_mac_control_received),
  1185. MIBSTAT(fc_sent),
  1186. MIBSTAT(good_fc_received),
  1187. MIBSTAT(bad_fc_received),
  1188. MIBSTAT(undersize_received),
  1189. MIBSTAT(fragments_received),
  1190. MIBSTAT(oversize_received),
  1191. MIBSTAT(jabber_received),
  1192. MIBSTAT(mac_receive_error),
  1193. MIBSTAT(bad_crc_event),
  1194. MIBSTAT(collision),
  1195. MIBSTAT(late_collision),
  1196. LROSTAT(lro_aggregated),
  1197. LROSTAT(lro_flushed),
  1198. LROSTAT(lro_no_desc),
  1199. };
  1200. static int
  1201. mv643xx_eth_get_settings_phy(struct mv643xx_eth_private *mp,
  1202. struct ethtool_cmd *cmd)
  1203. {
  1204. int err;
  1205. err = phy_read_status(mp->phy);
  1206. if (err == 0)
  1207. err = phy_ethtool_gset(mp->phy, cmd);
  1208. /*
  1209. * The MAC does not support 1000baseT_Half.
  1210. */
  1211. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  1212. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1213. return err;
  1214. }
  1215. static int
  1216. mv643xx_eth_get_settings_phyless(struct mv643xx_eth_private *mp,
  1217. struct ethtool_cmd *cmd)
  1218. {
  1219. u32 port_status;
  1220. port_status = rdlp(mp, PORT_STATUS);
  1221. cmd->supported = SUPPORTED_MII;
  1222. cmd->advertising = ADVERTISED_MII;
  1223. switch (port_status & PORT_SPEED_MASK) {
  1224. case PORT_SPEED_10:
  1225. cmd->speed = SPEED_10;
  1226. break;
  1227. case PORT_SPEED_100:
  1228. cmd->speed = SPEED_100;
  1229. break;
  1230. case PORT_SPEED_1000:
  1231. cmd->speed = SPEED_1000;
  1232. break;
  1233. default:
  1234. cmd->speed = -1;
  1235. break;
  1236. }
  1237. cmd->duplex = (port_status & FULL_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF;
  1238. cmd->port = PORT_MII;
  1239. cmd->phy_address = 0;
  1240. cmd->transceiver = XCVR_INTERNAL;
  1241. cmd->autoneg = AUTONEG_DISABLE;
  1242. cmd->maxtxpkt = 1;
  1243. cmd->maxrxpkt = 1;
  1244. return 0;
  1245. }
  1246. static int
  1247. mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1248. {
  1249. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1250. if (mp->phy != NULL)
  1251. return mv643xx_eth_get_settings_phy(mp, cmd);
  1252. else
  1253. return mv643xx_eth_get_settings_phyless(mp, cmd);
  1254. }
  1255. static int
  1256. mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1257. {
  1258. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1259. if (mp->phy == NULL)
  1260. return -EINVAL;
  1261. /*
  1262. * The MAC does not support 1000baseT_Half.
  1263. */
  1264. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1265. return phy_ethtool_sset(mp->phy, cmd);
  1266. }
  1267. static void mv643xx_eth_get_drvinfo(struct net_device *dev,
  1268. struct ethtool_drvinfo *drvinfo)
  1269. {
  1270. strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
  1271. strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
  1272. strncpy(drvinfo->fw_version, "N/A", 32);
  1273. strncpy(drvinfo->bus_info, "platform", 32);
  1274. drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
  1275. }
  1276. static int mv643xx_eth_nway_reset(struct net_device *dev)
  1277. {
  1278. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1279. if (mp->phy == NULL)
  1280. return -EINVAL;
  1281. return genphy_restart_aneg(mp->phy);
  1282. }
  1283. static u32 mv643xx_eth_get_link(struct net_device *dev)
  1284. {
  1285. return !!netif_carrier_ok(dev);
  1286. }
  1287. static int
  1288. mv643xx_eth_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  1289. {
  1290. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1291. ec->rx_coalesce_usecs = get_rx_coal(mp);
  1292. ec->tx_coalesce_usecs = get_tx_coal(mp);
  1293. return 0;
  1294. }
  1295. static int
  1296. mv643xx_eth_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  1297. {
  1298. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1299. set_rx_coal(mp, ec->rx_coalesce_usecs);
  1300. set_tx_coal(mp, ec->tx_coalesce_usecs);
  1301. return 0;
  1302. }
  1303. static void
  1304. mv643xx_eth_get_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
  1305. {
  1306. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1307. er->rx_max_pending = 4096;
  1308. er->tx_max_pending = 4096;
  1309. er->rx_mini_max_pending = 0;
  1310. er->rx_jumbo_max_pending = 0;
  1311. er->rx_pending = mp->rx_ring_size;
  1312. er->tx_pending = mp->tx_ring_size;
  1313. er->rx_mini_pending = 0;
  1314. er->rx_jumbo_pending = 0;
  1315. }
  1316. static int
  1317. mv643xx_eth_set_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
  1318. {
  1319. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1320. if (er->rx_mini_pending || er->rx_jumbo_pending)
  1321. return -EINVAL;
  1322. mp->rx_ring_size = er->rx_pending < 4096 ? er->rx_pending : 4096;
  1323. mp->tx_ring_size = er->tx_pending < 4096 ? er->tx_pending : 4096;
  1324. if (netif_running(dev)) {
  1325. mv643xx_eth_stop(dev);
  1326. if (mv643xx_eth_open(dev)) {
  1327. dev_printk(KERN_ERR, &dev->dev,
  1328. "fatal error on re-opening device after "
  1329. "ring param change\n");
  1330. return -ENOMEM;
  1331. }
  1332. }
  1333. return 0;
  1334. }
  1335. static u32
  1336. mv643xx_eth_get_rx_csum(struct net_device *dev)
  1337. {
  1338. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1339. return !!(rdlp(mp, PORT_CONFIG) & 0x02000000);
  1340. }
  1341. static int
  1342. mv643xx_eth_set_rx_csum(struct net_device *dev, u32 rx_csum)
  1343. {
  1344. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1345. wrlp(mp, PORT_CONFIG, rx_csum ? 0x02000000 : 0x00000000);
  1346. return 0;
  1347. }
  1348. static void mv643xx_eth_get_strings(struct net_device *dev,
  1349. uint32_t stringset, uint8_t *data)
  1350. {
  1351. int i;
  1352. if (stringset == ETH_SS_STATS) {
  1353. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1354. memcpy(data + i * ETH_GSTRING_LEN,
  1355. mv643xx_eth_stats[i].stat_string,
  1356. ETH_GSTRING_LEN);
  1357. }
  1358. }
  1359. }
  1360. static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
  1361. struct ethtool_stats *stats,
  1362. uint64_t *data)
  1363. {
  1364. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1365. int i;
  1366. mv643xx_eth_get_stats(dev);
  1367. mib_counters_update(mp);
  1368. mv643xx_eth_grab_lro_stats(mp);
  1369. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1370. const struct mv643xx_eth_stats *stat;
  1371. void *p;
  1372. stat = mv643xx_eth_stats + i;
  1373. if (stat->netdev_off >= 0)
  1374. p = ((void *)mp->dev) + stat->netdev_off;
  1375. else
  1376. p = ((void *)mp) + stat->mp_off;
  1377. data[i] = (stat->sizeof_stat == 8) ?
  1378. *(uint64_t *)p : *(uint32_t *)p;
  1379. }
  1380. }
  1381. static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
  1382. {
  1383. if (sset == ETH_SS_STATS)
  1384. return ARRAY_SIZE(mv643xx_eth_stats);
  1385. return -EOPNOTSUPP;
  1386. }
  1387. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  1388. .get_settings = mv643xx_eth_get_settings,
  1389. .set_settings = mv643xx_eth_set_settings,
  1390. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1391. .nway_reset = mv643xx_eth_nway_reset,
  1392. .get_link = mv643xx_eth_get_link,
  1393. .get_coalesce = mv643xx_eth_get_coalesce,
  1394. .set_coalesce = mv643xx_eth_set_coalesce,
  1395. .get_ringparam = mv643xx_eth_get_ringparam,
  1396. .set_ringparam = mv643xx_eth_set_ringparam,
  1397. .get_rx_csum = mv643xx_eth_get_rx_csum,
  1398. .set_rx_csum = mv643xx_eth_set_rx_csum,
  1399. .set_tx_csum = ethtool_op_set_tx_csum,
  1400. .set_sg = ethtool_op_set_sg,
  1401. .get_strings = mv643xx_eth_get_strings,
  1402. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1403. .get_flags = ethtool_op_get_flags,
  1404. .set_flags = ethtool_op_set_flags,
  1405. .get_sset_count = mv643xx_eth_get_sset_count,
  1406. };
  1407. /* address handling *********************************************************/
  1408. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  1409. {
  1410. unsigned int mac_h = rdlp(mp, MAC_ADDR_HIGH);
  1411. unsigned int mac_l = rdlp(mp, MAC_ADDR_LOW);
  1412. addr[0] = (mac_h >> 24) & 0xff;
  1413. addr[1] = (mac_h >> 16) & 0xff;
  1414. addr[2] = (mac_h >> 8) & 0xff;
  1415. addr[3] = mac_h & 0xff;
  1416. addr[4] = (mac_l >> 8) & 0xff;
  1417. addr[5] = mac_l & 0xff;
  1418. }
  1419. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  1420. {
  1421. wrlp(mp, MAC_ADDR_HIGH,
  1422. (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3]);
  1423. wrlp(mp, MAC_ADDR_LOW, (addr[4] << 8) | addr[5]);
  1424. }
  1425. static u32 uc_addr_filter_mask(struct net_device *dev)
  1426. {
  1427. struct netdev_hw_addr *ha;
  1428. u32 nibbles;
  1429. if (dev->flags & IFF_PROMISC)
  1430. return 0;
  1431. nibbles = 1 << (dev->dev_addr[5] & 0x0f);
  1432. list_for_each_entry(ha, &dev->uc.list, list) {
  1433. if (memcmp(dev->dev_addr, ha->addr, 5))
  1434. return 0;
  1435. if ((dev->dev_addr[5] ^ ha->addr[5]) & 0xf0)
  1436. return 0;
  1437. nibbles |= 1 << (ha->addr[5] & 0x0f);
  1438. }
  1439. return nibbles;
  1440. }
  1441. static void mv643xx_eth_program_unicast_filter(struct net_device *dev)
  1442. {
  1443. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1444. u32 port_config;
  1445. u32 nibbles;
  1446. int i;
  1447. uc_addr_set(mp, dev->dev_addr);
  1448. port_config = rdlp(mp, PORT_CONFIG);
  1449. nibbles = uc_addr_filter_mask(dev);
  1450. if (!nibbles) {
  1451. port_config |= UNICAST_PROMISCUOUS_MODE;
  1452. wrlp(mp, PORT_CONFIG, port_config);
  1453. return;
  1454. }
  1455. for (i = 0; i < 16; i += 4) {
  1456. int off = UNICAST_TABLE(mp->port_num) + i;
  1457. u32 v;
  1458. v = 0;
  1459. if (nibbles & 1)
  1460. v |= 0x00000001;
  1461. if (nibbles & 2)
  1462. v |= 0x00000100;
  1463. if (nibbles & 4)
  1464. v |= 0x00010000;
  1465. if (nibbles & 8)
  1466. v |= 0x01000000;
  1467. nibbles >>= 4;
  1468. wrl(mp, off, v);
  1469. }
  1470. port_config &= ~UNICAST_PROMISCUOUS_MODE;
  1471. wrlp(mp, PORT_CONFIG, port_config);
  1472. }
  1473. static int addr_crc(unsigned char *addr)
  1474. {
  1475. int crc = 0;
  1476. int i;
  1477. for (i = 0; i < 6; i++) {
  1478. int j;
  1479. crc = (crc ^ addr[i]) << 8;
  1480. for (j = 7; j >= 0; j--) {
  1481. if (crc & (0x100 << j))
  1482. crc ^= 0x107 << j;
  1483. }
  1484. }
  1485. return crc;
  1486. }
  1487. static void mv643xx_eth_program_multicast_filter(struct net_device *dev)
  1488. {
  1489. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1490. u32 *mc_spec;
  1491. u32 *mc_other;
  1492. struct dev_addr_list *addr;
  1493. int i;
  1494. if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) {
  1495. int port_num;
  1496. u32 accept;
  1497. oom:
  1498. port_num = mp->port_num;
  1499. accept = 0x01010101;
  1500. for (i = 0; i < 0x100; i += 4) {
  1501. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + i, accept);
  1502. wrl(mp, OTHER_MCAST_TABLE(port_num) + i, accept);
  1503. }
  1504. return;
  1505. }
  1506. mc_spec = kmalloc(0x200, GFP_ATOMIC);
  1507. if (mc_spec == NULL)
  1508. goto oom;
  1509. mc_other = mc_spec + (0x100 >> 2);
  1510. memset(mc_spec, 0, 0x100);
  1511. memset(mc_other, 0, 0x100);
  1512. for (addr = dev->mc_list; addr != NULL; addr = addr->next) {
  1513. u8 *a = addr->da_addr;
  1514. u32 *table;
  1515. int entry;
  1516. if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
  1517. table = mc_spec;
  1518. entry = a[5];
  1519. } else {
  1520. table = mc_other;
  1521. entry = addr_crc(a);
  1522. }
  1523. table[entry >> 2] |= 1 << (8 * (entry & 3));
  1524. }
  1525. for (i = 0; i < 0x100; i += 4) {
  1526. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, mc_spec[i >> 2]);
  1527. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, mc_other[i >> 2]);
  1528. }
  1529. kfree(mc_spec);
  1530. }
  1531. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1532. {
  1533. mv643xx_eth_program_unicast_filter(dev);
  1534. mv643xx_eth_program_multicast_filter(dev);
  1535. }
  1536. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  1537. {
  1538. struct sockaddr *sa = addr;
  1539. memcpy(dev->dev_addr, sa->sa_data, ETH_ALEN);
  1540. netif_addr_lock_bh(dev);
  1541. mv643xx_eth_program_unicast_filter(dev);
  1542. netif_addr_unlock_bh(dev);
  1543. return 0;
  1544. }
  1545. /* rx/tx queue initialisation ***********************************************/
  1546. static int rxq_init(struct mv643xx_eth_private *mp, int index)
  1547. {
  1548. struct rx_queue *rxq = mp->rxq + index;
  1549. struct rx_desc *rx_desc;
  1550. int size;
  1551. int i;
  1552. rxq->index = index;
  1553. rxq->rx_ring_size = mp->rx_ring_size;
  1554. rxq->rx_desc_count = 0;
  1555. rxq->rx_curr_desc = 0;
  1556. rxq->rx_used_desc = 0;
  1557. size = rxq->rx_ring_size * sizeof(struct rx_desc);
  1558. if (index == 0 && size <= mp->rx_desc_sram_size) {
  1559. rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
  1560. mp->rx_desc_sram_size);
  1561. rxq->rx_desc_dma = mp->rx_desc_sram_addr;
  1562. } else {
  1563. rxq->rx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
  1564. size, &rxq->rx_desc_dma,
  1565. GFP_KERNEL);
  1566. }
  1567. if (rxq->rx_desc_area == NULL) {
  1568. dev_printk(KERN_ERR, &mp->dev->dev,
  1569. "can't allocate rx ring (%d bytes)\n", size);
  1570. goto out;
  1571. }
  1572. memset(rxq->rx_desc_area, 0, size);
  1573. rxq->rx_desc_area_size = size;
  1574. rxq->rx_skb = kmalloc(rxq->rx_ring_size * sizeof(*rxq->rx_skb),
  1575. GFP_KERNEL);
  1576. if (rxq->rx_skb == NULL) {
  1577. dev_printk(KERN_ERR, &mp->dev->dev,
  1578. "can't allocate rx skb ring\n");
  1579. goto out_free;
  1580. }
  1581. rx_desc = (struct rx_desc *)rxq->rx_desc_area;
  1582. for (i = 0; i < rxq->rx_ring_size; i++) {
  1583. int nexti;
  1584. nexti = i + 1;
  1585. if (nexti == rxq->rx_ring_size)
  1586. nexti = 0;
  1587. rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
  1588. nexti * sizeof(struct rx_desc);
  1589. }
  1590. rxq->lro_mgr.dev = mp->dev;
  1591. memset(&rxq->lro_mgr.stats, 0, sizeof(rxq->lro_mgr.stats));
  1592. rxq->lro_mgr.features = LRO_F_NAPI;
  1593. rxq->lro_mgr.ip_summed = CHECKSUM_UNNECESSARY;
  1594. rxq->lro_mgr.ip_summed_aggr = CHECKSUM_UNNECESSARY;
  1595. rxq->lro_mgr.max_desc = ARRAY_SIZE(rxq->lro_arr);
  1596. rxq->lro_mgr.max_aggr = 32;
  1597. rxq->lro_mgr.frag_align_pad = 0;
  1598. rxq->lro_mgr.lro_arr = rxq->lro_arr;
  1599. rxq->lro_mgr.get_skb_header = mv643xx_get_skb_header;
  1600. memset(&rxq->lro_arr, 0, sizeof(rxq->lro_arr));
  1601. return 0;
  1602. out_free:
  1603. if (index == 0 && size <= mp->rx_desc_sram_size)
  1604. iounmap(rxq->rx_desc_area);
  1605. else
  1606. dma_free_coherent(mp->dev->dev.parent, size,
  1607. rxq->rx_desc_area,
  1608. rxq->rx_desc_dma);
  1609. out:
  1610. return -ENOMEM;
  1611. }
  1612. static void rxq_deinit(struct rx_queue *rxq)
  1613. {
  1614. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  1615. int i;
  1616. rxq_disable(rxq);
  1617. for (i = 0; i < rxq->rx_ring_size; i++) {
  1618. if (rxq->rx_skb[i]) {
  1619. dev_kfree_skb(rxq->rx_skb[i]);
  1620. rxq->rx_desc_count--;
  1621. }
  1622. }
  1623. if (rxq->rx_desc_count) {
  1624. dev_printk(KERN_ERR, &mp->dev->dev,
  1625. "error freeing rx ring -- %d skbs stuck\n",
  1626. rxq->rx_desc_count);
  1627. }
  1628. if (rxq->index == 0 &&
  1629. rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
  1630. iounmap(rxq->rx_desc_area);
  1631. else
  1632. dma_free_coherent(mp->dev->dev.parent, rxq->rx_desc_area_size,
  1633. rxq->rx_desc_area, rxq->rx_desc_dma);
  1634. kfree(rxq->rx_skb);
  1635. }
  1636. static int txq_init(struct mv643xx_eth_private *mp, int index)
  1637. {
  1638. struct tx_queue *txq = mp->txq + index;
  1639. struct tx_desc *tx_desc;
  1640. int size;
  1641. int i;
  1642. txq->index = index;
  1643. txq->tx_ring_size = mp->tx_ring_size;
  1644. txq->tx_desc_count = 0;
  1645. txq->tx_curr_desc = 0;
  1646. txq->tx_used_desc = 0;
  1647. size = txq->tx_ring_size * sizeof(struct tx_desc);
  1648. if (index == 0 && size <= mp->tx_desc_sram_size) {
  1649. txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
  1650. mp->tx_desc_sram_size);
  1651. txq->tx_desc_dma = mp->tx_desc_sram_addr;
  1652. } else {
  1653. txq->tx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
  1654. size, &txq->tx_desc_dma,
  1655. GFP_KERNEL);
  1656. }
  1657. if (txq->tx_desc_area == NULL) {
  1658. dev_printk(KERN_ERR, &mp->dev->dev,
  1659. "can't allocate tx ring (%d bytes)\n", size);
  1660. return -ENOMEM;
  1661. }
  1662. memset(txq->tx_desc_area, 0, size);
  1663. txq->tx_desc_area_size = size;
  1664. tx_desc = (struct tx_desc *)txq->tx_desc_area;
  1665. for (i = 0; i < txq->tx_ring_size; i++) {
  1666. struct tx_desc *txd = tx_desc + i;
  1667. int nexti;
  1668. nexti = i + 1;
  1669. if (nexti == txq->tx_ring_size)
  1670. nexti = 0;
  1671. txd->cmd_sts = 0;
  1672. txd->next_desc_ptr = txq->tx_desc_dma +
  1673. nexti * sizeof(struct tx_desc);
  1674. }
  1675. skb_queue_head_init(&txq->tx_skb);
  1676. return 0;
  1677. }
  1678. static void txq_deinit(struct tx_queue *txq)
  1679. {
  1680. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1681. txq_disable(txq);
  1682. txq_reclaim(txq, txq->tx_ring_size, 1);
  1683. BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
  1684. if (txq->index == 0 &&
  1685. txq->tx_desc_area_size <= mp->tx_desc_sram_size)
  1686. iounmap(txq->tx_desc_area);
  1687. else
  1688. dma_free_coherent(mp->dev->dev.parent, txq->tx_desc_area_size,
  1689. txq->tx_desc_area, txq->tx_desc_dma);
  1690. }
  1691. /* netdev ops and related ***************************************************/
  1692. static int mv643xx_eth_collect_events(struct mv643xx_eth_private *mp)
  1693. {
  1694. u32 int_cause;
  1695. u32 int_cause_ext;
  1696. int_cause = rdlp(mp, INT_CAUSE) & mp->int_mask;
  1697. if (int_cause == 0)
  1698. return 0;
  1699. int_cause_ext = 0;
  1700. if (int_cause & INT_EXT) {
  1701. int_cause &= ~INT_EXT;
  1702. int_cause_ext = rdlp(mp, INT_CAUSE_EXT);
  1703. }
  1704. if (int_cause) {
  1705. wrlp(mp, INT_CAUSE, ~int_cause);
  1706. mp->work_tx_end |= ((int_cause & INT_TX_END) >> 19) &
  1707. ~(rdlp(mp, TXQ_COMMAND) & 0xff);
  1708. mp->work_rx |= (int_cause & INT_RX) >> 2;
  1709. }
  1710. int_cause_ext &= INT_EXT_LINK_PHY | INT_EXT_TX;
  1711. if (int_cause_ext) {
  1712. wrlp(mp, INT_CAUSE_EXT, ~int_cause_ext);
  1713. if (int_cause_ext & INT_EXT_LINK_PHY)
  1714. mp->work_link = 1;
  1715. mp->work_tx |= int_cause_ext & INT_EXT_TX;
  1716. }
  1717. return 1;
  1718. }
  1719. static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
  1720. {
  1721. struct net_device *dev = (struct net_device *)dev_id;
  1722. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1723. if (unlikely(!mv643xx_eth_collect_events(mp)))
  1724. return IRQ_NONE;
  1725. wrlp(mp, INT_MASK, 0);
  1726. napi_schedule(&mp->napi);
  1727. return IRQ_HANDLED;
  1728. }
  1729. static void handle_link_event(struct mv643xx_eth_private *mp)
  1730. {
  1731. struct net_device *dev = mp->dev;
  1732. u32 port_status;
  1733. int speed;
  1734. int duplex;
  1735. int fc;
  1736. port_status = rdlp(mp, PORT_STATUS);
  1737. if (!(port_status & LINK_UP)) {
  1738. if (netif_carrier_ok(dev)) {
  1739. int i;
  1740. printk(KERN_INFO "%s: link down\n", dev->name);
  1741. netif_carrier_off(dev);
  1742. for (i = 0; i < mp->txq_count; i++) {
  1743. struct tx_queue *txq = mp->txq + i;
  1744. txq_reclaim(txq, txq->tx_ring_size, 1);
  1745. txq_reset_hw_ptr(txq);
  1746. }
  1747. }
  1748. return;
  1749. }
  1750. switch (port_status & PORT_SPEED_MASK) {
  1751. case PORT_SPEED_10:
  1752. speed = 10;
  1753. break;
  1754. case PORT_SPEED_100:
  1755. speed = 100;
  1756. break;
  1757. case PORT_SPEED_1000:
  1758. speed = 1000;
  1759. break;
  1760. default:
  1761. speed = -1;
  1762. break;
  1763. }
  1764. duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
  1765. fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
  1766. printk(KERN_INFO "%s: link up, %d Mb/s, %s duplex, "
  1767. "flow control %sabled\n", dev->name,
  1768. speed, duplex ? "full" : "half",
  1769. fc ? "en" : "dis");
  1770. if (!netif_carrier_ok(dev))
  1771. netif_carrier_on(dev);
  1772. }
  1773. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  1774. {
  1775. struct mv643xx_eth_private *mp;
  1776. int work_done;
  1777. mp = container_of(napi, struct mv643xx_eth_private, napi);
  1778. if (unlikely(mp->oom)) {
  1779. mp->oom = 0;
  1780. del_timer(&mp->rx_oom);
  1781. }
  1782. work_done = 0;
  1783. while (work_done < budget) {
  1784. u8 queue_mask;
  1785. int queue;
  1786. int work_tbd;
  1787. if (mp->work_link) {
  1788. mp->work_link = 0;
  1789. handle_link_event(mp);
  1790. work_done++;
  1791. continue;
  1792. }
  1793. queue_mask = mp->work_tx | mp->work_tx_end | mp->work_rx;
  1794. if (likely(!mp->oom))
  1795. queue_mask |= mp->work_rx_refill;
  1796. if (!queue_mask) {
  1797. if (mv643xx_eth_collect_events(mp))
  1798. continue;
  1799. break;
  1800. }
  1801. queue = fls(queue_mask) - 1;
  1802. queue_mask = 1 << queue;
  1803. work_tbd = budget - work_done;
  1804. if (work_tbd > 16)
  1805. work_tbd = 16;
  1806. if (mp->work_tx_end & queue_mask) {
  1807. txq_kick(mp->txq + queue);
  1808. } else if (mp->work_tx & queue_mask) {
  1809. work_done += txq_reclaim(mp->txq + queue, work_tbd, 0);
  1810. txq_maybe_wake(mp->txq + queue);
  1811. } else if (mp->work_rx & queue_mask) {
  1812. work_done += rxq_process(mp->rxq + queue, work_tbd);
  1813. } else if (!mp->oom && (mp->work_rx_refill & queue_mask)) {
  1814. work_done += rxq_refill(mp->rxq + queue, work_tbd);
  1815. } else {
  1816. BUG();
  1817. }
  1818. }
  1819. if (work_done < budget) {
  1820. if (mp->oom)
  1821. mod_timer(&mp->rx_oom, jiffies + (HZ / 10));
  1822. napi_complete(napi);
  1823. wrlp(mp, INT_MASK, mp->int_mask);
  1824. }
  1825. return work_done;
  1826. }
  1827. static inline void oom_timer_wrapper(unsigned long data)
  1828. {
  1829. struct mv643xx_eth_private *mp = (void *)data;
  1830. napi_schedule(&mp->napi);
  1831. }
  1832. static void phy_reset(struct mv643xx_eth_private *mp)
  1833. {
  1834. int data;
  1835. data = phy_read(mp->phy, MII_BMCR);
  1836. if (data < 0)
  1837. return;
  1838. data |= BMCR_RESET;
  1839. if (phy_write(mp->phy, MII_BMCR, data) < 0)
  1840. return;
  1841. do {
  1842. data = phy_read(mp->phy, MII_BMCR);
  1843. } while (data >= 0 && data & BMCR_RESET);
  1844. }
  1845. static void port_start(struct mv643xx_eth_private *mp)
  1846. {
  1847. u32 pscr;
  1848. int i;
  1849. /*
  1850. * Perform PHY reset, if there is a PHY.
  1851. */
  1852. if (mp->phy != NULL) {
  1853. struct ethtool_cmd cmd;
  1854. mv643xx_eth_get_settings(mp->dev, &cmd);
  1855. phy_reset(mp);
  1856. mv643xx_eth_set_settings(mp->dev, &cmd);
  1857. }
  1858. /*
  1859. * Configure basic link parameters.
  1860. */
  1861. pscr = rdlp(mp, PORT_SERIAL_CONTROL);
  1862. pscr |= SERIAL_PORT_ENABLE;
  1863. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  1864. pscr |= DO_NOT_FORCE_LINK_FAIL;
  1865. if (mp->phy == NULL)
  1866. pscr |= FORCE_LINK_PASS;
  1867. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  1868. /*
  1869. * Configure TX path and queues.
  1870. */
  1871. tx_set_rate(mp, 1000000000, 16777216);
  1872. for (i = 0; i < mp->txq_count; i++) {
  1873. struct tx_queue *txq = mp->txq + i;
  1874. txq_reset_hw_ptr(txq);
  1875. txq_set_rate(txq, 1000000000, 16777216);
  1876. txq_set_fixed_prio_mode(txq);
  1877. }
  1878. /*
  1879. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1880. * frames to RX queue #0, and include the pseudo-header when
  1881. * calculating receive checksums.
  1882. */
  1883. wrlp(mp, PORT_CONFIG, 0x02000000);
  1884. /*
  1885. * Treat BPDUs as normal multicasts, and disable partition mode.
  1886. */
  1887. wrlp(mp, PORT_CONFIG_EXT, 0x00000000);
  1888. /*
  1889. * Add configured unicast addresses to address filter table.
  1890. */
  1891. mv643xx_eth_program_unicast_filter(mp->dev);
  1892. /*
  1893. * Enable the receive queues.
  1894. */
  1895. for (i = 0; i < mp->rxq_count; i++) {
  1896. struct rx_queue *rxq = mp->rxq + i;
  1897. u32 addr;
  1898. addr = (u32)rxq->rx_desc_dma;
  1899. addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
  1900. wrlp(mp, RXQ_CURRENT_DESC_PTR(i), addr);
  1901. rxq_enable(rxq);
  1902. }
  1903. }
  1904. static void mv643xx_eth_recalc_skb_size(struct mv643xx_eth_private *mp)
  1905. {
  1906. int skb_size;
  1907. /*
  1908. * Reserve 2+14 bytes for an ethernet header (the hardware
  1909. * automatically prepends 2 bytes of dummy data to each
  1910. * received packet), 16 bytes for up to four VLAN tags, and
  1911. * 4 bytes for the trailing FCS -- 36 bytes total.
  1912. */
  1913. skb_size = mp->dev->mtu + 36;
  1914. /*
  1915. * Make sure that the skb size is a multiple of 8 bytes, as
  1916. * the lower three bits of the receive descriptor's buffer
  1917. * size field are ignored by the hardware.
  1918. */
  1919. mp->skb_size = (skb_size + 7) & ~7;
  1920. /*
  1921. * If NET_SKB_PAD is smaller than a cache line,
  1922. * netdev_alloc_skb() will cause skb->data to be misaligned
  1923. * to a cache line boundary. If this is the case, include
  1924. * some extra space to allow re-aligning the data area.
  1925. */
  1926. mp->skb_size += SKB_DMA_REALIGN;
  1927. }
  1928. static int mv643xx_eth_open(struct net_device *dev)
  1929. {
  1930. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1931. int err;
  1932. int i;
  1933. wrlp(mp, INT_CAUSE, 0);
  1934. wrlp(mp, INT_CAUSE_EXT, 0);
  1935. rdlp(mp, INT_CAUSE_EXT);
  1936. err = request_irq(dev->irq, mv643xx_eth_irq,
  1937. IRQF_SHARED, dev->name, dev);
  1938. if (err) {
  1939. dev_printk(KERN_ERR, &dev->dev, "can't assign irq\n");
  1940. return -EAGAIN;
  1941. }
  1942. mv643xx_eth_recalc_skb_size(mp);
  1943. napi_enable(&mp->napi);
  1944. skb_queue_head_init(&mp->rx_recycle);
  1945. mp->int_mask = INT_EXT;
  1946. for (i = 0; i < mp->rxq_count; i++) {
  1947. err = rxq_init(mp, i);
  1948. if (err) {
  1949. while (--i >= 0)
  1950. rxq_deinit(mp->rxq + i);
  1951. goto out;
  1952. }
  1953. rxq_refill(mp->rxq + i, INT_MAX);
  1954. mp->int_mask |= INT_RX_0 << i;
  1955. }
  1956. if (mp->oom) {
  1957. mp->rx_oom.expires = jiffies + (HZ / 10);
  1958. add_timer(&mp->rx_oom);
  1959. }
  1960. for (i = 0; i < mp->txq_count; i++) {
  1961. err = txq_init(mp, i);
  1962. if (err) {
  1963. while (--i >= 0)
  1964. txq_deinit(mp->txq + i);
  1965. goto out_free;
  1966. }
  1967. mp->int_mask |= INT_TX_END_0 << i;
  1968. }
  1969. port_start(mp);
  1970. wrlp(mp, INT_MASK_EXT, INT_EXT_LINK_PHY | INT_EXT_TX);
  1971. wrlp(mp, INT_MASK, mp->int_mask);
  1972. return 0;
  1973. out_free:
  1974. for (i = 0; i < mp->rxq_count; i++)
  1975. rxq_deinit(mp->rxq + i);
  1976. out:
  1977. free_irq(dev->irq, dev);
  1978. return err;
  1979. }
  1980. static void port_reset(struct mv643xx_eth_private *mp)
  1981. {
  1982. unsigned int data;
  1983. int i;
  1984. for (i = 0; i < mp->rxq_count; i++)
  1985. rxq_disable(mp->rxq + i);
  1986. for (i = 0; i < mp->txq_count; i++)
  1987. txq_disable(mp->txq + i);
  1988. while (1) {
  1989. u32 ps = rdlp(mp, PORT_STATUS);
  1990. if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
  1991. break;
  1992. udelay(10);
  1993. }
  1994. /* Reset the Enable bit in the Configuration Register */
  1995. data = rdlp(mp, PORT_SERIAL_CONTROL);
  1996. data &= ~(SERIAL_PORT_ENABLE |
  1997. DO_NOT_FORCE_LINK_FAIL |
  1998. FORCE_LINK_PASS);
  1999. wrlp(mp, PORT_SERIAL_CONTROL, data);
  2000. }
  2001. static int mv643xx_eth_stop(struct net_device *dev)
  2002. {
  2003. struct mv643xx_eth_private *mp = netdev_priv(dev);
  2004. int i;
  2005. wrlp(mp, INT_MASK_EXT, 0x00000000);
  2006. wrlp(mp, INT_MASK, 0x00000000);
  2007. rdlp(mp, INT_MASK);
  2008. napi_disable(&mp->napi);
  2009. del_timer_sync(&mp->rx_oom);
  2010. netif_carrier_off(dev);
  2011. free_irq(dev->irq, dev);
  2012. port_reset(mp);
  2013. mv643xx_eth_get_stats(dev);
  2014. mib_counters_update(mp);
  2015. del_timer_sync(&mp->mib_counters_timer);
  2016. skb_queue_purge(&mp->rx_recycle);
  2017. for (i = 0; i < mp->rxq_count; i++)
  2018. rxq_deinit(mp->rxq + i);
  2019. for (i = 0; i < mp->txq_count; i++)
  2020. txq_deinit(mp->txq + i);
  2021. return 0;
  2022. }
  2023. static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2024. {
  2025. struct mv643xx_eth_private *mp = netdev_priv(dev);
  2026. if (mp->phy != NULL)
  2027. return phy_mii_ioctl(mp->phy, if_mii(ifr), cmd);
  2028. return -EOPNOTSUPP;
  2029. }
  2030. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  2031. {
  2032. struct mv643xx_eth_private *mp = netdev_priv(dev);
  2033. if (new_mtu < 64 || new_mtu > 9500)
  2034. return -EINVAL;
  2035. dev->mtu = new_mtu;
  2036. mv643xx_eth_recalc_skb_size(mp);
  2037. tx_set_rate(mp, 1000000000, 16777216);
  2038. if (!netif_running(dev))
  2039. return 0;
  2040. /*
  2041. * Stop and then re-open the interface. This will allocate RX
  2042. * skbs of the new MTU.
  2043. * There is a possible danger that the open will not succeed,
  2044. * due to memory being full.
  2045. */
  2046. mv643xx_eth_stop(dev);
  2047. if (mv643xx_eth_open(dev)) {
  2048. dev_printk(KERN_ERR, &dev->dev,
  2049. "fatal error on re-opening device after "
  2050. "MTU change\n");
  2051. }
  2052. return 0;
  2053. }
  2054. static void tx_timeout_task(struct work_struct *ugly)
  2055. {
  2056. struct mv643xx_eth_private *mp;
  2057. mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
  2058. if (netif_running(mp->dev)) {
  2059. netif_tx_stop_all_queues(mp->dev);
  2060. port_reset(mp);
  2061. port_start(mp);
  2062. netif_tx_wake_all_queues(mp->dev);
  2063. }
  2064. }
  2065. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  2066. {
  2067. struct mv643xx_eth_private *mp = netdev_priv(dev);
  2068. dev_printk(KERN_INFO, &dev->dev, "tx timeout\n");
  2069. schedule_work(&mp->tx_timeout_task);
  2070. }
  2071. #ifdef CONFIG_NET_POLL_CONTROLLER
  2072. static void mv643xx_eth_netpoll(struct net_device *dev)
  2073. {
  2074. struct mv643xx_eth_private *mp = netdev_priv(dev);
  2075. wrlp(mp, INT_MASK, 0x00000000);
  2076. rdlp(mp, INT_MASK);
  2077. mv643xx_eth_irq(dev->irq, dev);
  2078. wrlp(mp, INT_MASK, mp->int_mask);
  2079. }
  2080. #endif
  2081. /* platform glue ************************************************************/
  2082. static void
  2083. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  2084. struct mbus_dram_target_info *dram)
  2085. {
  2086. void __iomem *base = msp->base;
  2087. u32 win_enable;
  2088. u32 win_protect;
  2089. int i;
  2090. for (i = 0; i < 6; i++) {
  2091. writel(0, base + WINDOW_BASE(i));
  2092. writel(0, base + WINDOW_SIZE(i));
  2093. if (i < 4)
  2094. writel(0, base + WINDOW_REMAP_HIGH(i));
  2095. }
  2096. win_enable = 0x3f;
  2097. win_protect = 0;
  2098. for (i = 0; i < dram->num_cs; i++) {
  2099. struct mbus_dram_window *cs = dram->cs + i;
  2100. writel((cs->base & 0xffff0000) |
  2101. (cs->mbus_attr << 8) |
  2102. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  2103. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  2104. win_enable &= ~(1 << i);
  2105. win_protect |= 3 << (2 * i);
  2106. }
  2107. writel(win_enable, base + WINDOW_BAR_ENABLE);
  2108. msp->win_protect = win_protect;
  2109. }
  2110. static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
  2111. {
  2112. /*
  2113. * Check whether we have a 14-bit coal limit field in bits
  2114. * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
  2115. * SDMA config register.
  2116. */
  2117. writel(0x02000000, msp->base + 0x0400 + SDMA_CONFIG);
  2118. if (readl(msp->base + 0x0400 + SDMA_CONFIG) & 0x02000000)
  2119. msp->extended_rx_coal_limit = 1;
  2120. else
  2121. msp->extended_rx_coal_limit = 0;
  2122. /*
  2123. * Check whether the MAC supports TX rate control, and if
  2124. * yes, whether its associated registers are in the old or
  2125. * the new place.
  2126. */
  2127. writel(1, msp->base + 0x0400 + TX_BW_MTU_MOVED);
  2128. if (readl(msp->base + 0x0400 + TX_BW_MTU_MOVED) & 1) {
  2129. msp->tx_bw_control = TX_BW_CONTROL_NEW_LAYOUT;
  2130. } else {
  2131. writel(7, msp->base + 0x0400 + TX_BW_RATE);
  2132. if (readl(msp->base + 0x0400 + TX_BW_RATE) & 7)
  2133. msp->tx_bw_control = TX_BW_CONTROL_OLD_LAYOUT;
  2134. else
  2135. msp->tx_bw_control = TX_BW_CONTROL_ABSENT;
  2136. }
  2137. }
  2138. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  2139. {
  2140. static int mv643xx_eth_version_printed;
  2141. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  2142. struct mv643xx_eth_shared_private *msp;
  2143. struct resource *res;
  2144. int ret;
  2145. if (!mv643xx_eth_version_printed++)
  2146. printk(KERN_NOTICE "MV-643xx 10/100/1000 ethernet "
  2147. "driver version %s\n", mv643xx_eth_driver_version);
  2148. ret = -EINVAL;
  2149. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2150. if (res == NULL)
  2151. goto out;
  2152. ret = -ENOMEM;
  2153. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  2154. if (msp == NULL)
  2155. goto out;
  2156. memset(msp, 0, sizeof(*msp));
  2157. msp->base = ioremap(res->start, res->end - res->start + 1);
  2158. if (msp->base == NULL)
  2159. goto out_free;
  2160. /*
  2161. * Set up and register SMI bus.
  2162. */
  2163. if (pd == NULL || pd->shared_smi == NULL) {
  2164. msp->smi_bus = mdiobus_alloc();
  2165. if (msp->smi_bus == NULL)
  2166. goto out_unmap;
  2167. msp->smi_bus->priv = msp;
  2168. msp->smi_bus->name = "mv643xx_eth smi";
  2169. msp->smi_bus->read = smi_bus_read;
  2170. msp->smi_bus->write = smi_bus_write,
  2171. snprintf(msp->smi_bus->id, MII_BUS_ID_SIZE, "%d", pdev->id);
  2172. msp->smi_bus->parent = &pdev->dev;
  2173. msp->smi_bus->phy_mask = 0xffffffff;
  2174. if (mdiobus_register(msp->smi_bus) < 0)
  2175. goto out_free_mii_bus;
  2176. msp->smi = msp;
  2177. } else {
  2178. msp->smi = platform_get_drvdata(pd->shared_smi);
  2179. }
  2180. msp->err_interrupt = NO_IRQ;
  2181. init_waitqueue_head(&msp->smi_busy_wait);
  2182. /*
  2183. * Check whether the error interrupt is hooked up.
  2184. */
  2185. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  2186. if (res != NULL) {
  2187. int err;
  2188. err = request_irq(res->start, mv643xx_eth_err_irq,
  2189. IRQF_SHARED, "mv643xx_eth", msp);
  2190. if (!err) {
  2191. writel(ERR_INT_SMI_DONE, msp->base + ERR_INT_MASK);
  2192. msp->err_interrupt = res->start;
  2193. }
  2194. }
  2195. /*
  2196. * (Re-)program MBUS remapping windows if we are asked to.
  2197. */
  2198. if (pd != NULL && pd->dram != NULL)
  2199. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  2200. /*
  2201. * Detect hardware parameters.
  2202. */
  2203. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  2204. infer_hw_params(msp);
  2205. platform_set_drvdata(pdev, msp);
  2206. return 0;
  2207. out_free_mii_bus:
  2208. mdiobus_free(msp->smi_bus);
  2209. out_unmap:
  2210. iounmap(msp->base);
  2211. out_free:
  2212. kfree(msp);
  2213. out:
  2214. return ret;
  2215. }
  2216. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  2217. {
  2218. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  2219. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  2220. if (pd == NULL || pd->shared_smi == NULL) {
  2221. mdiobus_unregister(msp->smi_bus);
  2222. mdiobus_free(msp->smi_bus);
  2223. }
  2224. if (msp->err_interrupt != NO_IRQ)
  2225. free_irq(msp->err_interrupt, msp);
  2226. iounmap(msp->base);
  2227. kfree(msp);
  2228. return 0;
  2229. }
  2230. static struct platform_driver mv643xx_eth_shared_driver = {
  2231. .probe = mv643xx_eth_shared_probe,
  2232. .remove = mv643xx_eth_shared_remove,
  2233. .driver = {
  2234. .name = MV643XX_ETH_SHARED_NAME,
  2235. .owner = THIS_MODULE,
  2236. },
  2237. };
  2238. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  2239. {
  2240. int addr_shift = 5 * mp->port_num;
  2241. u32 data;
  2242. data = rdl(mp, PHY_ADDR);
  2243. data &= ~(0x1f << addr_shift);
  2244. data |= (phy_addr & 0x1f) << addr_shift;
  2245. wrl(mp, PHY_ADDR, data);
  2246. }
  2247. static int phy_addr_get(struct mv643xx_eth_private *mp)
  2248. {
  2249. unsigned int data;
  2250. data = rdl(mp, PHY_ADDR);
  2251. return (data >> (5 * mp->port_num)) & 0x1f;
  2252. }
  2253. static void set_params(struct mv643xx_eth_private *mp,
  2254. struct mv643xx_eth_platform_data *pd)
  2255. {
  2256. struct net_device *dev = mp->dev;
  2257. if (is_valid_ether_addr(pd->mac_addr))
  2258. memcpy(dev->dev_addr, pd->mac_addr, 6);
  2259. else
  2260. uc_addr_get(mp, dev->dev_addr);
  2261. mp->rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  2262. if (pd->rx_queue_size)
  2263. mp->rx_ring_size = pd->rx_queue_size;
  2264. mp->rx_desc_sram_addr = pd->rx_sram_addr;
  2265. mp->rx_desc_sram_size = pd->rx_sram_size;
  2266. mp->rxq_count = pd->rx_queue_count ? : 1;
  2267. mp->tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  2268. if (pd->tx_queue_size)
  2269. mp->tx_ring_size = pd->tx_queue_size;
  2270. mp->tx_desc_sram_addr = pd->tx_sram_addr;
  2271. mp->tx_desc_sram_size = pd->tx_sram_size;
  2272. mp->txq_count = pd->tx_queue_count ? : 1;
  2273. }
  2274. static struct phy_device *phy_scan(struct mv643xx_eth_private *mp,
  2275. int phy_addr)
  2276. {
  2277. struct mii_bus *bus = mp->shared->smi->smi_bus;
  2278. struct phy_device *phydev;
  2279. int start;
  2280. int num;
  2281. int i;
  2282. if (phy_addr == MV643XX_ETH_PHY_ADDR_DEFAULT) {
  2283. start = phy_addr_get(mp) & 0x1f;
  2284. num = 32;
  2285. } else {
  2286. start = phy_addr & 0x1f;
  2287. num = 1;
  2288. }
  2289. phydev = NULL;
  2290. for (i = 0; i < num; i++) {
  2291. int addr = (start + i) & 0x1f;
  2292. if (bus->phy_map[addr] == NULL)
  2293. mdiobus_scan(bus, addr);
  2294. if (phydev == NULL) {
  2295. phydev = bus->phy_map[addr];
  2296. if (phydev != NULL)
  2297. phy_addr_set(mp, addr);
  2298. }
  2299. }
  2300. return phydev;
  2301. }
  2302. static void phy_init(struct mv643xx_eth_private *mp, int speed, int duplex)
  2303. {
  2304. struct phy_device *phy = mp->phy;
  2305. phy_reset(mp);
  2306. phy_attach(mp->dev, dev_name(&phy->dev), 0, PHY_INTERFACE_MODE_GMII);
  2307. if (speed == 0) {
  2308. phy->autoneg = AUTONEG_ENABLE;
  2309. phy->speed = 0;
  2310. phy->duplex = 0;
  2311. phy->advertising = phy->supported | ADVERTISED_Autoneg;
  2312. } else {
  2313. phy->autoneg = AUTONEG_DISABLE;
  2314. phy->advertising = 0;
  2315. phy->speed = speed;
  2316. phy->duplex = duplex;
  2317. }
  2318. phy_start_aneg(phy);
  2319. }
  2320. static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
  2321. {
  2322. u32 pscr;
  2323. pscr = rdlp(mp, PORT_SERIAL_CONTROL);
  2324. if (pscr & SERIAL_PORT_ENABLE) {
  2325. pscr &= ~SERIAL_PORT_ENABLE;
  2326. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  2327. }
  2328. pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
  2329. if (mp->phy == NULL) {
  2330. pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
  2331. if (speed == SPEED_1000)
  2332. pscr |= SET_GMII_SPEED_TO_1000;
  2333. else if (speed == SPEED_100)
  2334. pscr |= SET_MII_SPEED_TO_100;
  2335. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
  2336. pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
  2337. if (duplex == DUPLEX_FULL)
  2338. pscr |= SET_FULL_DUPLEX_MODE;
  2339. }
  2340. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  2341. }
  2342. static const struct net_device_ops mv643xx_eth_netdev_ops = {
  2343. .ndo_open = mv643xx_eth_open,
  2344. .ndo_stop = mv643xx_eth_stop,
  2345. .ndo_start_xmit = mv643xx_eth_xmit,
  2346. .ndo_set_rx_mode = mv643xx_eth_set_rx_mode,
  2347. .ndo_set_mac_address = mv643xx_eth_set_mac_address,
  2348. .ndo_do_ioctl = mv643xx_eth_ioctl,
  2349. .ndo_change_mtu = mv643xx_eth_change_mtu,
  2350. .ndo_tx_timeout = mv643xx_eth_tx_timeout,
  2351. .ndo_get_stats = mv643xx_eth_get_stats,
  2352. #ifdef CONFIG_NET_POLL_CONTROLLER
  2353. .ndo_poll_controller = mv643xx_eth_netpoll,
  2354. #endif
  2355. };
  2356. static int mv643xx_eth_probe(struct platform_device *pdev)
  2357. {
  2358. struct mv643xx_eth_platform_data *pd;
  2359. struct mv643xx_eth_private *mp;
  2360. struct net_device *dev;
  2361. struct resource *res;
  2362. int err;
  2363. pd = pdev->dev.platform_data;
  2364. if (pd == NULL) {
  2365. dev_printk(KERN_ERR, &pdev->dev,
  2366. "no mv643xx_eth_platform_data\n");
  2367. return -ENODEV;
  2368. }
  2369. if (pd->shared == NULL) {
  2370. dev_printk(KERN_ERR, &pdev->dev,
  2371. "no mv643xx_eth_platform_data->shared\n");
  2372. return -ENODEV;
  2373. }
  2374. dev = alloc_etherdev_mq(sizeof(struct mv643xx_eth_private), 8);
  2375. if (!dev)
  2376. return -ENOMEM;
  2377. mp = netdev_priv(dev);
  2378. platform_set_drvdata(pdev, mp);
  2379. mp->shared = platform_get_drvdata(pd->shared);
  2380. mp->base = mp->shared->base + 0x0400 + (pd->port_number << 10);
  2381. mp->port_num = pd->port_number;
  2382. mp->dev = dev;
  2383. set_params(mp, pd);
  2384. dev->real_num_tx_queues = mp->txq_count;
  2385. if (pd->phy_addr != MV643XX_ETH_PHY_NONE)
  2386. mp->phy = phy_scan(mp, pd->phy_addr);
  2387. if (mp->phy != NULL)
  2388. phy_init(mp, pd->speed, pd->duplex);
  2389. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  2390. init_pscr(mp, pd->speed, pd->duplex);
  2391. mib_counters_clear(mp);
  2392. init_timer(&mp->mib_counters_timer);
  2393. mp->mib_counters_timer.data = (unsigned long)mp;
  2394. mp->mib_counters_timer.function = mib_counters_timer_wrapper;
  2395. mp->mib_counters_timer.expires = jiffies + 30 * HZ;
  2396. add_timer(&mp->mib_counters_timer);
  2397. spin_lock_init(&mp->mib_counters_lock);
  2398. INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
  2399. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 128);
  2400. init_timer(&mp->rx_oom);
  2401. mp->rx_oom.data = (unsigned long)mp;
  2402. mp->rx_oom.function = oom_timer_wrapper;
  2403. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  2404. BUG_ON(!res);
  2405. dev->irq = res->start;
  2406. dev->netdev_ops = &mv643xx_eth_netdev_ops;
  2407. dev->watchdog_timeo = 2 * HZ;
  2408. dev->base_addr = 0;
  2409. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2410. dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2411. SET_NETDEV_DEV(dev, &pdev->dev);
  2412. if (mp->shared->win_protect)
  2413. wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
  2414. netif_carrier_off(dev);
  2415. wrlp(mp, SDMA_CONFIG, PORT_SDMA_CONFIG_DEFAULT_VALUE);
  2416. set_rx_coal(mp, 250);
  2417. set_tx_coal(mp, 0);
  2418. err = register_netdev(dev);
  2419. if (err)
  2420. goto out;
  2421. dev_printk(KERN_NOTICE, &dev->dev, "port %d with MAC address %pM\n",
  2422. mp->port_num, dev->dev_addr);
  2423. if (mp->tx_desc_sram_size > 0)
  2424. dev_printk(KERN_NOTICE, &dev->dev, "configured with sram\n");
  2425. return 0;
  2426. out:
  2427. free_netdev(dev);
  2428. return err;
  2429. }
  2430. static int mv643xx_eth_remove(struct platform_device *pdev)
  2431. {
  2432. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2433. unregister_netdev(mp->dev);
  2434. if (mp->phy != NULL)
  2435. phy_detach(mp->phy);
  2436. flush_scheduled_work();
  2437. free_netdev(mp->dev);
  2438. platform_set_drvdata(pdev, NULL);
  2439. return 0;
  2440. }
  2441. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  2442. {
  2443. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2444. /* Mask all interrupts on ethernet port */
  2445. wrlp(mp, INT_MASK, 0);
  2446. rdlp(mp, INT_MASK);
  2447. if (netif_running(mp->dev))
  2448. port_reset(mp);
  2449. }
  2450. static struct platform_driver mv643xx_eth_driver = {
  2451. .probe = mv643xx_eth_probe,
  2452. .remove = mv643xx_eth_remove,
  2453. .shutdown = mv643xx_eth_shutdown,
  2454. .driver = {
  2455. .name = MV643XX_ETH_NAME,
  2456. .owner = THIS_MODULE,
  2457. },
  2458. };
  2459. static int __init mv643xx_eth_init_module(void)
  2460. {
  2461. int rc;
  2462. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  2463. if (!rc) {
  2464. rc = platform_driver_register(&mv643xx_eth_driver);
  2465. if (rc)
  2466. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2467. }
  2468. return rc;
  2469. }
  2470. module_init(mv643xx_eth_init_module);
  2471. static void __exit mv643xx_eth_cleanup_module(void)
  2472. {
  2473. platform_driver_unregister(&mv643xx_eth_driver);
  2474. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2475. }
  2476. module_exit(mv643xx_eth_cleanup_module);
  2477. MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
  2478. "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
  2479. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  2480. MODULE_LICENSE("GPL");
  2481. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
  2482. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);