processor.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable_types.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <asm/special_insns.h>
  21. #include <linux/personality.h>
  22. #include <linux/cpumask.h>
  23. #include <linux/cache.h>
  24. #include <linux/threads.h>
  25. #include <linux/math64.h>
  26. #include <linux/init.h>
  27. #include <linux/err.h>
  28. #include <linux/irqflags.h>
  29. /*
  30. * We handle most unaligned accesses in hardware. On the other hand
  31. * unaligned DMA can be quite expensive on some Nehalem processors.
  32. *
  33. * Based on this we disable the IP header alignment in network drivers.
  34. */
  35. #define NET_IP_ALIGN 0
  36. #define HBP_NUM 4
  37. /*
  38. * Default implementation of macro that returns current
  39. * instruction pointer ("program counter").
  40. */
  41. static inline void *current_text_addr(void)
  42. {
  43. void *pc;
  44. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  45. return pc;
  46. }
  47. #ifdef CONFIG_X86_VSMP
  48. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  49. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  50. #else
  51. # define ARCH_MIN_TASKALIGN 16
  52. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  53. #endif
  54. enum tlb_infos {
  55. ENTRIES,
  56. NR_INFO
  57. };
  58. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  59. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  60. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  61. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  62. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  63. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  64. extern s8 __read_mostly tlb_flushall_shift;
  65. /*
  66. * CPU type and hardware bug flags. Kept separately for each CPU.
  67. * Members of this structure are referenced in head.S, so think twice
  68. * before touching them. [mj]
  69. */
  70. struct cpuinfo_x86 {
  71. __u8 x86; /* CPU family */
  72. __u8 x86_vendor; /* CPU vendor */
  73. __u8 x86_model;
  74. __u8 x86_mask;
  75. #ifdef CONFIG_X86_32
  76. char wp_works_ok; /* It doesn't on 386's */
  77. /* Problems on some 486Dx4's and old 386's: */
  78. char hlt_works_ok;
  79. char hard_math;
  80. char rfu;
  81. char fdiv_bug;
  82. char f00f_bug;
  83. char coma_bug;
  84. char pad0;
  85. #else
  86. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  87. int x86_tlbsize;
  88. #endif
  89. __u8 x86_virt_bits;
  90. __u8 x86_phys_bits;
  91. /* CPUID returned core id bits: */
  92. __u8 x86_coreid_bits;
  93. /* Max extended CPUID function supported: */
  94. __u32 extended_cpuid_level;
  95. /* Maximum supported CPUID level, -1=no CPUID: */
  96. int cpuid_level;
  97. __u32 x86_capability[NCAPINTS];
  98. char x86_vendor_id[16];
  99. char x86_model_id[64];
  100. /* in KB - valid for CPUS which support this call: */
  101. int x86_cache_size;
  102. int x86_cache_alignment; /* In bytes */
  103. int x86_power;
  104. unsigned long loops_per_jiffy;
  105. /* cpuid returned max cores value: */
  106. u16 x86_max_cores;
  107. u16 apicid;
  108. u16 initial_apicid;
  109. u16 x86_clflush_size;
  110. /* number of cores as seen by the OS: */
  111. u16 booted_cores;
  112. /* Physical processor id: */
  113. u16 phys_proc_id;
  114. /* Core id: */
  115. u16 cpu_core_id;
  116. /* Compute unit id */
  117. u8 compute_unit_id;
  118. /* Index into per_cpu list: */
  119. u16 cpu_index;
  120. u32 microcode;
  121. } __attribute__((__aligned__(SMP_CACHE_BYTES)));
  122. #define X86_VENDOR_INTEL 0
  123. #define X86_VENDOR_CYRIX 1
  124. #define X86_VENDOR_AMD 2
  125. #define X86_VENDOR_UMC 3
  126. #define X86_VENDOR_CENTAUR 5
  127. #define X86_VENDOR_TRANSMETA 7
  128. #define X86_VENDOR_NSC 8
  129. #define X86_VENDOR_NUM 9
  130. #define X86_VENDOR_UNKNOWN 0xff
  131. /*
  132. * capabilities of CPUs
  133. */
  134. extern struct cpuinfo_x86 boot_cpu_data;
  135. extern struct cpuinfo_x86 new_cpu_data;
  136. extern struct tss_struct doublefault_tss;
  137. extern __u32 cpu_caps_cleared[NCAPINTS];
  138. extern __u32 cpu_caps_set[NCAPINTS];
  139. #ifdef CONFIG_SMP
  140. DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  141. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  142. #else
  143. #define cpu_info boot_cpu_data
  144. #define cpu_data(cpu) boot_cpu_data
  145. #endif
  146. extern const struct seq_operations cpuinfo_op;
  147. static inline int hlt_works(int cpu)
  148. {
  149. #ifdef CONFIG_X86_32
  150. return cpu_data(cpu).hlt_works_ok;
  151. #else
  152. return 1;
  153. #endif
  154. }
  155. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  156. extern void cpu_detect(struct cpuinfo_x86 *c);
  157. extern void early_cpu_init(void);
  158. extern void identify_boot_cpu(void);
  159. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  160. extern void print_cpu_info(struct cpuinfo_x86 *);
  161. void print_cpu_msr(struct cpuinfo_x86 *);
  162. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  163. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  164. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  165. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  166. extern void detect_ht(struct cpuinfo_x86 *c);
  167. #ifdef CONFIG_X86_32
  168. extern int have_cpuid_p(void);
  169. #else
  170. static inline int have_cpuid_p(void)
  171. {
  172. return 1;
  173. }
  174. #endif
  175. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  176. unsigned int *ecx, unsigned int *edx)
  177. {
  178. /* ecx is often an input as well as an output. */
  179. asm volatile("cpuid"
  180. : "=a" (*eax),
  181. "=b" (*ebx),
  182. "=c" (*ecx),
  183. "=d" (*edx)
  184. : "0" (*eax), "2" (*ecx)
  185. : "memory");
  186. }
  187. static inline void load_cr3(pgd_t *pgdir)
  188. {
  189. write_cr3(__pa(pgdir));
  190. }
  191. #ifdef CONFIG_X86_32
  192. /* This is the TSS defined by the hardware. */
  193. struct x86_hw_tss {
  194. unsigned short back_link, __blh;
  195. unsigned long sp0;
  196. unsigned short ss0, __ss0h;
  197. unsigned long sp1;
  198. /* ss1 caches MSR_IA32_SYSENTER_CS: */
  199. unsigned short ss1, __ss1h;
  200. unsigned long sp2;
  201. unsigned short ss2, __ss2h;
  202. unsigned long __cr3;
  203. unsigned long ip;
  204. unsigned long flags;
  205. unsigned long ax;
  206. unsigned long cx;
  207. unsigned long dx;
  208. unsigned long bx;
  209. unsigned long sp;
  210. unsigned long bp;
  211. unsigned long si;
  212. unsigned long di;
  213. unsigned short es, __esh;
  214. unsigned short cs, __csh;
  215. unsigned short ss, __ssh;
  216. unsigned short ds, __dsh;
  217. unsigned short fs, __fsh;
  218. unsigned short gs, __gsh;
  219. unsigned short ldt, __ldth;
  220. unsigned short trace;
  221. unsigned short io_bitmap_base;
  222. } __attribute__((packed));
  223. #else
  224. struct x86_hw_tss {
  225. u32 reserved1;
  226. u64 sp0;
  227. u64 sp1;
  228. u64 sp2;
  229. u64 reserved2;
  230. u64 ist[7];
  231. u32 reserved3;
  232. u32 reserved4;
  233. u16 reserved5;
  234. u16 io_bitmap_base;
  235. } __attribute__((packed)) ____cacheline_aligned;
  236. #endif
  237. /*
  238. * IO-bitmap sizes:
  239. */
  240. #define IO_BITMAP_BITS 65536
  241. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  242. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  243. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  244. #define INVALID_IO_BITMAP_OFFSET 0x8000
  245. struct tss_struct {
  246. /*
  247. * The hardware state:
  248. */
  249. struct x86_hw_tss x86_tss;
  250. /*
  251. * The extra 1 is there because the CPU will access an
  252. * additional byte beyond the end of the IO permission
  253. * bitmap. The extra byte must be all 1 bits, and must
  254. * be within the limit.
  255. */
  256. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  257. /*
  258. * .. and then another 0x100 bytes for the emergency kernel stack:
  259. */
  260. unsigned long stack[64];
  261. } ____cacheline_aligned;
  262. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
  263. /*
  264. * Save the original ist values for checking stack pointers during debugging
  265. */
  266. struct orig_ist {
  267. unsigned long ist[7];
  268. };
  269. #define MXCSR_DEFAULT 0x1f80
  270. struct i387_fsave_struct {
  271. u32 cwd; /* FPU Control Word */
  272. u32 swd; /* FPU Status Word */
  273. u32 twd; /* FPU Tag Word */
  274. u32 fip; /* FPU IP Offset */
  275. u32 fcs; /* FPU IP Selector */
  276. u32 foo; /* FPU Operand Pointer Offset */
  277. u32 fos; /* FPU Operand Pointer Selector */
  278. /* 8*10 bytes for each FP-reg = 80 bytes: */
  279. u32 st_space[20];
  280. /* Software status information [not touched by FSAVE ]: */
  281. u32 status;
  282. };
  283. struct i387_fxsave_struct {
  284. u16 cwd; /* Control Word */
  285. u16 swd; /* Status Word */
  286. u16 twd; /* Tag Word */
  287. u16 fop; /* Last Instruction Opcode */
  288. union {
  289. struct {
  290. u64 rip; /* Instruction Pointer */
  291. u64 rdp; /* Data Pointer */
  292. };
  293. struct {
  294. u32 fip; /* FPU IP Offset */
  295. u32 fcs; /* FPU IP Selector */
  296. u32 foo; /* FPU Operand Offset */
  297. u32 fos; /* FPU Operand Selector */
  298. };
  299. };
  300. u32 mxcsr; /* MXCSR Register State */
  301. u32 mxcsr_mask; /* MXCSR Mask */
  302. /* 8*16 bytes for each FP-reg = 128 bytes: */
  303. u32 st_space[32];
  304. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  305. u32 xmm_space[64];
  306. u32 padding[12];
  307. union {
  308. u32 padding1[12];
  309. u32 sw_reserved[12];
  310. };
  311. } __attribute__((aligned(16)));
  312. struct i387_soft_struct {
  313. u32 cwd;
  314. u32 swd;
  315. u32 twd;
  316. u32 fip;
  317. u32 fcs;
  318. u32 foo;
  319. u32 fos;
  320. /* 8*10 bytes for each FP-reg = 80 bytes: */
  321. u32 st_space[20];
  322. u8 ftop;
  323. u8 changed;
  324. u8 lookahead;
  325. u8 no_update;
  326. u8 rm;
  327. u8 alimit;
  328. struct math_emu_info *info;
  329. u32 entry_eip;
  330. };
  331. struct ymmh_struct {
  332. /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
  333. u32 ymmh_space[64];
  334. };
  335. struct xsave_hdr_struct {
  336. u64 xstate_bv;
  337. u64 reserved1[2];
  338. u64 reserved2[5];
  339. } __attribute__((packed));
  340. struct xsave_struct {
  341. struct i387_fxsave_struct i387;
  342. struct xsave_hdr_struct xsave_hdr;
  343. struct ymmh_struct ymmh;
  344. /* new processor state extensions will go here */
  345. } __attribute__ ((packed, aligned (64)));
  346. union thread_xstate {
  347. struct i387_fsave_struct fsave;
  348. struct i387_fxsave_struct fxsave;
  349. struct i387_soft_struct soft;
  350. struct xsave_struct xsave;
  351. };
  352. struct fpu {
  353. unsigned int last_cpu;
  354. unsigned int has_fpu;
  355. union thread_xstate *state;
  356. };
  357. #ifdef CONFIG_X86_64
  358. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  359. union irq_stack_union {
  360. char irq_stack[IRQ_STACK_SIZE];
  361. /*
  362. * GCC hardcodes the stack canary as %gs:40. Since the
  363. * irq_stack is the object at %gs:0, we reserve the bottom
  364. * 48 bytes of the irq stack for the canary.
  365. */
  366. struct {
  367. char gs_base[40];
  368. unsigned long stack_canary;
  369. };
  370. };
  371. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
  372. DECLARE_INIT_PER_CPU(irq_stack_union);
  373. DECLARE_PER_CPU(char *, irq_stack_ptr);
  374. DECLARE_PER_CPU(unsigned int, irq_count);
  375. extern asmlinkage void ignore_sysret(void);
  376. #else /* X86_64 */
  377. #ifdef CONFIG_CC_STACKPROTECTOR
  378. /*
  379. * Make sure stack canary segment base is cached-aligned:
  380. * "For Intel Atom processors, avoid non zero segment base address
  381. * that is not aligned to cache line boundary at all cost."
  382. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  383. */
  384. struct stack_canary {
  385. char __pad[20]; /* canary at %gs:20 */
  386. unsigned long canary;
  387. };
  388. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  389. #endif
  390. #endif /* X86_64 */
  391. extern unsigned int xstate_size;
  392. extern void free_thread_xstate(struct task_struct *);
  393. extern struct kmem_cache *task_xstate_cachep;
  394. struct perf_event;
  395. struct thread_struct {
  396. /* Cached TLS descriptors: */
  397. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  398. unsigned long sp0;
  399. unsigned long sp;
  400. #ifdef CONFIG_X86_32
  401. unsigned long sysenter_cs;
  402. #else
  403. unsigned long usersp; /* Copy from PDA */
  404. unsigned short es;
  405. unsigned short ds;
  406. unsigned short fsindex;
  407. unsigned short gsindex;
  408. #endif
  409. #ifdef CONFIG_X86_32
  410. unsigned long ip;
  411. #endif
  412. #ifdef CONFIG_X86_64
  413. unsigned long fs;
  414. #endif
  415. unsigned long gs;
  416. /* Save middle states of ptrace breakpoints */
  417. struct perf_event *ptrace_bps[HBP_NUM];
  418. /* Debug status used for traps, single steps, etc... */
  419. unsigned long debugreg6;
  420. /* Keep track of the exact dr7 value set by the user */
  421. unsigned long ptrace_dr7;
  422. /* Fault info: */
  423. unsigned long cr2;
  424. unsigned long trap_nr;
  425. unsigned long error_code;
  426. /* floating point and extended processor state */
  427. struct fpu fpu;
  428. #ifdef CONFIG_X86_32
  429. /* Virtual 86 mode info */
  430. struct vm86_struct __user *vm86_info;
  431. unsigned long screen_bitmap;
  432. unsigned long v86flags;
  433. unsigned long v86mask;
  434. unsigned long saved_sp0;
  435. unsigned int saved_fs;
  436. unsigned int saved_gs;
  437. #endif
  438. /* IO permissions: */
  439. unsigned long *io_bitmap_ptr;
  440. unsigned long iopl;
  441. /* Max allowed port in the bitmap, in bytes: */
  442. unsigned io_bitmap_max;
  443. };
  444. /*
  445. * Set IOPL bits in EFLAGS from given mask
  446. */
  447. static inline void native_set_iopl_mask(unsigned mask)
  448. {
  449. #ifdef CONFIG_X86_32
  450. unsigned int reg;
  451. asm volatile ("pushfl;"
  452. "popl %0;"
  453. "andl %1, %0;"
  454. "orl %2, %0;"
  455. "pushl %0;"
  456. "popfl"
  457. : "=&r" (reg)
  458. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  459. #endif
  460. }
  461. static inline void
  462. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  463. {
  464. tss->x86_tss.sp0 = thread->sp0;
  465. #ifdef CONFIG_X86_32
  466. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  467. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  468. tss->x86_tss.ss1 = thread->sysenter_cs;
  469. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  470. }
  471. #endif
  472. }
  473. static inline void native_swapgs(void)
  474. {
  475. #ifdef CONFIG_X86_64
  476. asm volatile("swapgs" ::: "memory");
  477. #endif
  478. }
  479. #ifdef CONFIG_PARAVIRT
  480. #include <asm/paravirt.h>
  481. #else
  482. #define __cpuid native_cpuid
  483. #define paravirt_enabled() 0
  484. static inline void load_sp0(struct tss_struct *tss,
  485. struct thread_struct *thread)
  486. {
  487. native_load_sp0(tss, thread);
  488. }
  489. #define set_iopl_mask native_set_iopl_mask
  490. #endif /* CONFIG_PARAVIRT */
  491. /*
  492. * Save the cr4 feature set we're using (ie
  493. * Pentium 4MB enable and PPro Global page
  494. * enable), so that any CPU's that boot up
  495. * after us can get the correct flags.
  496. */
  497. extern unsigned long mmu_cr4_features;
  498. extern u32 *trampoline_cr4_features;
  499. static inline void set_in_cr4(unsigned long mask)
  500. {
  501. unsigned long cr4;
  502. mmu_cr4_features |= mask;
  503. if (trampoline_cr4_features)
  504. *trampoline_cr4_features = mmu_cr4_features;
  505. cr4 = read_cr4();
  506. cr4 |= mask;
  507. write_cr4(cr4);
  508. }
  509. static inline void clear_in_cr4(unsigned long mask)
  510. {
  511. unsigned long cr4;
  512. mmu_cr4_features &= ~mask;
  513. if (trampoline_cr4_features)
  514. *trampoline_cr4_features = mmu_cr4_features;
  515. cr4 = read_cr4();
  516. cr4 &= ~mask;
  517. write_cr4(cr4);
  518. }
  519. typedef struct {
  520. unsigned long seg;
  521. } mm_segment_t;
  522. /* Free all resources held by a thread. */
  523. extern void release_thread(struct task_struct *);
  524. unsigned long get_wchan(struct task_struct *p);
  525. /*
  526. * Generic CPUID function
  527. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  528. * resulting in stale register contents being returned.
  529. */
  530. static inline void cpuid(unsigned int op,
  531. unsigned int *eax, unsigned int *ebx,
  532. unsigned int *ecx, unsigned int *edx)
  533. {
  534. *eax = op;
  535. *ecx = 0;
  536. __cpuid(eax, ebx, ecx, edx);
  537. }
  538. /* Some CPUID calls want 'count' to be placed in ecx */
  539. static inline void cpuid_count(unsigned int op, int count,
  540. unsigned int *eax, unsigned int *ebx,
  541. unsigned int *ecx, unsigned int *edx)
  542. {
  543. *eax = op;
  544. *ecx = count;
  545. __cpuid(eax, ebx, ecx, edx);
  546. }
  547. /*
  548. * CPUID functions returning a single datum
  549. */
  550. static inline unsigned int cpuid_eax(unsigned int op)
  551. {
  552. unsigned int eax, ebx, ecx, edx;
  553. cpuid(op, &eax, &ebx, &ecx, &edx);
  554. return eax;
  555. }
  556. static inline unsigned int cpuid_ebx(unsigned int op)
  557. {
  558. unsigned int eax, ebx, ecx, edx;
  559. cpuid(op, &eax, &ebx, &ecx, &edx);
  560. return ebx;
  561. }
  562. static inline unsigned int cpuid_ecx(unsigned int op)
  563. {
  564. unsigned int eax, ebx, ecx, edx;
  565. cpuid(op, &eax, &ebx, &ecx, &edx);
  566. return ecx;
  567. }
  568. static inline unsigned int cpuid_edx(unsigned int op)
  569. {
  570. unsigned int eax, ebx, ecx, edx;
  571. cpuid(op, &eax, &ebx, &ecx, &edx);
  572. return edx;
  573. }
  574. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  575. static inline void rep_nop(void)
  576. {
  577. asm volatile("rep; nop" ::: "memory");
  578. }
  579. static inline void cpu_relax(void)
  580. {
  581. rep_nop();
  582. }
  583. /* Stop speculative execution and prefetching of modified code. */
  584. static inline void sync_core(void)
  585. {
  586. int tmp;
  587. #ifdef CONFIG_M486
  588. /*
  589. * Do a CPUID if available, otherwise do a jump. The jump
  590. * can conveniently enough be the jump around CPUID.
  591. */
  592. asm volatile("cmpl %2,%1\n\t"
  593. "jl 1f\n\t"
  594. "cpuid\n"
  595. "1:"
  596. : "=a" (tmp)
  597. : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
  598. : "ebx", "ecx", "edx", "memory");
  599. #else
  600. /*
  601. * CPUID is a barrier to speculative execution.
  602. * Prefetched instructions are automatically
  603. * invalidated when modified.
  604. */
  605. asm volatile("cpuid"
  606. : "=a" (tmp)
  607. : "0" (1)
  608. : "ebx", "ecx", "edx", "memory");
  609. #endif
  610. }
  611. static inline void __monitor(const void *eax, unsigned long ecx,
  612. unsigned long edx)
  613. {
  614. /* "monitor %eax, %ecx, %edx;" */
  615. asm volatile(".byte 0x0f, 0x01, 0xc8;"
  616. :: "a" (eax), "c" (ecx), "d"(edx));
  617. }
  618. static inline void __mwait(unsigned long eax, unsigned long ecx)
  619. {
  620. /* "mwait %eax, %ecx;" */
  621. asm volatile(".byte 0x0f, 0x01, 0xc9;"
  622. :: "a" (eax), "c" (ecx));
  623. }
  624. static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
  625. {
  626. trace_hardirqs_on();
  627. /* "mwait %eax, %ecx;" */
  628. asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
  629. :: "a" (eax), "c" (ecx));
  630. }
  631. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  632. extern void init_amd_e400_c1e_mask(void);
  633. extern unsigned long boot_option_idle_override;
  634. extern bool amd_e400_c1e_detected;
  635. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  636. IDLE_POLL, IDLE_FORCE_MWAIT};
  637. extern void enable_sep_cpu(void);
  638. extern int sysenter_setup(void);
  639. extern void early_trap_init(void);
  640. void early_trap_pf_init(void);
  641. /* Defined in head.S */
  642. extern struct desc_ptr early_gdt_descr;
  643. extern void cpu_set_gdt(int);
  644. extern void switch_to_new_gdt(int);
  645. extern void load_percpu_segment(int);
  646. extern void cpu_init(void);
  647. static inline unsigned long get_debugctlmsr(void)
  648. {
  649. unsigned long debugctlmsr = 0;
  650. #ifndef CONFIG_X86_DEBUGCTLMSR
  651. if (boot_cpu_data.x86 < 6)
  652. return 0;
  653. #endif
  654. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  655. return debugctlmsr;
  656. }
  657. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  658. {
  659. #ifndef CONFIG_X86_DEBUGCTLMSR
  660. if (boot_cpu_data.x86 < 6)
  661. return;
  662. #endif
  663. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  664. }
  665. extern void set_task_blockstep(struct task_struct *task, bool on);
  666. /*
  667. * from system description table in BIOS. Mostly for MCA use, but
  668. * others may find it useful:
  669. */
  670. extern unsigned int machine_id;
  671. extern unsigned int machine_submodel_id;
  672. extern unsigned int BIOS_revision;
  673. /* Boot loader type from the setup header: */
  674. extern int bootloader_type;
  675. extern int bootloader_version;
  676. extern char ignore_fpu_irq;
  677. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  678. #define ARCH_HAS_PREFETCHW
  679. #define ARCH_HAS_SPINLOCK_PREFETCH
  680. #ifdef CONFIG_X86_32
  681. # define BASE_PREFETCH ASM_NOP4
  682. # define ARCH_HAS_PREFETCH
  683. #else
  684. # define BASE_PREFETCH "prefetcht0 (%1)"
  685. #endif
  686. /*
  687. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  688. *
  689. * It's not worth to care about 3dnow prefetches for the K6
  690. * because they are microcoded there and very slow.
  691. */
  692. static inline void prefetch(const void *x)
  693. {
  694. alternative_input(BASE_PREFETCH,
  695. "prefetchnta (%1)",
  696. X86_FEATURE_XMM,
  697. "r" (x));
  698. }
  699. /*
  700. * 3dnow prefetch to get an exclusive cache line.
  701. * Useful for spinlocks to avoid one state transition in the
  702. * cache coherency protocol:
  703. */
  704. static inline void prefetchw(const void *x)
  705. {
  706. alternative_input(BASE_PREFETCH,
  707. "prefetchw (%1)",
  708. X86_FEATURE_3DNOW,
  709. "r" (x));
  710. }
  711. static inline void spin_lock_prefetch(const void *x)
  712. {
  713. prefetchw(x);
  714. }
  715. #ifdef CONFIG_X86_32
  716. /*
  717. * User space process size: 3GB (default).
  718. */
  719. #define TASK_SIZE PAGE_OFFSET
  720. #define TASK_SIZE_MAX TASK_SIZE
  721. #define STACK_TOP TASK_SIZE
  722. #define STACK_TOP_MAX STACK_TOP
  723. #define INIT_THREAD { \
  724. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  725. .vm86_info = NULL, \
  726. .sysenter_cs = __KERNEL_CS, \
  727. .io_bitmap_ptr = NULL, \
  728. }
  729. /*
  730. * Note that the .io_bitmap member must be extra-big. This is because
  731. * the CPU will access an additional byte beyond the end of the IO
  732. * permission bitmap. The extra byte must be all 1 bits, and must
  733. * be within the limit.
  734. */
  735. #define INIT_TSS { \
  736. .x86_tss = { \
  737. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  738. .ss0 = __KERNEL_DS, \
  739. .ss1 = __KERNEL_CS, \
  740. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
  741. }, \
  742. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
  743. }
  744. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  745. #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
  746. #define KSTK_TOP(info) \
  747. ({ \
  748. unsigned long *__ptr = (unsigned long *)(info); \
  749. (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
  750. })
  751. /*
  752. * The below -8 is to reserve 8 bytes on top of the ring0 stack.
  753. * This is necessary to guarantee that the entire "struct pt_regs"
  754. * is accessible even if the CPU haven't stored the SS/ESP registers
  755. * on the stack (interrupt gate does not save these registers
  756. * when switching to the same priv ring).
  757. * Therefore beware: accessing the ss/esp fields of the
  758. * "struct pt_regs" is possible, but they may contain the
  759. * completely wrong values.
  760. */
  761. #define task_pt_regs(task) \
  762. ({ \
  763. struct pt_regs *__regs__; \
  764. __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
  765. __regs__ - 1; \
  766. })
  767. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  768. #else
  769. /*
  770. * User space process size. 47bits minus one guard page.
  771. */
  772. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  773. /* This decides where the kernel will search for a free chunk of vm
  774. * space during mmap's.
  775. */
  776. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  777. 0xc0000000 : 0xFFFFe000)
  778. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  779. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  780. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  781. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  782. #define STACK_TOP TASK_SIZE
  783. #define STACK_TOP_MAX TASK_SIZE_MAX
  784. #define INIT_THREAD { \
  785. .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  786. }
  787. #define INIT_TSS { \
  788. .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  789. }
  790. /*
  791. * Return saved PC of a blocked thread.
  792. * What is this good for? it will be always the scheduler or ret_from_fork.
  793. */
  794. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  795. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  796. extern unsigned long KSTK_ESP(struct task_struct *task);
  797. /*
  798. * User space RSP while inside the SYSCALL fast path
  799. */
  800. DECLARE_PER_CPU(unsigned long, old_rsp);
  801. #endif /* CONFIG_X86_64 */
  802. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  803. unsigned long new_sp);
  804. /*
  805. * This decides where the kernel will search for a free chunk of vm
  806. * space during mmap's.
  807. */
  808. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  809. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  810. /* Get/set a process' ability to use the timestamp counter instruction */
  811. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  812. #define SET_TSC_CTL(val) set_tsc_mode((val))
  813. extern int get_tsc_mode(unsigned long adr);
  814. extern int set_tsc_mode(unsigned int val);
  815. extern int amd_get_nb_id(int cpu);
  816. struct aperfmperf {
  817. u64 aperf, mperf;
  818. };
  819. static inline void get_aperfmperf(struct aperfmperf *am)
  820. {
  821. WARN_ON_ONCE(!boot_cpu_has(X86_FEATURE_APERFMPERF));
  822. rdmsrl(MSR_IA32_APERF, am->aperf);
  823. rdmsrl(MSR_IA32_MPERF, am->mperf);
  824. }
  825. #define APERFMPERF_SHIFT 10
  826. static inline
  827. unsigned long calc_aperfmperf_ratio(struct aperfmperf *old,
  828. struct aperfmperf *new)
  829. {
  830. u64 aperf = new->aperf - old->aperf;
  831. u64 mperf = new->mperf - old->mperf;
  832. unsigned long ratio = aperf;
  833. mperf >>= APERFMPERF_SHIFT;
  834. if (mperf)
  835. ratio = div64_u64(aperf, mperf);
  836. return ratio;
  837. }
  838. /*
  839. * AMD errata checking
  840. */
  841. #ifdef CONFIG_CPU_SUP_AMD
  842. extern const int amd_erratum_383[];
  843. extern const int amd_erratum_400[];
  844. extern bool cpu_has_amd_erratum(const int *);
  845. #define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
  846. #define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
  847. #define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
  848. ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
  849. #define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
  850. #define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
  851. #define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
  852. #else
  853. #define cpu_has_amd_erratum(x) (false)
  854. #endif /* CONFIG_CPU_SUP_AMD */
  855. extern unsigned long arch_align_stack(unsigned long sp);
  856. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  857. void default_idle(void);
  858. bool set_pm_idle_to_default(void);
  859. void stop_this_cpu(void *dummy);
  860. #endif /* _ASM_X86_PROCESSOR_H */