spear6xx.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492
  1. /*
  2. * arch/arm/mach-spear6xx/spear6xx.c
  3. *
  4. * SPEAr6XX machines common source file
  5. *
  6. * Copyright (C) 2009 ST Microelectronics
  7. * Rajeev Kumar<rajeev-dlh.kumar@st.com>
  8. *
  9. * Copyright 2012 Stefan Roese <sr@denx.de>
  10. *
  11. * This file is licensed under the terms of the GNU General Public
  12. * License version 2. This program is licensed "as is" without any
  13. * warranty of any kind, whether express or implied.
  14. */
  15. #include <linux/amba/pl08x.h>
  16. #include <linux/of.h>
  17. #include <linux/of_address.h>
  18. #include <linux/of_irq.h>
  19. #include <linux/of_platform.h>
  20. #include <asm/hardware/pl080.h>
  21. #include <asm/hardware/vic.h>
  22. #include <asm/mach/arch.h>
  23. #include <plat/pl080.h>
  24. #include <mach/generic.h>
  25. #include <mach/hardware.h>
  26. /* dmac device registration */
  27. static struct pl08x_channel_data spear600_dma_info[] = {
  28. {
  29. .bus_id = "ssp1_rx",
  30. .min_signal = 0,
  31. .max_signal = 0,
  32. .muxval = 0,
  33. .cctl = 0,
  34. .periph_buses = PL08X_AHB1,
  35. }, {
  36. .bus_id = "ssp1_tx",
  37. .min_signal = 1,
  38. .max_signal = 1,
  39. .muxval = 0,
  40. .cctl = 0,
  41. .periph_buses = PL08X_AHB1,
  42. }, {
  43. .bus_id = "uart0_rx",
  44. .min_signal = 2,
  45. .max_signal = 2,
  46. .muxval = 0,
  47. .cctl = 0,
  48. .periph_buses = PL08X_AHB1,
  49. }, {
  50. .bus_id = "uart0_tx",
  51. .min_signal = 3,
  52. .max_signal = 3,
  53. .muxval = 0,
  54. .cctl = 0,
  55. .periph_buses = PL08X_AHB1,
  56. }, {
  57. .bus_id = "uart1_rx",
  58. .min_signal = 4,
  59. .max_signal = 4,
  60. .muxval = 0,
  61. .cctl = 0,
  62. .periph_buses = PL08X_AHB1,
  63. }, {
  64. .bus_id = "uart1_tx",
  65. .min_signal = 5,
  66. .max_signal = 5,
  67. .muxval = 0,
  68. .cctl = 0,
  69. .periph_buses = PL08X_AHB1,
  70. }, {
  71. .bus_id = "ssp2_rx",
  72. .min_signal = 6,
  73. .max_signal = 6,
  74. .muxval = 0,
  75. .cctl = 0,
  76. .periph_buses = PL08X_AHB2,
  77. }, {
  78. .bus_id = "ssp2_tx",
  79. .min_signal = 7,
  80. .max_signal = 7,
  81. .muxval = 0,
  82. .cctl = 0,
  83. .periph_buses = PL08X_AHB2,
  84. }, {
  85. .bus_id = "ssp0_rx",
  86. .min_signal = 8,
  87. .max_signal = 8,
  88. .muxval = 0,
  89. .cctl = 0,
  90. .periph_buses = PL08X_AHB1,
  91. }, {
  92. .bus_id = "ssp0_tx",
  93. .min_signal = 9,
  94. .max_signal = 9,
  95. .muxval = 0,
  96. .cctl = 0,
  97. .periph_buses = PL08X_AHB1,
  98. }, {
  99. .bus_id = "i2c_rx",
  100. .min_signal = 10,
  101. .max_signal = 10,
  102. .muxval = 0,
  103. .cctl = 0,
  104. .periph_buses = PL08X_AHB1,
  105. }, {
  106. .bus_id = "i2c_tx",
  107. .min_signal = 11,
  108. .max_signal = 11,
  109. .muxval = 0,
  110. .cctl = 0,
  111. .periph_buses = PL08X_AHB1,
  112. }, {
  113. .bus_id = "irda",
  114. .min_signal = 12,
  115. .max_signal = 12,
  116. .muxval = 0,
  117. .cctl = 0,
  118. .periph_buses = PL08X_AHB1,
  119. }, {
  120. .bus_id = "adc",
  121. .min_signal = 13,
  122. .max_signal = 13,
  123. .muxval = 0,
  124. .cctl = 0,
  125. .periph_buses = PL08X_AHB2,
  126. }, {
  127. .bus_id = "to_jpeg",
  128. .min_signal = 14,
  129. .max_signal = 14,
  130. .muxval = 0,
  131. .cctl = 0,
  132. .periph_buses = PL08X_AHB1,
  133. }, {
  134. .bus_id = "from_jpeg",
  135. .min_signal = 15,
  136. .max_signal = 15,
  137. .muxval = 0,
  138. .cctl = 0,
  139. .periph_buses = PL08X_AHB1,
  140. }, {
  141. .bus_id = "ras0_rx",
  142. .min_signal = 0,
  143. .max_signal = 0,
  144. .muxval = 1,
  145. .cctl = 0,
  146. .periph_buses = PL08X_AHB1,
  147. }, {
  148. .bus_id = "ras0_tx",
  149. .min_signal = 1,
  150. .max_signal = 1,
  151. .muxval = 1,
  152. .cctl = 0,
  153. .periph_buses = PL08X_AHB1,
  154. }, {
  155. .bus_id = "ras1_rx",
  156. .min_signal = 2,
  157. .max_signal = 2,
  158. .muxval = 1,
  159. .cctl = 0,
  160. .periph_buses = PL08X_AHB1,
  161. }, {
  162. .bus_id = "ras1_tx",
  163. .min_signal = 3,
  164. .max_signal = 3,
  165. .muxval = 1,
  166. .cctl = 0,
  167. .periph_buses = PL08X_AHB1,
  168. }, {
  169. .bus_id = "ras2_rx",
  170. .min_signal = 4,
  171. .max_signal = 4,
  172. .muxval = 1,
  173. .cctl = 0,
  174. .periph_buses = PL08X_AHB1,
  175. }, {
  176. .bus_id = "ras2_tx",
  177. .min_signal = 5,
  178. .max_signal = 5,
  179. .muxval = 1,
  180. .cctl = 0,
  181. .periph_buses = PL08X_AHB1,
  182. }, {
  183. .bus_id = "ras3_rx",
  184. .min_signal = 6,
  185. .max_signal = 6,
  186. .muxval = 1,
  187. .cctl = 0,
  188. .periph_buses = PL08X_AHB1,
  189. }, {
  190. .bus_id = "ras3_tx",
  191. .min_signal = 7,
  192. .max_signal = 7,
  193. .muxval = 1,
  194. .cctl = 0,
  195. .periph_buses = PL08X_AHB1,
  196. }, {
  197. .bus_id = "ras4_rx",
  198. .min_signal = 8,
  199. .max_signal = 8,
  200. .muxval = 1,
  201. .cctl = 0,
  202. .periph_buses = PL08X_AHB1,
  203. }, {
  204. .bus_id = "ras4_tx",
  205. .min_signal = 9,
  206. .max_signal = 9,
  207. .muxval = 1,
  208. .cctl = 0,
  209. .periph_buses = PL08X_AHB1,
  210. }, {
  211. .bus_id = "ras5_rx",
  212. .min_signal = 10,
  213. .max_signal = 10,
  214. .muxval = 1,
  215. .cctl = 0,
  216. .periph_buses = PL08X_AHB1,
  217. }, {
  218. .bus_id = "ras5_tx",
  219. .min_signal = 11,
  220. .max_signal = 11,
  221. .muxval = 1,
  222. .cctl = 0,
  223. .periph_buses = PL08X_AHB1,
  224. }, {
  225. .bus_id = "ras6_rx",
  226. .min_signal = 12,
  227. .max_signal = 12,
  228. .muxval = 1,
  229. .cctl = 0,
  230. .periph_buses = PL08X_AHB1,
  231. }, {
  232. .bus_id = "ras6_tx",
  233. .min_signal = 13,
  234. .max_signal = 13,
  235. .muxval = 1,
  236. .cctl = 0,
  237. .periph_buses = PL08X_AHB1,
  238. }, {
  239. .bus_id = "ras7_rx",
  240. .min_signal = 14,
  241. .max_signal = 14,
  242. .muxval = 1,
  243. .cctl = 0,
  244. .periph_buses = PL08X_AHB1,
  245. }, {
  246. .bus_id = "ras7_tx",
  247. .min_signal = 15,
  248. .max_signal = 15,
  249. .muxval = 1,
  250. .cctl = 0,
  251. .periph_buses = PL08X_AHB1,
  252. }, {
  253. .bus_id = "ext0_rx",
  254. .min_signal = 0,
  255. .max_signal = 0,
  256. .muxval = 2,
  257. .cctl = 0,
  258. .periph_buses = PL08X_AHB2,
  259. }, {
  260. .bus_id = "ext0_tx",
  261. .min_signal = 1,
  262. .max_signal = 1,
  263. .muxval = 2,
  264. .cctl = 0,
  265. .periph_buses = PL08X_AHB2,
  266. }, {
  267. .bus_id = "ext1_rx",
  268. .min_signal = 2,
  269. .max_signal = 2,
  270. .muxval = 2,
  271. .cctl = 0,
  272. .periph_buses = PL08X_AHB2,
  273. }, {
  274. .bus_id = "ext1_tx",
  275. .min_signal = 3,
  276. .max_signal = 3,
  277. .muxval = 2,
  278. .cctl = 0,
  279. .periph_buses = PL08X_AHB2,
  280. }, {
  281. .bus_id = "ext2_rx",
  282. .min_signal = 4,
  283. .max_signal = 4,
  284. .muxval = 2,
  285. .cctl = 0,
  286. .periph_buses = PL08X_AHB2,
  287. }, {
  288. .bus_id = "ext2_tx",
  289. .min_signal = 5,
  290. .max_signal = 5,
  291. .muxval = 2,
  292. .cctl = 0,
  293. .periph_buses = PL08X_AHB2,
  294. }, {
  295. .bus_id = "ext3_rx",
  296. .min_signal = 6,
  297. .max_signal = 6,
  298. .muxval = 2,
  299. .cctl = 0,
  300. .periph_buses = PL08X_AHB2,
  301. }, {
  302. .bus_id = "ext3_tx",
  303. .min_signal = 7,
  304. .max_signal = 7,
  305. .muxval = 2,
  306. .cctl = 0,
  307. .periph_buses = PL08X_AHB2,
  308. }, {
  309. .bus_id = "ext4_rx",
  310. .min_signal = 8,
  311. .max_signal = 8,
  312. .muxval = 2,
  313. .cctl = 0,
  314. .periph_buses = PL08X_AHB2,
  315. }, {
  316. .bus_id = "ext4_tx",
  317. .min_signal = 9,
  318. .max_signal = 9,
  319. .muxval = 2,
  320. .cctl = 0,
  321. .periph_buses = PL08X_AHB2,
  322. }, {
  323. .bus_id = "ext5_rx",
  324. .min_signal = 10,
  325. .max_signal = 10,
  326. .muxval = 2,
  327. .cctl = 0,
  328. .periph_buses = PL08X_AHB2,
  329. }, {
  330. .bus_id = "ext5_tx",
  331. .min_signal = 11,
  332. .max_signal = 11,
  333. .muxval = 2,
  334. .cctl = 0,
  335. .periph_buses = PL08X_AHB2,
  336. }, {
  337. .bus_id = "ext6_rx",
  338. .min_signal = 12,
  339. .max_signal = 12,
  340. .muxval = 2,
  341. .cctl = 0,
  342. .periph_buses = PL08X_AHB2,
  343. }, {
  344. .bus_id = "ext6_tx",
  345. .min_signal = 13,
  346. .max_signal = 13,
  347. .muxval = 2,
  348. .cctl = 0,
  349. .periph_buses = PL08X_AHB2,
  350. }, {
  351. .bus_id = "ext7_rx",
  352. .min_signal = 14,
  353. .max_signal = 14,
  354. .muxval = 2,
  355. .cctl = 0,
  356. .periph_buses = PL08X_AHB2,
  357. }, {
  358. .bus_id = "ext7_tx",
  359. .min_signal = 15,
  360. .max_signal = 15,
  361. .muxval = 2,
  362. .cctl = 0,
  363. .periph_buses = PL08X_AHB2,
  364. },
  365. };
  366. struct pl08x_platform_data pl080_plat_data = {
  367. .memcpy_channel = {
  368. .bus_id = "memcpy",
  369. .cctl = (PL080_BSIZE_16 << PL080_CONTROL_SB_SIZE_SHIFT | \
  370. PL080_BSIZE_16 << PL080_CONTROL_DB_SIZE_SHIFT | \
  371. PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT | \
  372. PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT | \
  373. PL080_CONTROL_PROT_BUFF | PL080_CONTROL_PROT_CACHE | \
  374. PL080_CONTROL_PROT_SYS),
  375. },
  376. .lli_buses = PL08X_AHB1,
  377. .mem_buses = PL08X_AHB1,
  378. .get_signal = pl080_get_signal,
  379. .put_signal = pl080_put_signal,
  380. .slave_channels = spear600_dma_info,
  381. .num_slave_channels = ARRAY_SIZE(spear600_dma_info),
  382. };
  383. /* Following will create static virtual/physical mappings */
  384. static struct map_desc spear6xx_io_desc[] __initdata = {
  385. {
  386. .virtual = VA_SPEAR6XX_ICM1_UART0_BASE,
  387. .pfn = __phys_to_pfn(SPEAR6XX_ICM1_UART0_BASE),
  388. .length = SZ_4K,
  389. .type = MT_DEVICE
  390. }, {
  391. .virtual = VA_SPEAR6XX_CPU_VIC_PRI_BASE,
  392. .pfn = __phys_to_pfn(SPEAR6XX_CPU_VIC_PRI_BASE),
  393. .length = SZ_4K,
  394. .type = MT_DEVICE
  395. }, {
  396. .virtual = VA_SPEAR6XX_CPU_VIC_SEC_BASE,
  397. .pfn = __phys_to_pfn(SPEAR6XX_CPU_VIC_SEC_BASE),
  398. .length = SZ_4K,
  399. .type = MT_DEVICE
  400. }, {
  401. .virtual = VA_SPEAR6XX_ICM3_SYS_CTRL_BASE,
  402. .pfn = __phys_to_pfn(SPEAR6XX_ICM3_SYS_CTRL_BASE),
  403. .length = SZ_4K,
  404. .type = MT_DEVICE
  405. }, {
  406. .virtual = VA_SPEAR6XX_ICM3_MISC_REG_BASE,
  407. .pfn = __phys_to_pfn(SPEAR6XX_ICM3_MISC_REG_BASE),
  408. .length = SZ_4K,
  409. .type = MT_DEVICE
  410. },
  411. };
  412. /* This will create static memory mapping for selected devices */
  413. void __init spear6xx_map_io(void)
  414. {
  415. iotable_init(spear6xx_io_desc, ARRAY_SIZE(spear6xx_io_desc));
  416. }
  417. static void __init spear6xx_timer_init(void)
  418. {
  419. char pclk_name[] = "pll3_48m_clk";
  420. struct clk *gpt_clk, *pclk;
  421. spear6xx_clk_init();
  422. /* get the system timer clock */
  423. gpt_clk = clk_get_sys("gpt0", NULL);
  424. if (IS_ERR(gpt_clk)) {
  425. pr_err("%s:couldn't get clk for gpt\n", __func__);
  426. BUG();
  427. }
  428. /* get the suitable parent clock for timer*/
  429. pclk = clk_get(NULL, pclk_name);
  430. if (IS_ERR(pclk)) {
  431. pr_err("%s:couldn't get %s as parent for gpt\n",
  432. __func__, pclk_name);
  433. BUG();
  434. }
  435. clk_set_parent(gpt_clk, pclk);
  436. clk_put(gpt_clk);
  437. clk_put(pclk);
  438. spear_setup_timer();
  439. }
  440. struct sys_timer spear6xx_timer = {
  441. .init = spear6xx_timer_init,
  442. };
  443. /* Add auxdata to pass platform data */
  444. struct of_dev_auxdata spear6xx_auxdata_lookup[] __initdata = {
  445. OF_DEV_AUXDATA("arm,pl080", SPEAR6XX_ICM3_DMA_BASE, NULL,
  446. &pl080_plat_data),
  447. {}
  448. };
  449. static void __init spear600_dt_init(void)
  450. {
  451. of_platform_populate(NULL, of_default_bus_match_table,
  452. spear6xx_auxdata_lookup, NULL);
  453. }
  454. static const char *spear600_dt_board_compat[] = {
  455. "st,spear600",
  456. NULL
  457. };
  458. static const struct of_device_id vic_of_match[] __initconst = {
  459. { .compatible = "arm,pl190-vic", .data = vic_of_init, },
  460. { /* Sentinel */ }
  461. };
  462. static void __init spear6xx_dt_init_irq(void)
  463. {
  464. of_irq_init(vic_of_match);
  465. }
  466. DT_MACHINE_START(SPEAR600_DT, "ST SPEAr600 (Flattened Device Tree)")
  467. .map_io = spear6xx_map_io,
  468. .init_irq = spear6xx_dt_init_irq,
  469. .handle_irq = vic_handle_irq,
  470. .timer = &spear6xx_timer,
  471. .init_machine = spear600_dt_init,
  472. .restart = spear_restart,
  473. .dt_compat = spear600_dt_board_compat,
  474. MACHINE_END