spear300.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * arch/arm/mach-spear3xx/spear300.c
  3. *
  4. * SPEAr300 machine source file
  5. *
  6. * Copyright (C) 2009-2012 ST Microelectronics
  7. * Viresh Kumar <viresh.kumar@st.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #define pr_fmt(fmt) "SPEAr300: " fmt
  14. #include <linux/amba/pl08x.h>
  15. #include <linux/of_platform.h>
  16. #include <asm/hardware/vic.h>
  17. #include <asm/mach/arch.h>
  18. #include <plat/shirq.h>
  19. #include <mach/generic.h>
  20. #include <mach/hardware.h>
  21. /* spear3xx shared irq */
  22. static struct shirq_dev_config shirq_ras1_config[] = {
  23. {
  24. .virq = SPEAR300_VIRQ_IT_PERS_S,
  25. .enb_mask = SPEAR300_IT_PERS_S_IRQ_MASK,
  26. .status_mask = SPEAR300_IT_PERS_S_IRQ_MASK,
  27. }, {
  28. .virq = SPEAR300_VIRQ_IT_CHANGE_S,
  29. .enb_mask = SPEAR300_IT_CHANGE_S_IRQ_MASK,
  30. .status_mask = SPEAR300_IT_CHANGE_S_IRQ_MASK,
  31. }, {
  32. .virq = SPEAR300_VIRQ_I2S,
  33. .enb_mask = SPEAR300_I2S_IRQ_MASK,
  34. .status_mask = SPEAR300_I2S_IRQ_MASK,
  35. }, {
  36. .virq = SPEAR300_VIRQ_TDM,
  37. .enb_mask = SPEAR300_TDM_IRQ_MASK,
  38. .status_mask = SPEAR300_TDM_IRQ_MASK,
  39. }, {
  40. .virq = SPEAR300_VIRQ_CAMERA_L,
  41. .enb_mask = SPEAR300_CAMERA_L_IRQ_MASK,
  42. .status_mask = SPEAR300_CAMERA_L_IRQ_MASK,
  43. }, {
  44. .virq = SPEAR300_VIRQ_CAMERA_F,
  45. .enb_mask = SPEAR300_CAMERA_F_IRQ_MASK,
  46. .status_mask = SPEAR300_CAMERA_F_IRQ_MASK,
  47. }, {
  48. .virq = SPEAR300_VIRQ_CAMERA_V,
  49. .enb_mask = SPEAR300_CAMERA_V_IRQ_MASK,
  50. .status_mask = SPEAR300_CAMERA_V_IRQ_MASK,
  51. }, {
  52. .virq = SPEAR300_VIRQ_KEYBOARD,
  53. .enb_mask = SPEAR300_KEYBOARD_IRQ_MASK,
  54. .status_mask = SPEAR300_KEYBOARD_IRQ_MASK,
  55. }, {
  56. .virq = SPEAR300_VIRQ_GPIO1,
  57. .enb_mask = SPEAR300_GPIO1_IRQ_MASK,
  58. .status_mask = SPEAR300_GPIO1_IRQ_MASK,
  59. },
  60. };
  61. static struct spear_shirq shirq_ras1 = {
  62. .irq = SPEAR3XX_IRQ_GEN_RAS_1,
  63. .dev_config = shirq_ras1_config,
  64. .dev_count = ARRAY_SIZE(shirq_ras1_config),
  65. .regs = {
  66. .enb_reg = SPEAR300_INT_ENB_MASK_REG,
  67. .status_reg = SPEAR300_INT_STS_MASK_REG,
  68. .status_reg_mask = SPEAR300_SHIRQ_RAS1_MASK,
  69. .clear_reg = -1,
  70. },
  71. };
  72. /* DMAC platform data's slave info */
  73. struct pl08x_channel_data spear300_dma_info[] = {
  74. {
  75. .bus_id = "uart0_rx",
  76. .min_signal = 2,
  77. .max_signal = 2,
  78. .muxval = 0,
  79. .cctl = 0,
  80. .periph_buses = PL08X_AHB1,
  81. }, {
  82. .bus_id = "uart0_tx",
  83. .min_signal = 3,
  84. .max_signal = 3,
  85. .muxval = 0,
  86. .cctl = 0,
  87. .periph_buses = PL08X_AHB1,
  88. }, {
  89. .bus_id = "ssp0_rx",
  90. .min_signal = 8,
  91. .max_signal = 8,
  92. .muxval = 0,
  93. .cctl = 0,
  94. .periph_buses = PL08X_AHB1,
  95. }, {
  96. .bus_id = "ssp0_tx",
  97. .min_signal = 9,
  98. .max_signal = 9,
  99. .muxval = 0,
  100. .cctl = 0,
  101. .periph_buses = PL08X_AHB1,
  102. }, {
  103. .bus_id = "i2c_rx",
  104. .min_signal = 10,
  105. .max_signal = 10,
  106. .muxval = 0,
  107. .cctl = 0,
  108. .periph_buses = PL08X_AHB1,
  109. }, {
  110. .bus_id = "i2c_tx",
  111. .min_signal = 11,
  112. .max_signal = 11,
  113. .muxval = 0,
  114. .cctl = 0,
  115. .periph_buses = PL08X_AHB1,
  116. }, {
  117. .bus_id = "irda",
  118. .min_signal = 12,
  119. .max_signal = 12,
  120. .muxval = 0,
  121. .cctl = 0,
  122. .periph_buses = PL08X_AHB1,
  123. }, {
  124. .bus_id = "adc",
  125. .min_signal = 13,
  126. .max_signal = 13,
  127. .muxval = 0,
  128. .cctl = 0,
  129. .periph_buses = PL08X_AHB1,
  130. }, {
  131. .bus_id = "to_jpeg",
  132. .min_signal = 14,
  133. .max_signal = 14,
  134. .muxval = 0,
  135. .cctl = 0,
  136. .periph_buses = PL08X_AHB1,
  137. }, {
  138. .bus_id = "from_jpeg",
  139. .min_signal = 15,
  140. .max_signal = 15,
  141. .muxval = 0,
  142. .cctl = 0,
  143. .periph_buses = PL08X_AHB1,
  144. }, {
  145. .bus_id = "ras0_rx",
  146. .min_signal = 0,
  147. .max_signal = 0,
  148. .muxval = 1,
  149. .cctl = 0,
  150. .periph_buses = PL08X_AHB1,
  151. }, {
  152. .bus_id = "ras0_tx",
  153. .min_signal = 1,
  154. .max_signal = 1,
  155. .muxval = 1,
  156. .cctl = 0,
  157. .periph_buses = PL08X_AHB1,
  158. }, {
  159. .bus_id = "ras1_rx",
  160. .min_signal = 2,
  161. .max_signal = 2,
  162. .muxval = 1,
  163. .cctl = 0,
  164. .periph_buses = PL08X_AHB1,
  165. }, {
  166. .bus_id = "ras1_tx",
  167. .min_signal = 3,
  168. .max_signal = 3,
  169. .muxval = 1,
  170. .cctl = 0,
  171. .periph_buses = PL08X_AHB1,
  172. }, {
  173. .bus_id = "ras2_rx",
  174. .min_signal = 4,
  175. .max_signal = 4,
  176. .muxval = 1,
  177. .cctl = 0,
  178. .periph_buses = PL08X_AHB1,
  179. }, {
  180. .bus_id = "ras2_tx",
  181. .min_signal = 5,
  182. .max_signal = 5,
  183. .muxval = 1,
  184. .cctl = 0,
  185. .periph_buses = PL08X_AHB1,
  186. }, {
  187. .bus_id = "ras3_rx",
  188. .min_signal = 6,
  189. .max_signal = 6,
  190. .muxval = 1,
  191. .cctl = 0,
  192. .periph_buses = PL08X_AHB1,
  193. }, {
  194. .bus_id = "ras3_tx",
  195. .min_signal = 7,
  196. .max_signal = 7,
  197. .muxval = 1,
  198. .cctl = 0,
  199. .periph_buses = PL08X_AHB1,
  200. }, {
  201. .bus_id = "ras4_rx",
  202. .min_signal = 8,
  203. .max_signal = 8,
  204. .muxval = 1,
  205. .cctl = 0,
  206. .periph_buses = PL08X_AHB1,
  207. }, {
  208. .bus_id = "ras4_tx",
  209. .min_signal = 9,
  210. .max_signal = 9,
  211. .muxval = 1,
  212. .cctl = 0,
  213. .periph_buses = PL08X_AHB1,
  214. }, {
  215. .bus_id = "ras5_rx",
  216. .min_signal = 10,
  217. .max_signal = 10,
  218. .muxval = 1,
  219. .cctl = 0,
  220. .periph_buses = PL08X_AHB1,
  221. }, {
  222. .bus_id = "ras5_tx",
  223. .min_signal = 11,
  224. .max_signal = 11,
  225. .muxval = 1,
  226. .cctl = 0,
  227. .periph_buses = PL08X_AHB1,
  228. }, {
  229. .bus_id = "ras6_rx",
  230. .min_signal = 12,
  231. .max_signal = 12,
  232. .muxval = 1,
  233. .cctl = 0,
  234. .periph_buses = PL08X_AHB1,
  235. }, {
  236. .bus_id = "ras6_tx",
  237. .min_signal = 13,
  238. .max_signal = 13,
  239. .muxval = 1,
  240. .cctl = 0,
  241. .periph_buses = PL08X_AHB1,
  242. }, {
  243. .bus_id = "ras7_rx",
  244. .min_signal = 14,
  245. .max_signal = 14,
  246. .muxval = 1,
  247. .cctl = 0,
  248. .periph_buses = PL08X_AHB1,
  249. }, {
  250. .bus_id = "ras7_tx",
  251. .min_signal = 15,
  252. .max_signal = 15,
  253. .muxval = 1,
  254. .cctl = 0,
  255. .periph_buses = PL08X_AHB1,
  256. },
  257. };
  258. /* Add SPEAr300 auxdata to pass platform data */
  259. static struct of_dev_auxdata spear300_auxdata_lookup[] __initdata = {
  260. OF_DEV_AUXDATA("arm,pl022", SPEAR3XX_ICM1_SSP_BASE, NULL,
  261. &pl022_plat_data),
  262. OF_DEV_AUXDATA("arm,pl080", SPEAR3XX_ICM3_DMA_BASE, NULL,
  263. &pl080_plat_data),
  264. {}
  265. };
  266. static void __init spear300_dt_init(void)
  267. {
  268. int ret;
  269. pl080_plat_data.slave_channels = spear300_dma_info;
  270. pl080_plat_data.num_slave_channels = ARRAY_SIZE(spear300_dma_info);
  271. of_platform_populate(NULL, of_default_bus_match_table,
  272. spear300_auxdata_lookup, NULL);
  273. /* shared irq registration */
  274. shirq_ras1.regs.base = ioremap(SPEAR300_TELECOM_BASE, SZ_4K);
  275. if (shirq_ras1.regs.base) {
  276. ret = spear_shirq_register(&shirq_ras1);
  277. if (ret)
  278. pr_err("Error registering Shared IRQ\n");
  279. }
  280. }
  281. static const char * const spear300_dt_board_compat[] = {
  282. "st,spear300",
  283. "st,spear300-evb",
  284. NULL,
  285. };
  286. static void __init spear300_map_io(void)
  287. {
  288. spear3xx_map_io();
  289. spear300_clk_init();
  290. }
  291. DT_MACHINE_START(SPEAR300_DT, "ST SPEAr300 SoC with Flattened Device Tree")
  292. .map_io = spear300_map_io,
  293. .init_irq = spear3xx_dt_init_irq,
  294. .handle_irq = vic_handle_irq,
  295. .timer = &spear3xx_timer,
  296. .init_machine = spear300_dt_init,
  297. .restart = spear_restart,
  298. .dt_compat = spear300_dt_board_compat,
  299. MACHINE_END