i915_debugfs.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "intel_drv.h"
  35. #include "intel_ringbuffer.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. #define DRM_I915_RING_DEBUG 1
  39. #if defined(CONFIG_DEBUG_FS)
  40. enum {
  41. ACTIVE_LIST,
  42. FLUSHING_LIST,
  43. INACTIVE_LIST,
  44. PINNED_LIST,
  45. DEFERRED_FREE_LIST,
  46. };
  47. static const char *yesno(int v)
  48. {
  49. return v ? "yes" : "no";
  50. }
  51. static int i915_capabilities(struct seq_file *m, void *data)
  52. {
  53. struct drm_info_node *node = (struct drm_info_node *) m->private;
  54. struct drm_device *dev = node->minor->dev;
  55. const struct intel_device_info *info = INTEL_INFO(dev);
  56. seq_printf(m, "gen: %d\n", info->gen);
  57. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  58. #define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  59. B(is_mobile);
  60. B(is_i85x);
  61. B(is_i915g);
  62. B(is_i945gm);
  63. B(is_g33);
  64. B(need_gfx_hws);
  65. B(is_g4x);
  66. B(is_pineview);
  67. B(is_broadwater);
  68. B(is_crestline);
  69. B(has_fbc);
  70. B(has_pipe_cxsr);
  71. B(has_hotplug);
  72. B(cursor_needs_physical);
  73. B(has_overlay);
  74. B(overlay_needs_physical);
  75. B(supports_tv);
  76. B(has_bsd_ring);
  77. B(has_blt_ring);
  78. B(has_llc);
  79. #undef B
  80. return 0;
  81. }
  82. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  83. {
  84. if (obj->user_pin_count > 0)
  85. return "P";
  86. else if (obj->pin_count > 0)
  87. return "p";
  88. else
  89. return " ";
  90. }
  91. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  92. {
  93. switch (obj->tiling_mode) {
  94. default:
  95. case I915_TILING_NONE: return " ";
  96. case I915_TILING_X: return "X";
  97. case I915_TILING_Y: return "Y";
  98. }
  99. }
  100. static const char *cache_level_str(int type)
  101. {
  102. switch (type) {
  103. case I915_CACHE_NONE: return " uncached";
  104. case I915_CACHE_LLC: return " snooped (LLC)";
  105. case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
  106. default: return "";
  107. }
  108. }
  109. static void
  110. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  111. {
  112. seq_printf(m, "%p: %s%s %8zd %04x %04x %d %d%s%s%s",
  113. &obj->base,
  114. get_pin_flag(obj),
  115. get_tiling_flag(obj),
  116. obj->base.size,
  117. obj->base.read_domains,
  118. obj->base.write_domain,
  119. obj->last_rendering_seqno,
  120. obj->last_fenced_seqno,
  121. cache_level_str(obj->cache_level),
  122. obj->dirty ? " dirty" : "",
  123. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  124. if (obj->base.name)
  125. seq_printf(m, " (name: %d)", obj->base.name);
  126. if (obj->fence_reg != I915_FENCE_REG_NONE)
  127. seq_printf(m, " (fence: %d)", obj->fence_reg);
  128. if (obj->gtt_space != NULL)
  129. seq_printf(m, " (gtt offset: %08x, size: %08x)",
  130. obj->gtt_offset, (unsigned int)obj->gtt_space->size);
  131. if (obj->pin_mappable || obj->fault_mappable) {
  132. char s[3], *t = s;
  133. if (obj->pin_mappable)
  134. *t++ = 'p';
  135. if (obj->fault_mappable)
  136. *t++ = 'f';
  137. *t = '\0';
  138. seq_printf(m, " (%s mappable)", s);
  139. }
  140. if (obj->ring != NULL)
  141. seq_printf(m, " (%s)", obj->ring->name);
  142. }
  143. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  144. {
  145. struct drm_info_node *node = (struct drm_info_node *) m->private;
  146. uintptr_t list = (uintptr_t) node->info_ent->data;
  147. struct list_head *head;
  148. struct drm_device *dev = node->minor->dev;
  149. drm_i915_private_t *dev_priv = dev->dev_private;
  150. struct drm_i915_gem_object *obj;
  151. size_t total_obj_size, total_gtt_size;
  152. int count, ret;
  153. ret = mutex_lock_interruptible(&dev->struct_mutex);
  154. if (ret)
  155. return ret;
  156. switch (list) {
  157. case ACTIVE_LIST:
  158. seq_printf(m, "Active:\n");
  159. head = &dev_priv->mm.active_list;
  160. break;
  161. case INACTIVE_LIST:
  162. seq_printf(m, "Inactive:\n");
  163. head = &dev_priv->mm.inactive_list;
  164. break;
  165. case PINNED_LIST:
  166. seq_printf(m, "Pinned:\n");
  167. head = &dev_priv->mm.pinned_list;
  168. break;
  169. case FLUSHING_LIST:
  170. seq_printf(m, "Flushing:\n");
  171. head = &dev_priv->mm.flushing_list;
  172. break;
  173. case DEFERRED_FREE_LIST:
  174. seq_printf(m, "Deferred free:\n");
  175. head = &dev_priv->mm.deferred_free_list;
  176. break;
  177. default:
  178. mutex_unlock(&dev->struct_mutex);
  179. return -EINVAL;
  180. }
  181. total_obj_size = total_gtt_size = count = 0;
  182. list_for_each_entry(obj, head, mm_list) {
  183. seq_printf(m, " ");
  184. describe_obj(m, obj);
  185. seq_printf(m, "\n");
  186. total_obj_size += obj->base.size;
  187. total_gtt_size += obj->gtt_space->size;
  188. count++;
  189. }
  190. mutex_unlock(&dev->struct_mutex);
  191. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  192. count, total_obj_size, total_gtt_size);
  193. return 0;
  194. }
  195. #define count_objects(list, member) do { \
  196. list_for_each_entry(obj, list, member) { \
  197. size += obj->gtt_space->size; \
  198. ++count; \
  199. if (obj->map_and_fenceable) { \
  200. mappable_size += obj->gtt_space->size; \
  201. ++mappable_count; \
  202. } \
  203. } \
  204. } while (0)
  205. static int i915_gem_object_info(struct seq_file *m, void* data)
  206. {
  207. struct drm_info_node *node = (struct drm_info_node *) m->private;
  208. struct drm_device *dev = node->minor->dev;
  209. struct drm_i915_private *dev_priv = dev->dev_private;
  210. u32 count, mappable_count;
  211. size_t size, mappable_size;
  212. struct drm_i915_gem_object *obj;
  213. int ret;
  214. ret = mutex_lock_interruptible(&dev->struct_mutex);
  215. if (ret)
  216. return ret;
  217. seq_printf(m, "%u objects, %zu bytes\n",
  218. dev_priv->mm.object_count,
  219. dev_priv->mm.object_memory);
  220. size = count = mappable_size = mappable_count = 0;
  221. count_objects(&dev_priv->mm.gtt_list, gtt_list);
  222. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  223. count, mappable_count, size, mappable_size);
  224. size = count = mappable_size = mappable_count = 0;
  225. count_objects(&dev_priv->mm.active_list, mm_list);
  226. count_objects(&dev_priv->mm.flushing_list, mm_list);
  227. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  228. count, mappable_count, size, mappable_size);
  229. size = count = mappable_size = mappable_count = 0;
  230. count_objects(&dev_priv->mm.pinned_list, mm_list);
  231. seq_printf(m, " %u [%u] pinned objects, %zu [%zu] bytes\n",
  232. count, mappable_count, size, mappable_size);
  233. size = count = mappable_size = mappable_count = 0;
  234. count_objects(&dev_priv->mm.inactive_list, mm_list);
  235. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  236. count, mappable_count, size, mappable_size);
  237. size = count = mappable_size = mappable_count = 0;
  238. count_objects(&dev_priv->mm.deferred_free_list, mm_list);
  239. seq_printf(m, " %u [%u] freed objects, %zu [%zu] bytes\n",
  240. count, mappable_count, size, mappable_size);
  241. size = count = mappable_size = mappable_count = 0;
  242. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  243. if (obj->fault_mappable) {
  244. size += obj->gtt_space->size;
  245. ++count;
  246. }
  247. if (obj->pin_mappable) {
  248. mappable_size += obj->gtt_space->size;
  249. ++mappable_count;
  250. }
  251. }
  252. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  253. mappable_count, mappable_size);
  254. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  255. count, size);
  256. seq_printf(m, "%zu [%zu] gtt total\n",
  257. dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
  258. mutex_unlock(&dev->struct_mutex);
  259. return 0;
  260. }
  261. static int i915_gem_gtt_info(struct seq_file *m, void* data)
  262. {
  263. struct drm_info_node *node = (struct drm_info_node *) m->private;
  264. struct drm_device *dev = node->minor->dev;
  265. struct drm_i915_private *dev_priv = dev->dev_private;
  266. struct drm_i915_gem_object *obj;
  267. size_t total_obj_size, total_gtt_size;
  268. int count, ret;
  269. ret = mutex_lock_interruptible(&dev->struct_mutex);
  270. if (ret)
  271. return ret;
  272. total_obj_size = total_gtt_size = count = 0;
  273. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  274. seq_printf(m, " ");
  275. describe_obj(m, obj);
  276. seq_printf(m, "\n");
  277. total_obj_size += obj->base.size;
  278. total_gtt_size += obj->gtt_space->size;
  279. count++;
  280. }
  281. mutex_unlock(&dev->struct_mutex);
  282. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  283. count, total_obj_size, total_gtt_size);
  284. return 0;
  285. }
  286. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  287. {
  288. struct drm_info_node *node = (struct drm_info_node *) m->private;
  289. struct drm_device *dev = node->minor->dev;
  290. unsigned long flags;
  291. struct intel_crtc *crtc;
  292. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  293. const char pipe = pipe_name(crtc->pipe);
  294. const char plane = plane_name(crtc->plane);
  295. struct intel_unpin_work *work;
  296. spin_lock_irqsave(&dev->event_lock, flags);
  297. work = crtc->unpin_work;
  298. if (work == NULL) {
  299. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  300. pipe, plane);
  301. } else {
  302. if (!work->pending) {
  303. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  304. pipe, plane);
  305. } else {
  306. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  307. pipe, plane);
  308. }
  309. if (work->enable_stall_check)
  310. seq_printf(m, "Stall check enabled, ");
  311. else
  312. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  313. seq_printf(m, "%d prepares\n", work->pending);
  314. if (work->old_fb_obj) {
  315. struct drm_i915_gem_object *obj = work->old_fb_obj;
  316. if (obj)
  317. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  318. }
  319. if (work->pending_flip_obj) {
  320. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  321. if (obj)
  322. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  323. }
  324. }
  325. spin_unlock_irqrestore(&dev->event_lock, flags);
  326. }
  327. return 0;
  328. }
  329. static int i915_gem_request_info(struct seq_file *m, void *data)
  330. {
  331. struct drm_info_node *node = (struct drm_info_node *) m->private;
  332. struct drm_device *dev = node->minor->dev;
  333. drm_i915_private_t *dev_priv = dev->dev_private;
  334. struct drm_i915_gem_request *gem_request;
  335. int ret, count;
  336. ret = mutex_lock_interruptible(&dev->struct_mutex);
  337. if (ret)
  338. return ret;
  339. count = 0;
  340. if (!list_empty(&dev_priv->ring[RCS].request_list)) {
  341. seq_printf(m, "Render requests:\n");
  342. list_for_each_entry(gem_request,
  343. &dev_priv->ring[RCS].request_list,
  344. list) {
  345. seq_printf(m, " %d @ %d\n",
  346. gem_request->seqno,
  347. (int) (jiffies - gem_request->emitted_jiffies));
  348. }
  349. count++;
  350. }
  351. if (!list_empty(&dev_priv->ring[VCS].request_list)) {
  352. seq_printf(m, "BSD requests:\n");
  353. list_for_each_entry(gem_request,
  354. &dev_priv->ring[VCS].request_list,
  355. list) {
  356. seq_printf(m, " %d @ %d\n",
  357. gem_request->seqno,
  358. (int) (jiffies - gem_request->emitted_jiffies));
  359. }
  360. count++;
  361. }
  362. if (!list_empty(&dev_priv->ring[BCS].request_list)) {
  363. seq_printf(m, "BLT requests:\n");
  364. list_for_each_entry(gem_request,
  365. &dev_priv->ring[BCS].request_list,
  366. list) {
  367. seq_printf(m, " %d @ %d\n",
  368. gem_request->seqno,
  369. (int) (jiffies - gem_request->emitted_jiffies));
  370. }
  371. count++;
  372. }
  373. mutex_unlock(&dev->struct_mutex);
  374. if (count == 0)
  375. seq_printf(m, "No requests\n");
  376. return 0;
  377. }
  378. static void i915_ring_seqno_info(struct seq_file *m,
  379. struct intel_ring_buffer *ring)
  380. {
  381. if (ring->get_seqno) {
  382. seq_printf(m, "Current sequence (%s): %d\n",
  383. ring->name, ring->get_seqno(ring));
  384. seq_printf(m, "Waiter sequence (%s): %d\n",
  385. ring->name, ring->waiting_seqno);
  386. seq_printf(m, "IRQ sequence (%s): %d\n",
  387. ring->name, ring->irq_seqno);
  388. }
  389. }
  390. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  391. {
  392. struct drm_info_node *node = (struct drm_info_node *) m->private;
  393. struct drm_device *dev = node->minor->dev;
  394. drm_i915_private_t *dev_priv = dev->dev_private;
  395. int ret, i;
  396. ret = mutex_lock_interruptible(&dev->struct_mutex);
  397. if (ret)
  398. return ret;
  399. for (i = 0; i < I915_NUM_RINGS; i++)
  400. i915_ring_seqno_info(m, &dev_priv->ring[i]);
  401. mutex_unlock(&dev->struct_mutex);
  402. return 0;
  403. }
  404. static int i915_interrupt_info(struct seq_file *m, void *data)
  405. {
  406. struct drm_info_node *node = (struct drm_info_node *) m->private;
  407. struct drm_device *dev = node->minor->dev;
  408. drm_i915_private_t *dev_priv = dev->dev_private;
  409. int ret, i, pipe;
  410. ret = mutex_lock_interruptible(&dev->struct_mutex);
  411. if (ret)
  412. return ret;
  413. if (!HAS_PCH_SPLIT(dev)) {
  414. seq_printf(m, "Interrupt enable: %08x\n",
  415. I915_READ(IER));
  416. seq_printf(m, "Interrupt identity: %08x\n",
  417. I915_READ(IIR));
  418. seq_printf(m, "Interrupt mask: %08x\n",
  419. I915_READ(IMR));
  420. for_each_pipe(pipe)
  421. seq_printf(m, "Pipe %c stat: %08x\n",
  422. pipe_name(pipe),
  423. I915_READ(PIPESTAT(pipe)));
  424. } else {
  425. seq_printf(m, "North Display Interrupt enable: %08x\n",
  426. I915_READ(DEIER));
  427. seq_printf(m, "North Display Interrupt identity: %08x\n",
  428. I915_READ(DEIIR));
  429. seq_printf(m, "North Display Interrupt mask: %08x\n",
  430. I915_READ(DEIMR));
  431. seq_printf(m, "South Display Interrupt enable: %08x\n",
  432. I915_READ(SDEIER));
  433. seq_printf(m, "South Display Interrupt identity: %08x\n",
  434. I915_READ(SDEIIR));
  435. seq_printf(m, "South Display Interrupt mask: %08x\n",
  436. I915_READ(SDEIMR));
  437. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  438. I915_READ(GTIER));
  439. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  440. I915_READ(GTIIR));
  441. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  442. I915_READ(GTIMR));
  443. }
  444. seq_printf(m, "Interrupts received: %d\n",
  445. atomic_read(&dev_priv->irq_received));
  446. for (i = 0; i < I915_NUM_RINGS; i++) {
  447. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  448. seq_printf(m, "Graphics Interrupt mask (%s): %08x\n",
  449. dev_priv->ring[i].name,
  450. I915_READ_IMR(&dev_priv->ring[i]));
  451. }
  452. i915_ring_seqno_info(m, &dev_priv->ring[i]);
  453. }
  454. mutex_unlock(&dev->struct_mutex);
  455. return 0;
  456. }
  457. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  458. {
  459. struct drm_info_node *node = (struct drm_info_node *) m->private;
  460. struct drm_device *dev = node->minor->dev;
  461. drm_i915_private_t *dev_priv = dev->dev_private;
  462. int i, ret;
  463. ret = mutex_lock_interruptible(&dev->struct_mutex);
  464. if (ret)
  465. return ret;
  466. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  467. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  468. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  469. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  470. seq_printf(m, "Fenced object[%2d] = ", i);
  471. if (obj == NULL)
  472. seq_printf(m, "unused");
  473. else
  474. describe_obj(m, obj);
  475. seq_printf(m, "\n");
  476. }
  477. mutex_unlock(&dev->struct_mutex);
  478. return 0;
  479. }
  480. static int i915_hws_info(struct seq_file *m, void *data)
  481. {
  482. struct drm_info_node *node = (struct drm_info_node *) m->private;
  483. struct drm_device *dev = node->minor->dev;
  484. drm_i915_private_t *dev_priv = dev->dev_private;
  485. struct intel_ring_buffer *ring;
  486. const volatile u32 __iomem *hws;
  487. int i;
  488. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  489. hws = (volatile u32 __iomem *)ring->status_page.page_addr;
  490. if (hws == NULL)
  491. return 0;
  492. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  493. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  494. i * 4,
  495. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  496. }
  497. return 0;
  498. }
  499. static void i915_dump_object(struct seq_file *m,
  500. struct io_mapping *mapping,
  501. struct drm_i915_gem_object *obj)
  502. {
  503. int page, page_count, i;
  504. page_count = obj->base.size / PAGE_SIZE;
  505. for (page = 0; page < page_count; page++) {
  506. u32 *mem = io_mapping_map_wc(mapping,
  507. obj->gtt_offset + page * PAGE_SIZE);
  508. for (i = 0; i < PAGE_SIZE; i += 4)
  509. seq_printf(m, "%08x : %08x\n", i, mem[i / 4]);
  510. io_mapping_unmap(mem);
  511. }
  512. }
  513. static int i915_batchbuffer_info(struct seq_file *m, void *data)
  514. {
  515. struct drm_info_node *node = (struct drm_info_node *) m->private;
  516. struct drm_device *dev = node->minor->dev;
  517. drm_i915_private_t *dev_priv = dev->dev_private;
  518. struct drm_i915_gem_object *obj;
  519. int ret;
  520. ret = mutex_lock_interruptible(&dev->struct_mutex);
  521. if (ret)
  522. return ret;
  523. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  524. if (obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) {
  525. seq_printf(m, "--- gtt_offset = 0x%08x\n", obj->gtt_offset);
  526. i915_dump_object(m, dev_priv->mm.gtt_mapping, obj);
  527. }
  528. }
  529. mutex_unlock(&dev->struct_mutex);
  530. return 0;
  531. }
  532. static int i915_ringbuffer_data(struct seq_file *m, void *data)
  533. {
  534. struct drm_info_node *node = (struct drm_info_node *) m->private;
  535. struct drm_device *dev = node->minor->dev;
  536. drm_i915_private_t *dev_priv = dev->dev_private;
  537. struct intel_ring_buffer *ring;
  538. int ret;
  539. ret = mutex_lock_interruptible(&dev->struct_mutex);
  540. if (ret)
  541. return ret;
  542. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  543. if (!ring->obj) {
  544. seq_printf(m, "No ringbuffer setup\n");
  545. } else {
  546. const u8 __iomem *virt = ring->virtual_start;
  547. uint32_t off;
  548. for (off = 0; off < ring->size; off += 4) {
  549. uint32_t *ptr = (uint32_t *)(virt + off);
  550. seq_printf(m, "%08x : %08x\n", off, *ptr);
  551. }
  552. }
  553. mutex_unlock(&dev->struct_mutex);
  554. return 0;
  555. }
  556. static int i915_ringbuffer_info(struct seq_file *m, void *data)
  557. {
  558. struct drm_info_node *node = (struct drm_info_node *) m->private;
  559. struct drm_device *dev = node->minor->dev;
  560. drm_i915_private_t *dev_priv = dev->dev_private;
  561. struct intel_ring_buffer *ring;
  562. int ret;
  563. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  564. if (ring->size == 0)
  565. return 0;
  566. ret = mutex_lock_interruptible(&dev->struct_mutex);
  567. if (ret)
  568. return ret;
  569. seq_printf(m, "Ring %s:\n", ring->name);
  570. seq_printf(m, " Head : %08x\n", I915_READ_HEAD(ring) & HEAD_ADDR);
  571. seq_printf(m, " Tail : %08x\n", I915_READ_TAIL(ring) & TAIL_ADDR);
  572. seq_printf(m, " Size : %08x\n", ring->size);
  573. seq_printf(m, " Active : %08x\n", intel_ring_get_active_head(ring));
  574. seq_printf(m, " NOPID : %08x\n", I915_READ_NOPID(ring));
  575. if (IS_GEN6(dev)) {
  576. seq_printf(m, " Sync 0 : %08x\n", I915_READ_SYNC_0(ring));
  577. seq_printf(m, " Sync 1 : %08x\n", I915_READ_SYNC_1(ring));
  578. }
  579. seq_printf(m, " Control : %08x\n", I915_READ_CTL(ring));
  580. seq_printf(m, " Start : %08x\n", I915_READ_START(ring));
  581. mutex_unlock(&dev->struct_mutex);
  582. return 0;
  583. }
  584. static const char *ring_str(int ring)
  585. {
  586. switch (ring) {
  587. case RCS: return "render";
  588. case VCS: return "bsd";
  589. case BCS: return "blt";
  590. default: return "";
  591. }
  592. }
  593. static const char *pin_flag(int pinned)
  594. {
  595. if (pinned > 0)
  596. return " P";
  597. else if (pinned < 0)
  598. return " p";
  599. else
  600. return "";
  601. }
  602. static const char *tiling_flag(int tiling)
  603. {
  604. switch (tiling) {
  605. default:
  606. case I915_TILING_NONE: return "";
  607. case I915_TILING_X: return " X";
  608. case I915_TILING_Y: return " Y";
  609. }
  610. }
  611. static const char *dirty_flag(int dirty)
  612. {
  613. return dirty ? " dirty" : "";
  614. }
  615. static const char *purgeable_flag(int purgeable)
  616. {
  617. return purgeable ? " purgeable" : "";
  618. }
  619. static void print_error_buffers(struct seq_file *m,
  620. const char *name,
  621. struct drm_i915_error_buffer *err,
  622. int count)
  623. {
  624. seq_printf(m, "%s [%d]:\n", name, count);
  625. while (count--) {
  626. seq_printf(m, " %08x %8u %04x %04x %08x%s%s%s%s%s%s%s",
  627. err->gtt_offset,
  628. err->size,
  629. err->read_domains,
  630. err->write_domain,
  631. err->seqno,
  632. pin_flag(err->pinned),
  633. tiling_flag(err->tiling),
  634. dirty_flag(err->dirty),
  635. purgeable_flag(err->purgeable),
  636. err->ring != -1 ? " " : "",
  637. ring_str(err->ring),
  638. cache_level_str(err->cache_level));
  639. if (err->name)
  640. seq_printf(m, " (name: %d)", err->name);
  641. if (err->fence_reg != I915_FENCE_REG_NONE)
  642. seq_printf(m, " (fence: %d)", err->fence_reg);
  643. seq_printf(m, "\n");
  644. err++;
  645. }
  646. }
  647. static void i915_ring_error_state(struct seq_file *m,
  648. struct drm_device *dev,
  649. struct drm_i915_error_state *error,
  650. unsigned ring)
  651. {
  652. seq_printf(m, "%s command stream:\n", ring_str(ring));
  653. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
  654. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
  655. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
  656. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
  657. if (ring == RCS) {
  658. if (INTEL_INFO(dev)->gen >= 4) {
  659. seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
  660. seq_printf(m, " INSTPS: 0x%08x\n", error->instps);
  661. }
  662. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm);
  663. }
  664. seq_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
  665. }
  666. static int i915_error_state(struct seq_file *m, void *unused)
  667. {
  668. struct drm_info_node *node = (struct drm_info_node *) m->private;
  669. struct drm_device *dev = node->minor->dev;
  670. drm_i915_private_t *dev_priv = dev->dev_private;
  671. struct drm_i915_error_state *error;
  672. unsigned long flags;
  673. int i, page, offset, elt;
  674. spin_lock_irqsave(&dev_priv->error_lock, flags);
  675. if (!dev_priv->first_error) {
  676. seq_printf(m, "no error state collected\n");
  677. goto out;
  678. }
  679. error = dev_priv->first_error;
  680. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  681. error->time.tv_usec);
  682. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  683. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  684. seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  685. for (i = 0; i < dev_priv->num_fence_regs; i++)
  686. seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  687. if (INTEL_INFO(dev)->gen >= 6)
  688. seq_printf(m, "ERROR: 0x%08x\n", error->error);
  689. i915_ring_error_state(m, dev, error, RCS);
  690. if (HAS_BLT(dev))
  691. i915_ring_error_state(m, dev, error, BCS);
  692. if (HAS_BSD(dev))
  693. i915_ring_error_state(m, dev, error, VCS);
  694. if (error->active_bo)
  695. print_error_buffers(m, "Active",
  696. error->active_bo,
  697. error->active_bo_count);
  698. if (error->pinned_bo)
  699. print_error_buffers(m, "Pinned",
  700. error->pinned_bo,
  701. error->pinned_bo_count);
  702. for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++) {
  703. if (error->batchbuffer[i]) {
  704. struct drm_i915_error_object *obj = error->batchbuffer[i];
  705. seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
  706. dev_priv->ring[i].name,
  707. obj->gtt_offset);
  708. offset = 0;
  709. for (page = 0; page < obj->page_count; page++) {
  710. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  711. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  712. offset += 4;
  713. }
  714. }
  715. }
  716. }
  717. for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++) {
  718. if (error->ringbuffer[i]) {
  719. struct drm_i915_error_object *obj = error->ringbuffer[i];
  720. seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
  721. dev_priv->ring[i].name,
  722. obj->gtt_offset);
  723. offset = 0;
  724. for (page = 0; page < obj->page_count; page++) {
  725. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  726. seq_printf(m, "%08x : %08x\n",
  727. offset,
  728. obj->pages[page][elt]);
  729. offset += 4;
  730. }
  731. }
  732. }
  733. }
  734. if (error->overlay)
  735. intel_overlay_print_error_state(m, error->overlay);
  736. if (error->display)
  737. intel_display_print_error_state(m, dev, error->display);
  738. out:
  739. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  740. return 0;
  741. }
  742. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  743. {
  744. struct drm_info_node *node = (struct drm_info_node *) m->private;
  745. struct drm_device *dev = node->minor->dev;
  746. drm_i915_private_t *dev_priv = dev->dev_private;
  747. u16 crstanddelay;
  748. int ret;
  749. ret = mutex_lock_interruptible(&dev->struct_mutex);
  750. if (ret)
  751. return ret;
  752. crstanddelay = I915_READ16(CRSTANDVID);
  753. mutex_unlock(&dev->struct_mutex);
  754. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  755. return 0;
  756. }
  757. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  758. {
  759. struct drm_info_node *node = (struct drm_info_node *) m->private;
  760. struct drm_device *dev = node->minor->dev;
  761. drm_i915_private_t *dev_priv = dev->dev_private;
  762. int ret;
  763. if (IS_GEN5(dev)) {
  764. u16 rgvswctl = I915_READ16(MEMSWCTL);
  765. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  766. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  767. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  768. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  769. MEMSTAT_VID_SHIFT);
  770. seq_printf(m, "Current P-state: %d\n",
  771. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  772. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  773. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  774. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  775. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  776. u32 rpstat;
  777. u32 rpupei, rpcurup, rpprevup;
  778. u32 rpdownei, rpcurdown, rpprevdown;
  779. int max_freq;
  780. /* RPSTAT1 is in the GT power well */
  781. ret = mutex_lock_interruptible(&dev->struct_mutex);
  782. if (ret)
  783. return ret;
  784. gen6_gt_force_wake_get(dev_priv);
  785. rpstat = I915_READ(GEN6_RPSTAT1);
  786. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  787. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  788. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  789. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  790. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  791. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  792. gen6_gt_force_wake_put(dev_priv);
  793. mutex_unlock(&dev->struct_mutex);
  794. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  795. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  796. seq_printf(m, "Render p-state ratio: %d\n",
  797. (gt_perf_status & 0xff00) >> 8);
  798. seq_printf(m, "Render p-state VID: %d\n",
  799. gt_perf_status & 0xff);
  800. seq_printf(m, "Render p-state limit: %d\n",
  801. rp_state_limits & 0xff);
  802. seq_printf(m, "CAGF: %dMHz\n", ((rpstat & GEN6_CAGF_MASK) >>
  803. GEN6_CAGF_SHIFT) * 50);
  804. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  805. GEN6_CURICONT_MASK);
  806. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  807. GEN6_CURBSYTAVG_MASK);
  808. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  809. GEN6_CURBSYTAVG_MASK);
  810. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  811. GEN6_CURIAVG_MASK);
  812. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  813. GEN6_CURBSYTAVG_MASK);
  814. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  815. GEN6_CURBSYTAVG_MASK);
  816. max_freq = (rp_state_cap & 0xff0000) >> 16;
  817. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  818. max_freq * 50);
  819. max_freq = (rp_state_cap & 0xff00) >> 8;
  820. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  821. max_freq * 50);
  822. max_freq = rp_state_cap & 0xff;
  823. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  824. max_freq * 50);
  825. } else {
  826. seq_printf(m, "no P-state info available\n");
  827. }
  828. return 0;
  829. }
  830. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  831. {
  832. struct drm_info_node *node = (struct drm_info_node *) m->private;
  833. struct drm_device *dev = node->minor->dev;
  834. drm_i915_private_t *dev_priv = dev->dev_private;
  835. u32 delayfreq;
  836. int ret, i;
  837. ret = mutex_lock_interruptible(&dev->struct_mutex);
  838. if (ret)
  839. return ret;
  840. for (i = 0; i < 16; i++) {
  841. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  842. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  843. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  844. }
  845. mutex_unlock(&dev->struct_mutex);
  846. return 0;
  847. }
  848. static inline int MAP_TO_MV(int map)
  849. {
  850. return 1250 - (map * 25);
  851. }
  852. static int i915_inttoext_table(struct seq_file *m, void *unused)
  853. {
  854. struct drm_info_node *node = (struct drm_info_node *) m->private;
  855. struct drm_device *dev = node->minor->dev;
  856. drm_i915_private_t *dev_priv = dev->dev_private;
  857. u32 inttoext;
  858. int ret, i;
  859. ret = mutex_lock_interruptible(&dev->struct_mutex);
  860. if (ret)
  861. return ret;
  862. for (i = 1; i <= 32; i++) {
  863. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  864. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  865. }
  866. mutex_unlock(&dev->struct_mutex);
  867. return 0;
  868. }
  869. static int ironlake_drpc_info(struct seq_file *m)
  870. {
  871. struct drm_info_node *node = (struct drm_info_node *) m->private;
  872. struct drm_device *dev = node->minor->dev;
  873. drm_i915_private_t *dev_priv = dev->dev_private;
  874. u32 rgvmodectl, rstdbyctl;
  875. u16 crstandvid;
  876. int ret;
  877. ret = mutex_lock_interruptible(&dev->struct_mutex);
  878. if (ret)
  879. return ret;
  880. rgvmodectl = I915_READ(MEMMODECTL);
  881. rstdbyctl = I915_READ(RSTDBYCTL);
  882. crstandvid = I915_READ16(CRSTANDVID);
  883. mutex_unlock(&dev->struct_mutex);
  884. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  885. "yes" : "no");
  886. seq_printf(m, "Boost freq: %d\n",
  887. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  888. MEMMODE_BOOST_FREQ_SHIFT);
  889. seq_printf(m, "HW control enabled: %s\n",
  890. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  891. seq_printf(m, "SW control enabled: %s\n",
  892. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  893. seq_printf(m, "Gated voltage change: %s\n",
  894. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  895. seq_printf(m, "Starting frequency: P%d\n",
  896. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  897. seq_printf(m, "Max P-state: P%d\n",
  898. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  899. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  900. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  901. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  902. seq_printf(m, "Render standby enabled: %s\n",
  903. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  904. seq_printf(m, "Current RS state: ");
  905. switch (rstdbyctl & RSX_STATUS_MASK) {
  906. case RSX_STATUS_ON:
  907. seq_printf(m, "on\n");
  908. break;
  909. case RSX_STATUS_RC1:
  910. seq_printf(m, "RC1\n");
  911. break;
  912. case RSX_STATUS_RC1E:
  913. seq_printf(m, "RC1E\n");
  914. break;
  915. case RSX_STATUS_RS1:
  916. seq_printf(m, "RS1\n");
  917. break;
  918. case RSX_STATUS_RS2:
  919. seq_printf(m, "RS2 (RC6)\n");
  920. break;
  921. case RSX_STATUS_RS3:
  922. seq_printf(m, "RC3 (RC6+)\n");
  923. break;
  924. default:
  925. seq_printf(m, "unknown\n");
  926. break;
  927. }
  928. return 0;
  929. }
  930. static int gen6_drpc_info(struct seq_file *m)
  931. {
  932. struct drm_info_node *node = (struct drm_info_node *) m->private;
  933. struct drm_device *dev = node->minor->dev;
  934. struct drm_i915_private *dev_priv = dev->dev_private;
  935. u32 rpmodectl1, gt_core_status, rcctl1;
  936. int count=0, ret;
  937. ret = mutex_lock_interruptible(&dev->struct_mutex);
  938. if (ret)
  939. return ret;
  940. if (atomic_read(&dev_priv->forcewake_count)) {
  941. seq_printf(m, "RC information inaccurate because userspace "
  942. "holds a reference \n");
  943. } else {
  944. /* NB: we cannot use forcewake, else we read the wrong values */
  945. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  946. udelay(10);
  947. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  948. }
  949. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  950. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
  951. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  952. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  953. mutex_unlock(&dev->struct_mutex);
  954. seq_printf(m, "Video Turbo Mode: %s\n",
  955. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  956. seq_printf(m, "HW control enabled: %s\n",
  957. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  958. seq_printf(m, "SW control enabled: %s\n",
  959. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  960. GEN6_RP_MEDIA_SW_MODE));
  961. seq_printf(m, "RC6 Enabled: %s\n",
  962. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  963. seq_printf(m, "RC6 Enabled: %s\n",
  964. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  965. seq_printf(m, "Deep RC6 Enabled: %s\n",
  966. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  967. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  968. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  969. seq_printf(m, "Current RC state: ");
  970. switch (gt_core_status & GEN6_RCn_MASK) {
  971. case GEN6_RC0:
  972. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  973. seq_printf(m, "Core Power Down\n");
  974. else
  975. seq_printf(m, "on\n");
  976. break;
  977. case GEN6_RC3:
  978. seq_printf(m, "RC3\n");
  979. break;
  980. case GEN6_RC6:
  981. seq_printf(m, "RC6\n");
  982. break;
  983. case GEN6_RC7:
  984. seq_printf(m, "RC7\n");
  985. break;
  986. default:
  987. seq_printf(m, "Unknown\n");
  988. break;
  989. }
  990. seq_printf(m, "Core Power Down: %s\n",
  991. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  992. return 0;
  993. }
  994. static int i915_drpc_info(struct seq_file *m, void *unused)
  995. {
  996. struct drm_info_node *node = (struct drm_info_node *) m->private;
  997. struct drm_device *dev = node->minor->dev;
  998. if (IS_GEN6(dev) || IS_GEN7(dev))
  999. return gen6_drpc_info(m);
  1000. else
  1001. return ironlake_drpc_info(m);
  1002. }
  1003. static int i915_fbc_status(struct seq_file *m, void *unused)
  1004. {
  1005. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1006. struct drm_device *dev = node->minor->dev;
  1007. drm_i915_private_t *dev_priv = dev->dev_private;
  1008. if (!I915_HAS_FBC(dev)) {
  1009. seq_printf(m, "FBC unsupported on this chipset\n");
  1010. return 0;
  1011. }
  1012. if (intel_fbc_enabled(dev)) {
  1013. seq_printf(m, "FBC enabled\n");
  1014. } else {
  1015. seq_printf(m, "FBC disabled: ");
  1016. switch (dev_priv->no_fbc_reason) {
  1017. case FBC_NO_OUTPUT:
  1018. seq_printf(m, "no outputs");
  1019. break;
  1020. case FBC_STOLEN_TOO_SMALL:
  1021. seq_printf(m, "not enough stolen memory");
  1022. break;
  1023. case FBC_UNSUPPORTED_MODE:
  1024. seq_printf(m, "mode not supported");
  1025. break;
  1026. case FBC_MODE_TOO_LARGE:
  1027. seq_printf(m, "mode too large");
  1028. break;
  1029. case FBC_BAD_PLANE:
  1030. seq_printf(m, "FBC unsupported on plane");
  1031. break;
  1032. case FBC_NOT_TILED:
  1033. seq_printf(m, "scanout buffer not tiled");
  1034. break;
  1035. case FBC_MULTIPLE_PIPES:
  1036. seq_printf(m, "multiple pipes are enabled");
  1037. break;
  1038. case FBC_MODULE_PARAM:
  1039. seq_printf(m, "disabled per module param (default off)");
  1040. break;
  1041. default:
  1042. seq_printf(m, "unknown reason");
  1043. }
  1044. seq_printf(m, "\n");
  1045. }
  1046. return 0;
  1047. }
  1048. static int i915_sr_status(struct seq_file *m, void *unused)
  1049. {
  1050. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1051. struct drm_device *dev = node->minor->dev;
  1052. drm_i915_private_t *dev_priv = dev->dev_private;
  1053. bool sr_enabled = false;
  1054. if (HAS_PCH_SPLIT(dev))
  1055. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1056. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1057. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1058. else if (IS_I915GM(dev))
  1059. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1060. else if (IS_PINEVIEW(dev))
  1061. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1062. seq_printf(m, "self-refresh: %s\n",
  1063. sr_enabled ? "enabled" : "disabled");
  1064. return 0;
  1065. }
  1066. static int i915_emon_status(struct seq_file *m, void *unused)
  1067. {
  1068. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1069. struct drm_device *dev = node->minor->dev;
  1070. drm_i915_private_t *dev_priv = dev->dev_private;
  1071. unsigned long temp, chipset, gfx;
  1072. int ret;
  1073. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1074. if (ret)
  1075. return ret;
  1076. temp = i915_mch_val(dev_priv);
  1077. chipset = i915_chipset_val(dev_priv);
  1078. gfx = i915_gfx_val(dev_priv);
  1079. mutex_unlock(&dev->struct_mutex);
  1080. seq_printf(m, "GMCH temp: %ld\n", temp);
  1081. seq_printf(m, "Chipset power: %ld\n", chipset);
  1082. seq_printf(m, "GFX power: %ld\n", gfx);
  1083. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1084. return 0;
  1085. }
  1086. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1087. {
  1088. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1089. struct drm_device *dev = node->minor->dev;
  1090. drm_i915_private_t *dev_priv = dev->dev_private;
  1091. int ret;
  1092. int gpu_freq, ia_freq;
  1093. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1094. seq_printf(m, "unsupported on this chipset\n");
  1095. return 0;
  1096. }
  1097. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1098. if (ret)
  1099. return ret;
  1100. seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
  1101. for (gpu_freq = dev_priv->min_delay; gpu_freq <= dev_priv->max_delay;
  1102. gpu_freq++) {
  1103. I915_WRITE(GEN6_PCODE_DATA, gpu_freq);
  1104. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
  1105. GEN6_PCODE_READ_MIN_FREQ_TABLE);
  1106. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
  1107. GEN6_PCODE_READY) == 0, 10)) {
  1108. DRM_ERROR("pcode read of freq table timed out\n");
  1109. continue;
  1110. }
  1111. ia_freq = I915_READ(GEN6_PCODE_DATA);
  1112. seq_printf(m, "%d\t\t%d\n", gpu_freq * 50, ia_freq * 100);
  1113. }
  1114. mutex_unlock(&dev->struct_mutex);
  1115. return 0;
  1116. }
  1117. static int i915_gfxec(struct seq_file *m, void *unused)
  1118. {
  1119. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1120. struct drm_device *dev = node->minor->dev;
  1121. drm_i915_private_t *dev_priv = dev->dev_private;
  1122. int ret;
  1123. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1124. if (ret)
  1125. return ret;
  1126. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1127. mutex_unlock(&dev->struct_mutex);
  1128. return 0;
  1129. }
  1130. static int i915_opregion(struct seq_file *m, void *unused)
  1131. {
  1132. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1133. struct drm_device *dev = node->minor->dev;
  1134. drm_i915_private_t *dev_priv = dev->dev_private;
  1135. struct intel_opregion *opregion = &dev_priv->opregion;
  1136. int ret;
  1137. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1138. if (ret)
  1139. return ret;
  1140. if (opregion->header)
  1141. seq_write(m, opregion->header, OPREGION_SIZE);
  1142. mutex_unlock(&dev->struct_mutex);
  1143. return 0;
  1144. }
  1145. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1146. {
  1147. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1148. struct drm_device *dev = node->minor->dev;
  1149. drm_i915_private_t *dev_priv = dev->dev_private;
  1150. struct intel_fbdev *ifbdev;
  1151. struct intel_framebuffer *fb;
  1152. int ret;
  1153. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1154. if (ret)
  1155. return ret;
  1156. ifbdev = dev_priv->fbdev;
  1157. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1158. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
  1159. fb->base.width,
  1160. fb->base.height,
  1161. fb->base.depth,
  1162. fb->base.bits_per_pixel);
  1163. describe_obj(m, fb->obj);
  1164. seq_printf(m, "\n");
  1165. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1166. if (&fb->base == ifbdev->helper.fb)
  1167. continue;
  1168. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
  1169. fb->base.width,
  1170. fb->base.height,
  1171. fb->base.depth,
  1172. fb->base.bits_per_pixel);
  1173. describe_obj(m, fb->obj);
  1174. seq_printf(m, "\n");
  1175. }
  1176. mutex_unlock(&dev->mode_config.mutex);
  1177. return 0;
  1178. }
  1179. static int i915_context_status(struct seq_file *m, void *unused)
  1180. {
  1181. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1182. struct drm_device *dev = node->minor->dev;
  1183. drm_i915_private_t *dev_priv = dev->dev_private;
  1184. int ret;
  1185. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1186. if (ret)
  1187. return ret;
  1188. if (dev_priv->pwrctx) {
  1189. seq_printf(m, "power context ");
  1190. describe_obj(m, dev_priv->pwrctx);
  1191. seq_printf(m, "\n");
  1192. }
  1193. if (dev_priv->renderctx) {
  1194. seq_printf(m, "render context ");
  1195. describe_obj(m, dev_priv->renderctx);
  1196. seq_printf(m, "\n");
  1197. }
  1198. mutex_unlock(&dev->mode_config.mutex);
  1199. return 0;
  1200. }
  1201. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1202. {
  1203. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1204. struct drm_device *dev = node->minor->dev;
  1205. struct drm_i915_private *dev_priv = dev->dev_private;
  1206. seq_printf(m, "forcewake count = %d\n",
  1207. atomic_read(&dev_priv->forcewake_count));
  1208. return 0;
  1209. }
  1210. static int
  1211. i915_wedged_open(struct inode *inode,
  1212. struct file *filp)
  1213. {
  1214. filp->private_data = inode->i_private;
  1215. return 0;
  1216. }
  1217. static ssize_t
  1218. i915_wedged_read(struct file *filp,
  1219. char __user *ubuf,
  1220. size_t max,
  1221. loff_t *ppos)
  1222. {
  1223. struct drm_device *dev = filp->private_data;
  1224. drm_i915_private_t *dev_priv = dev->dev_private;
  1225. char buf[80];
  1226. int len;
  1227. len = snprintf(buf, sizeof(buf),
  1228. "wedged : %d\n",
  1229. atomic_read(&dev_priv->mm.wedged));
  1230. if (len > sizeof(buf))
  1231. len = sizeof(buf);
  1232. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1233. }
  1234. static ssize_t
  1235. i915_wedged_write(struct file *filp,
  1236. const char __user *ubuf,
  1237. size_t cnt,
  1238. loff_t *ppos)
  1239. {
  1240. struct drm_device *dev = filp->private_data;
  1241. char buf[20];
  1242. int val = 1;
  1243. if (cnt > 0) {
  1244. if (cnt > sizeof(buf) - 1)
  1245. return -EINVAL;
  1246. if (copy_from_user(buf, ubuf, cnt))
  1247. return -EFAULT;
  1248. buf[cnt] = 0;
  1249. val = simple_strtoul(buf, NULL, 0);
  1250. }
  1251. DRM_INFO("Manually setting wedged to %d\n", val);
  1252. i915_handle_error(dev, val);
  1253. return cnt;
  1254. }
  1255. static const struct file_operations i915_wedged_fops = {
  1256. .owner = THIS_MODULE,
  1257. .open = i915_wedged_open,
  1258. .read = i915_wedged_read,
  1259. .write = i915_wedged_write,
  1260. .llseek = default_llseek,
  1261. };
  1262. static int
  1263. i915_max_freq_open(struct inode *inode,
  1264. struct file *filp)
  1265. {
  1266. filp->private_data = inode->i_private;
  1267. return 0;
  1268. }
  1269. static ssize_t
  1270. i915_max_freq_read(struct file *filp,
  1271. char __user *ubuf,
  1272. size_t max,
  1273. loff_t *ppos)
  1274. {
  1275. struct drm_device *dev = filp->private_data;
  1276. drm_i915_private_t *dev_priv = dev->dev_private;
  1277. char buf[80];
  1278. int len;
  1279. len = snprintf(buf, sizeof(buf),
  1280. "max freq: %d\n", dev_priv->max_delay * 50);
  1281. if (len > sizeof(buf))
  1282. len = sizeof(buf);
  1283. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1284. }
  1285. static ssize_t
  1286. i915_max_freq_write(struct file *filp,
  1287. const char __user *ubuf,
  1288. size_t cnt,
  1289. loff_t *ppos)
  1290. {
  1291. struct drm_device *dev = filp->private_data;
  1292. struct drm_i915_private *dev_priv = dev->dev_private;
  1293. char buf[20];
  1294. int val = 1;
  1295. if (cnt > 0) {
  1296. if (cnt > sizeof(buf) - 1)
  1297. return -EINVAL;
  1298. if (copy_from_user(buf, ubuf, cnt))
  1299. return -EFAULT;
  1300. buf[cnt] = 0;
  1301. val = simple_strtoul(buf, NULL, 0);
  1302. }
  1303. DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
  1304. /*
  1305. * Turbo will still be enabled, but won't go above the set value.
  1306. */
  1307. dev_priv->max_delay = val / 50;
  1308. gen6_set_rps(dev, val / 50);
  1309. return cnt;
  1310. }
  1311. static const struct file_operations i915_max_freq_fops = {
  1312. .owner = THIS_MODULE,
  1313. .open = i915_max_freq_open,
  1314. .read = i915_max_freq_read,
  1315. .write = i915_max_freq_write,
  1316. .llseek = default_llseek,
  1317. };
  1318. static int
  1319. i915_cache_sharing_open(struct inode *inode,
  1320. struct file *filp)
  1321. {
  1322. filp->private_data = inode->i_private;
  1323. return 0;
  1324. }
  1325. static ssize_t
  1326. i915_cache_sharing_read(struct file *filp,
  1327. char __user *ubuf,
  1328. size_t max,
  1329. loff_t *ppos)
  1330. {
  1331. struct drm_device *dev = filp->private_data;
  1332. drm_i915_private_t *dev_priv = dev->dev_private;
  1333. char buf[80];
  1334. u32 snpcr;
  1335. int len;
  1336. mutex_lock(&dev_priv->dev->struct_mutex);
  1337. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1338. mutex_unlock(&dev_priv->dev->struct_mutex);
  1339. len = snprintf(buf, sizeof(buf),
  1340. "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
  1341. GEN6_MBC_SNPCR_SHIFT);
  1342. if (len > sizeof(buf))
  1343. len = sizeof(buf);
  1344. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1345. }
  1346. static ssize_t
  1347. i915_cache_sharing_write(struct file *filp,
  1348. const char __user *ubuf,
  1349. size_t cnt,
  1350. loff_t *ppos)
  1351. {
  1352. struct drm_device *dev = filp->private_data;
  1353. struct drm_i915_private *dev_priv = dev->dev_private;
  1354. char buf[20];
  1355. u32 snpcr;
  1356. int val = 1;
  1357. if (cnt > 0) {
  1358. if (cnt > sizeof(buf) - 1)
  1359. return -EINVAL;
  1360. if (copy_from_user(buf, ubuf, cnt))
  1361. return -EFAULT;
  1362. buf[cnt] = 0;
  1363. val = simple_strtoul(buf, NULL, 0);
  1364. }
  1365. if (val < 0 || val > 3)
  1366. return -EINVAL;
  1367. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
  1368. /* Update the cache sharing policy here as well */
  1369. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1370. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1371. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1372. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1373. return cnt;
  1374. }
  1375. static const struct file_operations i915_cache_sharing_fops = {
  1376. .owner = THIS_MODULE,
  1377. .open = i915_cache_sharing_open,
  1378. .read = i915_cache_sharing_read,
  1379. .write = i915_cache_sharing_write,
  1380. .llseek = default_llseek,
  1381. };
  1382. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1383. * allocated we need to hook into the minor for release. */
  1384. static int
  1385. drm_add_fake_info_node(struct drm_minor *minor,
  1386. struct dentry *ent,
  1387. const void *key)
  1388. {
  1389. struct drm_info_node *node;
  1390. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1391. if (node == NULL) {
  1392. debugfs_remove(ent);
  1393. return -ENOMEM;
  1394. }
  1395. node->minor = minor;
  1396. node->dent = ent;
  1397. node->info_ent = (void *) key;
  1398. mutex_lock(&minor->debugfs_lock);
  1399. list_add(&node->list, &minor->debugfs_list);
  1400. mutex_unlock(&minor->debugfs_lock);
  1401. return 0;
  1402. }
  1403. static int i915_wedged_create(struct dentry *root, struct drm_minor *minor)
  1404. {
  1405. struct drm_device *dev = minor->dev;
  1406. struct dentry *ent;
  1407. ent = debugfs_create_file("i915_wedged",
  1408. S_IRUGO | S_IWUSR,
  1409. root, dev,
  1410. &i915_wedged_fops);
  1411. if (IS_ERR(ent))
  1412. return PTR_ERR(ent);
  1413. return drm_add_fake_info_node(minor, ent, &i915_wedged_fops);
  1414. }
  1415. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1416. {
  1417. struct drm_device *dev = inode->i_private;
  1418. struct drm_i915_private *dev_priv = dev->dev_private;
  1419. int ret;
  1420. if (!IS_GEN6(dev))
  1421. return 0;
  1422. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1423. if (ret)
  1424. return ret;
  1425. gen6_gt_force_wake_get(dev_priv);
  1426. mutex_unlock(&dev->struct_mutex);
  1427. return 0;
  1428. }
  1429. int i915_forcewake_release(struct inode *inode, struct file *file)
  1430. {
  1431. struct drm_device *dev = inode->i_private;
  1432. struct drm_i915_private *dev_priv = dev->dev_private;
  1433. if (!IS_GEN6(dev))
  1434. return 0;
  1435. /*
  1436. * It's bad that we can potentially hang userspace if struct_mutex gets
  1437. * forever stuck. However, if we cannot acquire this lock it means that
  1438. * almost certainly the driver has hung, is not unload-able. Therefore
  1439. * hanging here is probably a minor inconvenience not to be seen my
  1440. * almost every user.
  1441. */
  1442. mutex_lock(&dev->struct_mutex);
  1443. gen6_gt_force_wake_put(dev_priv);
  1444. mutex_unlock(&dev->struct_mutex);
  1445. return 0;
  1446. }
  1447. static const struct file_operations i915_forcewake_fops = {
  1448. .owner = THIS_MODULE,
  1449. .open = i915_forcewake_open,
  1450. .release = i915_forcewake_release,
  1451. };
  1452. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1453. {
  1454. struct drm_device *dev = minor->dev;
  1455. struct dentry *ent;
  1456. ent = debugfs_create_file("i915_forcewake_user",
  1457. S_IRUSR,
  1458. root, dev,
  1459. &i915_forcewake_fops);
  1460. if (IS_ERR(ent))
  1461. return PTR_ERR(ent);
  1462. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1463. }
  1464. static int i915_max_freq_create(struct dentry *root, struct drm_minor *minor)
  1465. {
  1466. struct drm_device *dev = minor->dev;
  1467. struct dentry *ent;
  1468. ent = debugfs_create_file("i915_max_freq",
  1469. S_IRUGO | S_IWUSR,
  1470. root, dev,
  1471. &i915_max_freq_fops);
  1472. if (IS_ERR(ent))
  1473. return PTR_ERR(ent);
  1474. return drm_add_fake_info_node(minor, ent, &i915_max_freq_fops);
  1475. }
  1476. static int i915_cache_sharing_create(struct dentry *root, struct drm_minor *minor)
  1477. {
  1478. struct drm_device *dev = minor->dev;
  1479. struct dentry *ent;
  1480. ent = debugfs_create_file("i915_cache_sharing",
  1481. S_IRUGO | S_IWUSR,
  1482. root, dev,
  1483. &i915_cache_sharing_fops);
  1484. if (IS_ERR(ent))
  1485. return PTR_ERR(ent);
  1486. return drm_add_fake_info_node(minor, ent, &i915_cache_sharing_fops);
  1487. }
  1488. static struct drm_info_list i915_debugfs_list[] = {
  1489. {"i915_capabilities", i915_capabilities, 0},
  1490. {"i915_gem_objects", i915_gem_object_info, 0},
  1491. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1492. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1493. {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
  1494. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1495. {"i915_gem_pinned", i915_gem_object_list_info, 0, (void *) PINNED_LIST},
  1496. {"i915_gem_deferred_free", i915_gem_object_list_info, 0, (void *) DEFERRED_FREE_LIST},
  1497. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1498. {"i915_gem_request", i915_gem_request_info, 0},
  1499. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1500. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1501. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1502. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1503. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1504. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1505. {"i915_ringbuffer_data", i915_ringbuffer_data, 0, (void *)RCS},
  1506. {"i915_ringbuffer_info", i915_ringbuffer_info, 0, (void *)RCS},
  1507. {"i915_bsd_ringbuffer_data", i915_ringbuffer_data, 0, (void *)VCS},
  1508. {"i915_bsd_ringbuffer_info", i915_ringbuffer_info, 0, (void *)VCS},
  1509. {"i915_blt_ringbuffer_data", i915_ringbuffer_data, 0, (void *)BCS},
  1510. {"i915_blt_ringbuffer_info", i915_ringbuffer_info, 0, (void *)BCS},
  1511. {"i915_batchbuffers", i915_batchbuffer_info, 0},
  1512. {"i915_error_state", i915_error_state, 0},
  1513. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1514. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1515. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1516. {"i915_inttoext_table", i915_inttoext_table, 0},
  1517. {"i915_drpc_info", i915_drpc_info, 0},
  1518. {"i915_emon_status", i915_emon_status, 0},
  1519. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1520. {"i915_gfxec", i915_gfxec, 0},
  1521. {"i915_fbc_status", i915_fbc_status, 0},
  1522. {"i915_sr_status", i915_sr_status, 0},
  1523. {"i915_opregion", i915_opregion, 0},
  1524. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1525. {"i915_context_status", i915_context_status, 0},
  1526. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1527. };
  1528. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1529. int i915_debugfs_init(struct drm_minor *minor)
  1530. {
  1531. int ret;
  1532. ret = i915_wedged_create(minor->debugfs_root, minor);
  1533. if (ret)
  1534. return ret;
  1535. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1536. if (ret)
  1537. return ret;
  1538. ret = i915_max_freq_create(minor->debugfs_root, minor);
  1539. if (ret)
  1540. return ret;
  1541. ret = i915_cache_sharing_create(minor->debugfs_root, minor);
  1542. if (ret)
  1543. return ret;
  1544. return drm_debugfs_create_files(i915_debugfs_list,
  1545. I915_DEBUGFS_ENTRIES,
  1546. minor->debugfs_root, minor);
  1547. }
  1548. void i915_debugfs_cleanup(struct drm_minor *minor)
  1549. {
  1550. drm_debugfs_remove_files(i915_debugfs_list,
  1551. I915_DEBUGFS_ENTRIES, minor);
  1552. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1553. 1, minor);
  1554. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  1555. 1, minor);
  1556. drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
  1557. 1, minor);
  1558. drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
  1559. 1, minor);
  1560. }
  1561. #endif /* CONFIG_DEBUG_FS */