tg3.c 393 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define DRV_MODULE_VERSION "3.109"
  62. #define DRV_MODULE_RELDATE "April 2, 2010"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_RING_SIZE 512
  88. #define TG3_DEF_RX_RING_PENDING 200
  89. #define TG3_RX_JUMBO_RING_SIZE 256
  90. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  91. #define TG3_RSS_INDIR_TBL_SIZE 128
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  100. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  101. #define TG3_TX_RING_SIZE 512
  102. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  103. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RING_SIZE)
  105. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  106. TG3_RX_JUMBO_RING_SIZE)
  107. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RCB_RING_SIZE(tp))
  109. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  110. TG3_TX_RING_SIZE)
  111. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  112. #define TG3_DMA_BYTE_ENAB 64
  113. #define TG3_RX_STD_DMA_SZ 1536
  114. #define TG3_RX_JMB_DMA_SZ 9046
  115. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  116. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  117. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  118. #define TG3_RX_STD_BUFF_RING_SIZE \
  119. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  120. #define TG3_RX_JMB_BUFF_RING_SIZE \
  121. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  122. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  123. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  124. * that are at least dword aligned when used in PCIX mode. The driver
  125. * works around this bug by double copying the packet. This workaround
  126. * is built into the normal double copy length check for efficiency.
  127. *
  128. * However, the double copy is only necessary on those architectures
  129. * where unaligned memory accesses are inefficient. For those architectures
  130. * where unaligned memory accesses incur little penalty, we can reintegrate
  131. * the 5701 in the normal rx path. Doing so saves a device structure
  132. * dereference by hardcoding the double copy threshold in place.
  133. */
  134. #define TG3_RX_COPY_THRESHOLD 256
  135. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  136. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  137. #else
  138. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  139. #endif
  140. /* minimum number of free TX descriptors required to wake up TX process */
  141. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  142. #define TG3_RAW_IP_ALIGN 2
  143. /* number of ETHTOOL_GSTATS u64's */
  144. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  145. #define TG3_NUM_TEST 6
  146. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  147. #define FIRMWARE_TG3 "tigon/tg3.bin"
  148. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  149. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  150. static char version[] __devinitdata =
  151. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  152. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  153. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  154. MODULE_LICENSE("GPL");
  155. MODULE_VERSION(DRV_MODULE_VERSION);
  156. MODULE_FIRMWARE(FIRMWARE_TG3);
  157. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  158. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  159. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  160. module_param(tg3_debug, int, 0);
  161. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  162. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  245. {}
  246. };
  247. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  248. static const struct {
  249. const char string[ETH_GSTRING_LEN];
  250. } ethtool_stats_keys[TG3_NUM_STATS] = {
  251. { "rx_octets" },
  252. { "rx_fragments" },
  253. { "rx_ucast_packets" },
  254. { "rx_mcast_packets" },
  255. { "rx_bcast_packets" },
  256. { "rx_fcs_errors" },
  257. { "rx_align_errors" },
  258. { "rx_xon_pause_rcvd" },
  259. { "rx_xoff_pause_rcvd" },
  260. { "rx_mac_ctrl_rcvd" },
  261. { "rx_xoff_entered" },
  262. { "rx_frame_too_long_errors" },
  263. { "rx_jabbers" },
  264. { "rx_undersize_packets" },
  265. { "rx_in_length_errors" },
  266. { "rx_out_length_errors" },
  267. { "rx_64_or_less_octet_packets" },
  268. { "rx_65_to_127_octet_packets" },
  269. { "rx_128_to_255_octet_packets" },
  270. { "rx_256_to_511_octet_packets" },
  271. { "rx_512_to_1023_octet_packets" },
  272. { "rx_1024_to_1522_octet_packets" },
  273. { "rx_1523_to_2047_octet_packets" },
  274. { "rx_2048_to_4095_octet_packets" },
  275. { "rx_4096_to_8191_octet_packets" },
  276. { "rx_8192_to_9022_octet_packets" },
  277. { "tx_octets" },
  278. { "tx_collisions" },
  279. { "tx_xon_sent" },
  280. { "tx_xoff_sent" },
  281. { "tx_flow_control" },
  282. { "tx_mac_errors" },
  283. { "tx_single_collisions" },
  284. { "tx_mult_collisions" },
  285. { "tx_deferred" },
  286. { "tx_excessive_collisions" },
  287. { "tx_late_collisions" },
  288. { "tx_collide_2times" },
  289. { "tx_collide_3times" },
  290. { "tx_collide_4times" },
  291. { "tx_collide_5times" },
  292. { "tx_collide_6times" },
  293. { "tx_collide_7times" },
  294. { "tx_collide_8times" },
  295. { "tx_collide_9times" },
  296. { "tx_collide_10times" },
  297. { "tx_collide_11times" },
  298. { "tx_collide_12times" },
  299. { "tx_collide_13times" },
  300. { "tx_collide_14times" },
  301. { "tx_collide_15times" },
  302. { "tx_ucast_packets" },
  303. { "tx_mcast_packets" },
  304. { "tx_bcast_packets" },
  305. { "tx_carrier_sense_errors" },
  306. { "tx_discards" },
  307. { "tx_errors" },
  308. { "dma_writeq_full" },
  309. { "dma_write_prioq_full" },
  310. { "rxbds_empty" },
  311. { "rx_discards" },
  312. { "rx_errors" },
  313. { "rx_threshold_hit" },
  314. { "dma_readq_full" },
  315. { "dma_read_prioq_full" },
  316. { "tx_comp_queue_full" },
  317. { "ring_set_send_prod_index" },
  318. { "ring_status_update" },
  319. { "nic_irqs" },
  320. { "nic_avoided_irqs" },
  321. { "nic_tx_threshold_hit" }
  322. };
  323. static const struct {
  324. const char string[ETH_GSTRING_LEN];
  325. } ethtool_test_keys[TG3_NUM_TEST] = {
  326. { "nvram test (online) " },
  327. { "link test (online) " },
  328. { "register test (offline)" },
  329. { "memory test (offline)" },
  330. { "loopback test (offline)" },
  331. { "interrupt test (offline)" },
  332. };
  333. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  334. {
  335. writel(val, tp->regs + off);
  336. }
  337. static u32 tg3_read32(struct tg3 *tp, u32 off)
  338. {
  339. return (readl(tp->regs + off));
  340. }
  341. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  342. {
  343. writel(val, tp->aperegs + off);
  344. }
  345. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  346. {
  347. return (readl(tp->aperegs + off));
  348. }
  349. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  350. {
  351. unsigned long flags;
  352. spin_lock_irqsave(&tp->indirect_lock, flags);
  353. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  354. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  355. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  356. }
  357. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  358. {
  359. writel(val, tp->regs + off);
  360. readl(tp->regs + off);
  361. }
  362. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  363. {
  364. unsigned long flags;
  365. u32 val;
  366. spin_lock_irqsave(&tp->indirect_lock, flags);
  367. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  368. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  369. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  370. return val;
  371. }
  372. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  373. {
  374. unsigned long flags;
  375. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  376. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  377. TG3_64BIT_REG_LOW, val);
  378. return;
  379. }
  380. if (off == TG3_RX_STD_PROD_IDX_REG) {
  381. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  382. TG3_64BIT_REG_LOW, val);
  383. return;
  384. }
  385. spin_lock_irqsave(&tp->indirect_lock, flags);
  386. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  387. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  388. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  389. /* In indirect mode when disabling interrupts, we also need
  390. * to clear the interrupt bit in the GRC local ctrl register.
  391. */
  392. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  393. (val == 0x1)) {
  394. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  395. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  396. }
  397. }
  398. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  399. {
  400. unsigned long flags;
  401. u32 val;
  402. spin_lock_irqsave(&tp->indirect_lock, flags);
  403. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  404. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  405. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  406. return val;
  407. }
  408. /* usec_wait specifies the wait time in usec when writing to certain registers
  409. * where it is unsafe to read back the register without some delay.
  410. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  411. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  412. */
  413. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  414. {
  415. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  416. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  417. /* Non-posted methods */
  418. tp->write32(tp, off, val);
  419. else {
  420. /* Posted method */
  421. tg3_write32(tp, off, val);
  422. if (usec_wait)
  423. udelay(usec_wait);
  424. tp->read32(tp, off);
  425. }
  426. /* Wait again after the read for the posted method to guarantee that
  427. * the wait time is met.
  428. */
  429. if (usec_wait)
  430. udelay(usec_wait);
  431. }
  432. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  433. {
  434. tp->write32_mbox(tp, off, val);
  435. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  436. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  437. tp->read32_mbox(tp, off);
  438. }
  439. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  440. {
  441. void __iomem *mbox = tp->regs + off;
  442. writel(val, mbox);
  443. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  444. writel(val, mbox);
  445. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  446. readl(mbox);
  447. }
  448. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  449. {
  450. return (readl(tp->regs + off + GRCMBOX_BASE));
  451. }
  452. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  453. {
  454. writel(val, tp->regs + off + GRCMBOX_BASE);
  455. }
  456. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  457. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  458. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  459. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  460. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  461. #define tw32(reg, val) tp->write32(tp, reg, val)
  462. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  463. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  464. #define tr32(reg) tp->read32(tp, reg)
  465. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  466. {
  467. unsigned long flags;
  468. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  469. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  470. return;
  471. spin_lock_irqsave(&tp->indirect_lock, flags);
  472. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  473. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  474. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  475. /* Always leave this as zero. */
  476. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  477. } else {
  478. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  479. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  480. /* Always leave this as zero. */
  481. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  482. }
  483. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  484. }
  485. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  486. {
  487. unsigned long flags;
  488. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  489. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  490. *val = 0;
  491. return;
  492. }
  493. spin_lock_irqsave(&tp->indirect_lock, flags);
  494. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  495. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  496. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  497. /* Always leave this as zero. */
  498. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  499. } else {
  500. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  501. *val = tr32(TG3PCI_MEM_WIN_DATA);
  502. /* Always leave this as zero. */
  503. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  504. }
  505. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  506. }
  507. static void tg3_ape_lock_init(struct tg3 *tp)
  508. {
  509. int i;
  510. /* Make sure the driver hasn't any stale locks. */
  511. for (i = 0; i < 8; i++)
  512. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  513. APE_LOCK_GRANT_DRIVER);
  514. }
  515. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  516. {
  517. int i, off;
  518. int ret = 0;
  519. u32 status;
  520. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  521. return 0;
  522. switch (locknum) {
  523. case TG3_APE_LOCK_GRC:
  524. case TG3_APE_LOCK_MEM:
  525. break;
  526. default:
  527. return -EINVAL;
  528. }
  529. off = 4 * locknum;
  530. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  531. /* Wait for up to 1 millisecond to acquire lock. */
  532. for (i = 0; i < 100; i++) {
  533. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  534. if (status == APE_LOCK_GRANT_DRIVER)
  535. break;
  536. udelay(10);
  537. }
  538. if (status != APE_LOCK_GRANT_DRIVER) {
  539. /* Revoke the lock request. */
  540. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  541. APE_LOCK_GRANT_DRIVER);
  542. ret = -EBUSY;
  543. }
  544. return ret;
  545. }
  546. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  547. {
  548. int off;
  549. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  550. return;
  551. switch (locknum) {
  552. case TG3_APE_LOCK_GRC:
  553. case TG3_APE_LOCK_MEM:
  554. break;
  555. default:
  556. return;
  557. }
  558. off = 4 * locknum;
  559. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  560. }
  561. static void tg3_disable_ints(struct tg3 *tp)
  562. {
  563. int i;
  564. tw32(TG3PCI_MISC_HOST_CTRL,
  565. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  566. for (i = 0; i < tp->irq_max; i++)
  567. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  568. }
  569. static void tg3_enable_ints(struct tg3 *tp)
  570. {
  571. int i;
  572. tp->irq_sync = 0;
  573. wmb();
  574. tw32(TG3PCI_MISC_HOST_CTRL,
  575. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  576. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  577. for (i = 0; i < tp->irq_cnt; i++) {
  578. struct tg3_napi *tnapi = &tp->napi[i];
  579. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  580. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  581. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  582. tp->coal_now |= tnapi->coal_now;
  583. }
  584. /* Force an initial interrupt */
  585. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  586. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  587. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  588. else
  589. tw32(HOSTCC_MODE, tp->coal_now);
  590. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  591. }
  592. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  593. {
  594. struct tg3 *tp = tnapi->tp;
  595. struct tg3_hw_status *sblk = tnapi->hw_status;
  596. unsigned int work_exists = 0;
  597. /* check for phy events */
  598. if (!(tp->tg3_flags &
  599. (TG3_FLAG_USE_LINKCHG_REG |
  600. TG3_FLAG_POLL_SERDES))) {
  601. if (sblk->status & SD_STATUS_LINK_CHG)
  602. work_exists = 1;
  603. }
  604. /* check for RX/TX work to do */
  605. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  606. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  607. work_exists = 1;
  608. return work_exists;
  609. }
  610. /* tg3_int_reenable
  611. * similar to tg3_enable_ints, but it accurately determines whether there
  612. * is new work pending and can return without flushing the PIO write
  613. * which reenables interrupts
  614. */
  615. static void tg3_int_reenable(struct tg3_napi *tnapi)
  616. {
  617. struct tg3 *tp = tnapi->tp;
  618. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  619. mmiowb();
  620. /* When doing tagged status, this work check is unnecessary.
  621. * The last_tag we write above tells the chip which piece of
  622. * work we've completed.
  623. */
  624. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  625. tg3_has_work(tnapi))
  626. tw32(HOSTCC_MODE, tp->coalesce_mode |
  627. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  628. }
  629. static void tg3_napi_disable(struct tg3 *tp)
  630. {
  631. int i;
  632. for (i = tp->irq_cnt - 1; i >= 0; i--)
  633. napi_disable(&tp->napi[i].napi);
  634. }
  635. static void tg3_napi_enable(struct tg3 *tp)
  636. {
  637. int i;
  638. for (i = 0; i < tp->irq_cnt; i++)
  639. napi_enable(&tp->napi[i].napi);
  640. }
  641. static inline void tg3_netif_stop(struct tg3 *tp)
  642. {
  643. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  644. tg3_napi_disable(tp);
  645. netif_tx_disable(tp->dev);
  646. }
  647. static inline void tg3_netif_start(struct tg3 *tp)
  648. {
  649. /* NOTE: unconditional netif_tx_wake_all_queues is only
  650. * appropriate so long as all callers are assured to
  651. * have free tx slots (such as after tg3_init_hw)
  652. */
  653. netif_tx_wake_all_queues(tp->dev);
  654. tg3_napi_enable(tp);
  655. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  656. tg3_enable_ints(tp);
  657. }
  658. static void tg3_switch_clocks(struct tg3 *tp)
  659. {
  660. u32 clock_ctrl;
  661. u32 orig_clock_ctrl;
  662. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  663. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  664. return;
  665. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  666. orig_clock_ctrl = clock_ctrl;
  667. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  668. CLOCK_CTRL_CLKRUN_OENABLE |
  669. 0x1f);
  670. tp->pci_clock_ctrl = clock_ctrl;
  671. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  672. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  673. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  674. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  675. }
  676. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  677. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  678. clock_ctrl |
  679. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  680. 40);
  681. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  682. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  683. 40);
  684. }
  685. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  686. }
  687. #define PHY_BUSY_LOOPS 5000
  688. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  689. {
  690. u32 frame_val;
  691. unsigned int loops;
  692. int ret;
  693. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  694. tw32_f(MAC_MI_MODE,
  695. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  696. udelay(80);
  697. }
  698. *val = 0x0;
  699. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  700. MI_COM_PHY_ADDR_MASK);
  701. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  702. MI_COM_REG_ADDR_MASK);
  703. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  704. tw32_f(MAC_MI_COM, frame_val);
  705. loops = PHY_BUSY_LOOPS;
  706. while (loops != 0) {
  707. udelay(10);
  708. frame_val = tr32(MAC_MI_COM);
  709. if ((frame_val & MI_COM_BUSY) == 0) {
  710. udelay(5);
  711. frame_val = tr32(MAC_MI_COM);
  712. break;
  713. }
  714. loops -= 1;
  715. }
  716. ret = -EBUSY;
  717. if (loops != 0) {
  718. *val = frame_val & MI_COM_DATA_MASK;
  719. ret = 0;
  720. }
  721. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  722. tw32_f(MAC_MI_MODE, tp->mi_mode);
  723. udelay(80);
  724. }
  725. return ret;
  726. }
  727. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  728. {
  729. u32 frame_val;
  730. unsigned int loops;
  731. int ret;
  732. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  733. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  734. return 0;
  735. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  736. tw32_f(MAC_MI_MODE,
  737. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  738. udelay(80);
  739. }
  740. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  741. MI_COM_PHY_ADDR_MASK);
  742. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  743. MI_COM_REG_ADDR_MASK);
  744. frame_val |= (val & MI_COM_DATA_MASK);
  745. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  746. tw32_f(MAC_MI_COM, frame_val);
  747. loops = PHY_BUSY_LOOPS;
  748. while (loops != 0) {
  749. udelay(10);
  750. frame_val = tr32(MAC_MI_COM);
  751. if ((frame_val & MI_COM_BUSY) == 0) {
  752. udelay(5);
  753. frame_val = tr32(MAC_MI_COM);
  754. break;
  755. }
  756. loops -= 1;
  757. }
  758. ret = -EBUSY;
  759. if (loops != 0)
  760. ret = 0;
  761. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  762. tw32_f(MAC_MI_MODE, tp->mi_mode);
  763. udelay(80);
  764. }
  765. return ret;
  766. }
  767. static int tg3_bmcr_reset(struct tg3 *tp)
  768. {
  769. u32 phy_control;
  770. int limit, err;
  771. /* OK, reset it, and poll the BMCR_RESET bit until it
  772. * clears or we time out.
  773. */
  774. phy_control = BMCR_RESET;
  775. err = tg3_writephy(tp, MII_BMCR, phy_control);
  776. if (err != 0)
  777. return -EBUSY;
  778. limit = 5000;
  779. while (limit--) {
  780. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  781. if (err != 0)
  782. return -EBUSY;
  783. if ((phy_control & BMCR_RESET) == 0) {
  784. udelay(40);
  785. break;
  786. }
  787. udelay(10);
  788. }
  789. if (limit < 0)
  790. return -EBUSY;
  791. return 0;
  792. }
  793. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  794. {
  795. struct tg3 *tp = bp->priv;
  796. u32 val;
  797. spin_lock_bh(&tp->lock);
  798. if (tg3_readphy(tp, reg, &val))
  799. val = -EIO;
  800. spin_unlock_bh(&tp->lock);
  801. return val;
  802. }
  803. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  804. {
  805. struct tg3 *tp = bp->priv;
  806. u32 ret = 0;
  807. spin_lock_bh(&tp->lock);
  808. if (tg3_writephy(tp, reg, val))
  809. ret = -EIO;
  810. spin_unlock_bh(&tp->lock);
  811. return ret;
  812. }
  813. static int tg3_mdio_reset(struct mii_bus *bp)
  814. {
  815. return 0;
  816. }
  817. static void tg3_mdio_config_5785(struct tg3 *tp)
  818. {
  819. u32 val;
  820. struct phy_device *phydev;
  821. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  822. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  823. case PHY_ID_BCM50610:
  824. case PHY_ID_BCM50610M:
  825. val = MAC_PHYCFG2_50610_LED_MODES;
  826. break;
  827. case PHY_ID_BCMAC131:
  828. val = MAC_PHYCFG2_AC131_LED_MODES;
  829. break;
  830. case PHY_ID_RTL8211C:
  831. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  832. break;
  833. case PHY_ID_RTL8201E:
  834. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  835. break;
  836. default:
  837. return;
  838. }
  839. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  840. tw32(MAC_PHYCFG2, val);
  841. val = tr32(MAC_PHYCFG1);
  842. val &= ~(MAC_PHYCFG1_RGMII_INT |
  843. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  844. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  845. tw32(MAC_PHYCFG1, val);
  846. return;
  847. }
  848. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  849. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  850. MAC_PHYCFG2_FMODE_MASK_MASK |
  851. MAC_PHYCFG2_GMODE_MASK_MASK |
  852. MAC_PHYCFG2_ACT_MASK_MASK |
  853. MAC_PHYCFG2_QUAL_MASK_MASK |
  854. MAC_PHYCFG2_INBAND_ENABLE;
  855. tw32(MAC_PHYCFG2, val);
  856. val = tr32(MAC_PHYCFG1);
  857. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  858. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  859. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  860. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  861. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  862. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  863. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  864. }
  865. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  866. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  867. tw32(MAC_PHYCFG1, val);
  868. val = tr32(MAC_EXT_RGMII_MODE);
  869. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  870. MAC_RGMII_MODE_RX_QUALITY |
  871. MAC_RGMII_MODE_RX_ACTIVITY |
  872. MAC_RGMII_MODE_RX_ENG_DET |
  873. MAC_RGMII_MODE_TX_ENABLE |
  874. MAC_RGMII_MODE_TX_LOWPWR |
  875. MAC_RGMII_MODE_TX_RESET);
  876. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  877. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  878. val |= MAC_RGMII_MODE_RX_INT_B |
  879. MAC_RGMII_MODE_RX_QUALITY |
  880. MAC_RGMII_MODE_RX_ACTIVITY |
  881. MAC_RGMII_MODE_RX_ENG_DET;
  882. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  883. val |= MAC_RGMII_MODE_TX_ENABLE |
  884. MAC_RGMII_MODE_TX_LOWPWR |
  885. MAC_RGMII_MODE_TX_RESET;
  886. }
  887. tw32(MAC_EXT_RGMII_MODE, val);
  888. }
  889. static void tg3_mdio_start(struct tg3 *tp)
  890. {
  891. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  892. tw32_f(MAC_MI_MODE, tp->mi_mode);
  893. udelay(80);
  894. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  895. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  896. tg3_mdio_config_5785(tp);
  897. }
  898. static int tg3_mdio_init(struct tg3 *tp)
  899. {
  900. int i;
  901. u32 reg;
  902. struct phy_device *phydev;
  903. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  904. u32 funcnum, is_serdes;
  905. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  906. if (funcnum)
  907. tp->phy_addr = 2;
  908. else
  909. tp->phy_addr = 1;
  910. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  911. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  912. else
  913. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  914. TG3_CPMU_PHY_STRAP_IS_SERDES;
  915. if (is_serdes)
  916. tp->phy_addr += 7;
  917. } else
  918. tp->phy_addr = TG3_PHY_MII_ADDR;
  919. tg3_mdio_start(tp);
  920. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  921. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  922. return 0;
  923. tp->mdio_bus = mdiobus_alloc();
  924. if (tp->mdio_bus == NULL)
  925. return -ENOMEM;
  926. tp->mdio_bus->name = "tg3 mdio bus";
  927. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  928. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  929. tp->mdio_bus->priv = tp;
  930. tp->mdio_bus->parent = &tp->pdev->dev;
  931. tp->mdio_bus->read = &tg3_mdio_read;
  932. tp->mdio_bus->write = &tg3_mdio_write;
  933. tp->mdio_bus->reset = &tg3_mdio_reset;
  934. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  935. tp->mdio_bus->irq = &tp->mdio_irq[0];
  936. for (i = 0; i < PHY_MAX_ADDR; i++)
  937. tp->mdio_bus->irq[i] = PHY_POLL;
  938. /* The bus registration will look for all the PHYs on the mdio bus.
  939. * Unfortunately, it does not ensure the PHY is powered up before
  940. * accessing the PHY ID registers. A chip reset is the
  941. * quickest way to bring the device back to an operational state..
  942. */
  943. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  944. tg3_bmcr_reset(tp);
  945. i = mdiobus_register(tp->mdio_bus);
  946. if (i) {
  947. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  948. mdiobus_free(tp->mdio_bus);
  949. return i;
  950. }
  951. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  952. if (!phydev || !phydev->drv) {
  953. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  954. mdiobus_unregister(tp->mdio_bus);
  955. mdiobus_free(tp->mdio_bus);
  956. return -ENODEV;
  957. }
  958. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  959. case PHY_ID_BCM57780:
  960. phydev->interface = PHY_INTERFACE_MODE_GMII;
  961. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  962. break;
  963. case PHY_ID_BCM50610:
  964. case PHY_ID_BCM50610M:
  965. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  966. PHY_BRCM_RX_REFCLK_UNUSED |
  967. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  968. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  969. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  970. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  971. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  972. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  973. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  974. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  975. /* fallthru */
  976. case PHY_ID_RTL8211C:
  977. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  978. break;
  979. case PHY_ID_RTL8201E:
  980. case PHY_ID_BCMAC131:
  981. phydev->interface = PHY_INTERFACE_MODE_MII;
  982. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  983. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  984. break;
  985. }
  986. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  987. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  988. tg3_mdio_config_5785(tp);
  989. return 0;
  990. }
  991. static void tg3_mdio_fini(struct tg3 *tp)
  992. {
  993. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  994. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  995. mdiobus_unregister(tp->mdio_bus);
  996. mdiobus_free(tp->mdio_bus);
  997. }
  998. }
  999. /* tp->lock is held. */
  1000. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1001. {
  1002. u32 val;
  1003. val = tr32(GRC_RX_CPU_EVENT);
  1004. val |= GRC_RX_CPU_DRIVER_EVENT;
  1005. tw32_f(GRC_RX_CPU_EVENT, val);
  1006. tp->last_event_jiffies = jiffies;
  1007. }
  1008. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1009. /* tp->lock is held. */
  1010. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1011. {
  1012. int i;
  1013. unsigned int delay_cnt;
  1014. long time_remain;
  1015. /* If enough time has passed, no wait is necessary. */
  1016. time_remain = (long)(tp->last_event_jiffies + 1 +
  1017. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1018. (long)jiffies;
  1019. if (time_remain < 0)
  1020. return;
  1021. /* Check if we can shorten the wait time. */
  1022. delay_cnt = jiffies_to_usecs(time_remain);
  1023. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1024. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1025. delay_cnt = (delay_cnt >> 3) + 1;
  1026. for (i = 0; i < delay_cnt; i++) {
  1027. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1028. break;
  1029. udelay(8);
  1030. }
  1031. }
  1032. /* tp->lock is held. */
  1033. static void tg3_ump_link_report(struct tg3 *tp)
  1034. {
  1035. u32 reg;
  1036. u32 val;
  1037. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1038. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1039. return;
  1040. tg3_wait_for_event_ack(tp);
  1041. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1042. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1043. val = 0;
  1044. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1045. val = reg << 16;
  1046. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1047. val |= (reg & 0xffff);
  1048. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1049. val = 0;
  1050. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1051. val = reg << 16;
  1052. if (!tg3_readphy(tp, MII_LPA, &reg))
  1053. val |= (reg & 0xffff);
  1054. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1055. val = 0;
  1056. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1057. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1058. val = reg << 16;
  1059. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1060. val |= (reg & 0xffff);
  1061. }
  1062. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1063. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1064. val = reg << 16;
  1065. else
  1066. val = 0;
  1067. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1068. tg3_generate_fw_event(tp);
  1069. }
  1070. static void tg3_link_report(struct tg3 *tp)
  1071. {
  1072. if (!netif_carrier_ok(tp->dev)) {
  1073. netif_info(tp, link, tp->dev, "Link is down\n");
  1074. tg3_ump_link_report(tp);
  1075. } else if (netif_msg_link(tp)) {
  1076. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1077. (tp->link_config.active_speed == SPEED_1000 ?
  1078. 1000 :
  1079. (tp->link_config.active_speed == SPEED_100 ?
  1080. 100 : 10)),
  1081. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1082. "full" : "half"));
  1083. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1084. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1085. "on" : "off",
  1086. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1087. "on" : "off");
  1088. tg3_ump_link_report(tp);
  1089. }
  1090. }
  1091. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1092. {
  1093. u16 miireg;
  1094. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1095. miireg = ADVERTISE_PAUSE_CAP;
  1096. else if (flow_ctrl & FLOW_CTRL_TX)
  1097. miireg = ADVERTISE_PAUSE_ASYM;
  1098. else if (flow_ctrl & FLOW_CTRL_RX)
  1099. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1100. else
  1101. miireg = 0;
  1102. return miireg;
  1103. }
  1104. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1105. {
  1106. u16 miireg;
  1107. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1108. miireg = ADVERTISE_1000XPAUSE;
  1109. else if (flow_ctrl & FLOW_CTRL_TX)
  1110. miireg = ADVERTISE_1000XPSE_ASYM;
  1111. else if (flow_ctrl & FLOW_CTRL_RX)
  1112. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1113. else
  1114. miireg = 0;
  1115. return miireg;
  1116. }
  1117. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1118. {
  1119. u8 cap = 0;
  1120. if (lcladv & ADVERTISE_1000XPAUSE) {
  1121. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1122. if (rmtadv & LPA_1000XPAUSE)
  1123. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1124. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1125. cap = FLOW_CTRL_RX;
  1126. } else {
  1127. if (rmtadv & LPA_1000XPAUSE)
  1128. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1129. }
  1130. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1131. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1132. cap = FLOW_CTRL_TX;
  1133. }
  1134. return cap;
  1135. }
  1136. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1137. {
  1138. u8 autoneg;
  1139. u8 flowctrl = 0;
  1140. u32 old_rx_mode = tp->rx_mode;
  1141. u32 old_tx_mode = tp->tx_mode;
  1142. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1143. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1144. else
  1145. autoneg = tp->link_config.autoneg;
  1146. if (autoneg == AUTONEG_ENABLE &&
  1147. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1148. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1149. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1150. else
  1151. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1152. } else
  1153. flowctrl = tp->link_config.flowctrl;
  1154. tp->link_config.active_flowctrl = flowctrl;
  1155. if (flowctrl & FLOW_CTRL_RX)
  1156. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1157. else
  1158. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1159. if (old_rx_mode != tp->rx_mode)
  1160. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1161. if (flowctrl & FLOW_CTRL_TX)
  1162. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1163. else
  1164. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1165. if (old_tx_mode != tp->tx_mode)
  1166. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1167. }
  1168. static void tg3_adjust_link(struct net_device *dev)
  1169. {
  1170. u8 oldflowctrl, linkmesg = 0;
  1171. u32 mac_mode, lcl_adv, rmt_adv;
  1172. struct tg3 *tp = netdev_priv(dev);
  1173. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1174. spin_lock_bh(&tp->lock);
  1175. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1176. MAC_MODE_HALF_DUPLEX);
  1177. oldflowctrl = tp->link_config.active_flowctrl;
  1178. if (phydev->link) {
  1179. lcl_adv = 0;
  1180. rmt_adv = 0;
  1181. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1182. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1183. else if (phydev->speed == SPEED_1000 ||
  1184. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1185. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1186. else
  1187. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1188. if (phydev->duplex == DUPLEX_HALF)
  1189. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1190. else {
  1191. lcl_adv = tg3_advert_flowctrl_1000T(
  1192. tp->link_config.flowctrl);
  1193. if (phydev->pause)
  1194. rmt_adv = LPA_PAUSE_CAP;
  1195. if (phydev->asym_pause)
  1196. rmt_adv |= LPA_PAUSE_ASYM;
  1197. }
  1198. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1199. } else
  1200. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1201. if (mac_mode != tp->mac_mode) {
  1202. tp->mac_mode = mac_mode;
  1203. tw32_f(MAC_MODE, tp->mac_mode);
  1204. udelay(40);
  1205. }
  1206. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1207. if (phydev->speed == SPEED_10)
  1208. tw32(MAC_MI_STAT,
  1209. MAC_MI_STAT_10MBPS_MODE |
  1210. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1211. else
  1212. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1213. }
  1214. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1215. tw32(MAC_TX_LENGTHS,
  1216. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1217. (6 << TX_LENGTHS_IPG_SHIFT) |
  1218. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1219. else
  1220. tw32(MAC_TX_LENGTHS,
  1221. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1222. (6 << TX_LENGTHS_IPG_SHIFT) |
  1223. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1224. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1225. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1226. phydev->speed != tp->link_config.active_speed ||
  1227. phydev->duplex != tp->link_config.active_duplex ||
  1228. oldflowctrl != tp->link_config.active_flowctrl)
  1229. linkmesg = 1;
  1230. tp->link_config.active_speed = phydev->speed;
  1231. tp->link_config.active_duplex = phydev->duplex;
  1232. spin_unlock_bh(&tp->lock);
  1233. if (linkmesg)
  1234. tg3_link_report(tp);
  1235. }
  1236. static int tg3_phy_init(struct tg3 *tp)
  1237. {
  1238. struct phy_device *phydev;
  1239. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1240. return 0;
  1241. /* Bring the PHY back to a known state. */
  1242. tg3_bmcr_reset(tp);
  1243. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1244. /* Attach the MAC to the PHY. */
  1245. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1246. phydev->dev_flags, phydev->interface);
  1247. if (IS_ERR(phydev)) {
  1248. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1249. return PTR_ERR(phydev);
  1250. }
  1251. /* Mask with MAC supported features. */
  1252. switch (phydev->interface) {
  1253. case PHY_INTERFACE_MODE_GMII:
  1254. case PHY_INTERFACE_MODE_RGMII:
  1255. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1256. phydev->supported &= (PHY_GBIT_FEATURES |
  1257. SUPPORTED_Pause |
  1258. SUPPORTED_Asym_Pause);
  1259. break;
  1260. }
  1261. /* fallthru */
  1262. case PHY_INTERFACE_MODE_MII:
  1263. phydev->supported &= (PHY_BASIC_FEATURES |
  1264. SUPPORTED_Pause |
  1265. SUPPORTED_Asym_Pause);
  1266. break;
  1267. default:
  1268. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1269. return -EINVAL;
  1270. }
  1271. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1272. phydev->advertising = phydev->supported;
  1273. return 0;
  1274. }
  1275. static void tg3_phy_start(struct tg3 *tp)
  1276. {
  1277. struct phy_device *phydev;
  1278. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1279. return;
  1280. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1281. if (tp->link_config.phy_is_low_power) {
  1282. tp->link_config.phy_is_low_power = 0;
  1283. phydev->speed = tp->link_config.orig_speed;
  1284. phydev->duplex = tp->link_config.orig_duplex;
  1285. phydev->autoneg = tp->link_config.orig_autoneg;
  1286. phydev->advertising = tp->link_config.orig_advertising;
  1287. }
  1288. phy_start(phydev);
  1289. phy_start_aneg(phydev);
  1290. }
  1291. static void tg3_phy_stop(struct tg3 *tp)
  1292. {
  1293. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1294. return;
  1295. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1296. }
  1297. static void tg3_phy_fini(struct tg3 *tp)
  1298. {
  1299. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1300. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1301. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1302. }
  1303. }
  1304. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1305. {
  1306. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1307. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1308. }
  1309. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1310. {
  1311. u32 phytest;
  1312. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1313. u32 phy;
  1314. tg3_writephy(tp, MII_TG3_FET_TEST,
  1315. phytest | MII_TG3_FET_SHADOW_EN);
  1316. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1317. if (enable)
  1318. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1319. else
  1320. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1321. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1322. }
  1323. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1324. }
  1325. }
  1326. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1327. {
  1328. u32 reg;
  1329. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1330. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1331. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1332. return;
  1333. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1334. tg3_phy_fet_toggle_apd(tp, enable);
  1335. return;
  1336. }
  1337. reg = MII_TG3_MISC_SHDW_WREN |
  1338. MII_TG3_MISC_SHDW_SCR5_SEL |
  1339. MII_TG3_MISC_SHDW_SCR5_LPED |
  1340. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1341. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1342. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1343. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1344. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1345. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1346. reg = MII_TG3_MISC_SHDW_WREN |
  1347. MII_TG3_MISC_SHDW_APD_SEL |
  1348. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1349. if (enable)
  1350. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1351. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1352. }
  1353. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1354. {
  1355. u32 phy;
  1356. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1357. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1358. return;
  1359. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1360. u32 ephy;
  1361. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1362. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1363. tg3_writephy(tp, MII_TG3_FET_TEST,
  1364. ephy | MII_TG3_FET_SHADOW_EN);
  1365. if (!tg3_readphy(tp, reg, &phy)) {
  1366. if (enable)
  1367. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1368. else
  1369. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1370. tg3_writephy(tp, reg, phy);
  1371. }
  1372. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1373. }
  1374. } else {
  1375. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1376. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1377. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1378. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1379. if (enable)
  1380. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1381. else
  1382. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1383. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1384. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1385. }
  1386. }
  1387. }
  1388. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1389. {
  1390. u32 val;
  1391. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1392. return;
  1393. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1394. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1395. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1396. (val | (1 << 15) | (1 << 4)));
  1397. }
  1398. static void tg3_phy_apply_otp(struct tg3 *tp)
  1399. {
  1400. u32 otp, phy;
  1401. if (!tp->phy_otp)
  1402. return;
  1403. otp = tp->phy_otp;
  1404. /* Enable SM_DSP clock and tx 6dB coding. */
  1405. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1406. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1407. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1408. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1409. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1410. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1411. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1412. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1413. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1414. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1415. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1416. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1417. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1418. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1419. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1420. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1421. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1422. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1423. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1424. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1425. /* Turn off SM_DSP clock. */
  1426. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1427. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1428. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1429. }
  1430. static int tg3_wait_macro_done(struct tg3 *tp)
  1431. {
  1432. int limit = 100;
  1433. while (limit--) {
  1434. u32 tmp32;
  1435. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1436. if ((tmp32 & 0x1000) == 0)
  1437. break;
  1438. }
  1439. }
  1440. if (limit < 0)
  1441. return -EBUSY;
  1442. return 0;
  1443. }
  1444. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1445. {
  1446. static const u32 test_pat[4][6] = {
  1447. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1448. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1449. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1450. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1451. };
  1452. int chan;
  1453. for (chan = 0; chan < 4; chan++) {
  1454. int i;
  1455. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1456. (chan * 0x2000) | 0x0200);
  1457. tg3_writephy(tp, 0x16, 0x0002);
  1458. for (i = 0; i < 6; i++)
  1459. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1460. test_pat[chan][i]);
  1461. tg3_writephy(tp, 0x16, 0x0202);
  1462. if (tg3_wait_macro_done(tp)) {
  1463. *resetp = 1;
  1464. return -EBUSY;
  1465. }
  1466. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1467. (chan * 0x2000) | 0x0200);
  1468. tg3_writephy(tp, 0x16, 0x0082);
  1469. if (tg3_wait_macro_done(tp)) {
  1470. *resetp = 1;
  1471. return -EBUSY;
  1472. }
  1473. tg3_writephy(tp, 0x16, 0x0802);
  1474. if (tg3_wait_macro_done(tp)) {
  1475. *resetp = 1;
  1476. return -EBUSY;
  1477. }
  1478. for (i = 0; i < 6; i += 2) {
  1479. u32 low, high;
  1480. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1481. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1482. tg3_wait_macro_done(tp)) {
  1483. *resetp = 1;
  1484. return -EBUSY;
  1485. }
  1486. low &= 0x7fff;
  1487. high &= 0x000f;
  1488. if (low != test_pat[chan][i] ||
  1489. high != test_pat[chan][i+1]) {
  1490. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1491. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1492. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1493. return -EBUSY;
  1494. }
  1495. }
  1496. }
  1497. return 0;
  1498. }
  1499. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1500. {
  1501. int chan;
  1502. for (chan = 0; chan < 4; chan++) {
  1503. int i;
  1504. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1505. (chan * 0x2000) | 0x0200);
  1506. tg3_writephy(tp, 0x16, 0x0002);
  1507. for (i = 0; i < 6; i++)
  1508. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1509. tg3_writephy(tp, 0x16, 0x0202);
  1510. if (tg3_wait_macro_done(tp))
  1511. return -EBUSY;
  1512. }
  1513. return 0;
  1514. }
  1515. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1516. {
  1517. u32 reg32, phy9_orig;
  1518. int retries, do_phy_reset, err;
  1519. retries = 10;
  1520. do_phy_reset = 1;
  1521. do {
  1522. if (do_phy_reset) {
  1523. err = tg3_bmcr_reset(tp);
  1524. if (err)
  1525. return err;
  1526. do_phy_reset = 0;
  1527. }
  1528. /* Disable transmitter and interrupt. */
  1529. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1530. continue;
  1531. reg32 |= 0x3000;
  1532. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1533. /* Set full-duplex, 1000 mbps. */
  1534. tg3_writephy(tp, MII_BMCR,
  1535. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1536. /* Set to master mode. */
  1537. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1538. continue;
  1539. tg3_writephy(tp, MII_TG3_CTRL,
  1540. (MII_TG3_CTRL_AS_MASTER |
  1541. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1542. /* Enable SM_DSP_CLOCK and 6dB. */
  1543. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1544. /* Block the PHY control access. */
  1545. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1546. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1547. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1548. if (!err)
  1549. break;
  1550. } while (--retries);
  1551. err = tg3_phy_reset_chanpat(tp);
  1552. if (err)
  1553. return err;
  1554. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1555. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1556. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1557. tg3_writephy(tp, 0x16, 0x0000);
  1558. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1559. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1560. /* Set Extended packet length bit for jumbo frames */
  1561. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1562. } else {
  1563. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1564. }
  1565. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1566. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1567. reg32 &= ~0x3000;
  1568. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1569. } else if (!err)
  1570. err = -EBUSY;
  1571. return err;
  1572. }
  1573. /* This will reset the tigon3 PHY if there is no valid
  1574. * link unless the FORCE argument is non-zero.
  1575. */
  1576. static int tg3_phy_reset(struct tg3 *tp)
  1577. {
  1578. u32 cpmuctrl;
  1579. u32 phy_status;
  1580. int err;
  1581. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1582. u32 val;
  1583. val = tr32(GRC_MISC_CFG);
  1584. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1585. udelay(40);
  1586. }
  1587. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1588. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1589. if (err != 0)
  1590. return -EBUSY;
  1591. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1592. netif_carrier_off(tp->dev);
  1593. tg3_link_report(tp);
  1594. }
  1595. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1596. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1597. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1598. err = tg3_phy_reset_5703_4_5(tp);
  1599. if (err)
  1600. return err;
  1601. goto out;
  1602. }
  1603. cpmuctrl = 0;
  1604. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1605. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1606. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1607. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1608. tw32(TG3_CPMU_CTRL,
  1609. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1610. }
  1611. err = tg3_bmcr_reset(tp);
  1612. if (err)
  1613. return err;
  1614. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1615. u32 phy;
  1616. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1617. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1618. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1619. }
  1620. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1621. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1622. u32 val;
  1623. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1624. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1625. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1626. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1627. udelay(40);
  1628. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1629. }
  1630. }
  1631. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1632. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
  1633. return 0;
  1634. tg3_phy_apply_otp(tp);
  1635. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1636. tg3_phy_toggle_apd(tp, true);
  1637. else
  1638. tg3_phy_toggle_apd(tp, false);
  1639. out:
  1640. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1641. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1642. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1643. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1644. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1645. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1646. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1647. }
  1648. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1649. tg3_writephy(tp, 0x1c, 0x8d68);
  1650. tg3_writephy(tp, 0x1c, 0x8d68);
  1651. }
  1652. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1653. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1654. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1655. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1656. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1657. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1658. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1659. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1660. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1661. } else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1662. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1663. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1664. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1665. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1666. tg3_writephy(tp, MII_TG3_TEST1,
  1667. MII_TG3_TEST1_TRIM_EN | 0x4);
  1668. } else
  1669. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1670. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1671. }
  1672. /* Set Extended packet length bit (bit 14) on all chips that */
  1673. /* support jumbo frames */
  1674. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1675. /* Cannot do read-modify-write on 5401 */
  1676. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1677. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1678. u32 phy_reg;
  1679. /* Set bit 14 with read-modify-write to preserve other bits */
  1680. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1681. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1682. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1683. }
  1684. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1685. * jumbo frames transmission.
  1686. */
  1687. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1688. u32 phy_reg;
  1689. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1690. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1691. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1692. }
  1693. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1694. /* adjust output voltage */
  1695. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1696. }
  1697. tg3_phy_toggle_automdix(tp, 1);
  1698. tg3_phy_set_wirespeed(tp);
  1699. return 0;
  1700. }
  1701. static void tg3_frob_aux_power(struct tg3 *tp)
  1702. {
  1703. struct tg3 *tp_peer = tp;
  1704. /* The GPIOs do something completely different on 57765. */
  1705. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1706. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1707. return;
  1708. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1709. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1710. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1711. struct net_device *dev_peer;
  1712. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1713. /* remove_one() may have been run on the peer. */
  1714. if (!dev_peer)
  1715. tp_peer = tp;
  1716. else
  1717. tp_peer = netdev_priv(dev_peer);
  1718. }
  1719. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1720. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1721. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1722. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1723. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1724. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1725. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1726. (GRC_LCLCTRL_GPIO_OE0 |
  1727. GRC_LCLCTRL_GPIO_OE1 |
  1728. GRC_LCLCTRL_GPIO_OE2 |
  1729. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1730. GRC_LCLCTRL_GPIO_OUTPUT1),
  1731. 100);
  1732. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1733. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1734. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1735. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1736. GRC_LCLCTRL_GPIO_OE1 |
  1737. GRC_LCLCTRL_GPIO_OE2 |
  1738. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1739. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1740. tp->grc_local_ctrl;
  1741. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1742. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1743. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1744. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1745. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1746. } else {
  1747. u32 no_gpio2;
  1748. u32 grc_local_ctrl = 0;
  1749. if (tp_peer != tp &&
  1750. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1751. return;
  1752. /* Workaround to prevent overdrawing Amps. */
  1753. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1754. ASIC_REV_5714) {
  1755. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1756. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1757. grc_local_ctrl, 100);
  1758. }
  1759. /* On 5753 and variants, GPIO2 cannot be used. */
  1760. no_gpio2 = tp->nic_sram_data_cfg &
  1761. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1762. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1763. GRC_LCLCTRL_GPIO_OE1 |
  1764. GRC_LCLCTRL_GPIO_OE2 |
  1765. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1766. GRC_LCLCTRL_GPIO_OUTPUT2;
  1767. if (no_gpio2) {
  1768. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1769. GRC_LCLCTRL_GPIO_OUTPUT2);
  1770. }
  1771. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1772. grc_local_ctrl, 100);
  1773. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1774. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1775. grc_local_ctrl, 100);
  1776. if (!no_gpio2) {
  1777. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1778. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1779. grc_local_ctrl, 100);
  1780. }
  1781. }
  1782. } else {
  1783. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1784. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1785. if (tp_peer != tp &&
  1786. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1787. return;
  1788. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1789. (GRC_LCLCTRL_GPIO_OE1 |
  1790. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1791. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1792. GRC_LCLCTRL_GPIO_OE1, 100);
  1793. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1794. (GRC_LCLCTRL_GPIO_OE1 |
  1795. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1796. }
  1797. }
  1798. }
  1799. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1800. {
  1801. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1802. return 1;
  1803. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1804. if (speed != SPEED_10)
  1805. return 1;
  1806. } else if (speed == SPEED_10)
  1807. return 1;
  1808. return 0;
  1809. }
  1810. static int tg3_setup_phy(struct tg3 *, int);
  1811. #define RESET_KIND_SHUTDOWN 0
  1812. #define RESET_KIND_INIT 1
  1813. #define RESET_KIND_SUSPEND 2
  1814. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1815. static int tg3_halt_cpu(struct tg3 *, u32);
  1816. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1817. {
  1818. u32 val;
  1819. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1820. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1821. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1822. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1823. sg_dig_ctrl |=
  1824. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1825. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1826. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1827. }
  1828. return;
  1829. }
  1830. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1831. tg3_bmcr_reset(tp);
  1832. val = tr32(GRC_MISC_CFG);
  1833. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1834. udelay(40);
  1835. return;
  1836. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1837. u32 phytest;
  1838. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1839. u32 phy;
  1840. tg3_writephy(tp, MII_ADVERTISE, 0);
  1841. tg3_writephy(tp, MII_BMCR,
  1842. BMCR_ANENABLE | BMCR_ANRESTART);
  1843. tg3_writephy(tp, MII_TG3_FET_TEST,
  1844. phytest | MII_TG3_FET_SHADOW_EN);
  1845. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1846. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1847. tg3_writephy(tp,
  1848. MII_TG3_FET_SHDW_AUXMODE4,
  1849. phy);
  1850. }
  1851. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1852. }
  1853. return;
  1854. } else if (do_low_power) {
  1855. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1856. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1857. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1858. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1859. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1860. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1861. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1862. }
  1863. /* The PHY should not be powered down on some chips because
  1864. * of bugs.
  1865. */
  1866. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1867. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1868. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1869. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1870. return;
  1871. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1872. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1873. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1874. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1875. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1876. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1877. }
  1878. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1879. }
  1880. /* tp->lock is held. */
  1881. static int tg3_nvram_lock(struct tg3 *tp)
  1882. {
  1883. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1884. int i;
  1885. if (tp->nvram_lock_cnt == 0) {
  1886. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1887. for (i = 0; i < 8000; i++) {
  1888. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1889. break;
  1890. udelay(20);
  1891. }
  1892. if (i == 8000) {
  1893. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1894. return -ENODEV;
  1895. }
  1896. }
  1897. tp->nvram_lock_cnt++;
  1898. }
  1899. return 0;
  1900. }
  1901. /* tp->lock is held. */
  1902. static void tg3_nvram_unlock(struct tg3 *tp)
  1903. {
  1904. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1905. if (tp->nvram_lock_cnt > 0)
  1906. tp->nvram_lock_cnt--;
  1907. if (tp->nvram_lock_cnt == 0)
  1908. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1909. }
  1910. }
  1911. /* tp->lock is held. */
  1912. static void tg3_enable_nvram_access(struct tg3 *tp)
  1913. {
  1914. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1915. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1916. u32 nvaccess = tr32(NVRAM_ACCESS);
  1917. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1918. }
  1919. }
  1920. /* tp->lock is held. */
  1921. static void tg3_disable_nvram_access(struct tg3 *tp)
  1922. {
  1923. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1924. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1925. u32 nvaccess = tr32(NVRAM_ACCESS);
  1926. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1927. }
  1928. }
  1929. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1930. u32 offset, u32 *val)
  1931. {
  1932. u32 tmp;
  1933. int i;
  1934. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1935. return -EINVAL;
  1936. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1937. EEPROM_ADDR_DEVID_MASK |
  1938. EEPROM_ADDR_READ);
  1939. tw32(GRC_EEPROM_ADDR,
  1940. tmp |
  1941. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1942. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1943. EEPROM_ADDR_ADDR_MASK) |
  1944. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1945. for (i = 0; i < 1000; i++) {
  1946. tmp = tr32(GRC_EEPROM_ADDR);
  1947. if (tmp & EEPROM_ADDR_COMPLETE)
  1948. break;
  1949. msleep(1);
  1950. }
  1951. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1952. return -EBUSY;
  1953. tmp = tr32(GRC_EEPROM_DATA);
  1954. /*
  1955. * The data will always be opposite the native endian
  1956. * format. Perform a blind byteswap to compensate.
  1957. */
  1958. *val = swab32(tmp);
  1959. return 0;
  1960. }
  1961. #define NVRAM_CMD_TIMEOUT 10000
  1962. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1963. {
  1964. int i;
  1965. tw32(NVRAM_CMD, nvram_cmd);
  1966. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1967. udelay(10);
  1968. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1969. udelay(10);
  1970. break;
  1971. }
  1972. }
  1973. if (i == NVRAM_CMD_TIMEOUT)
  1974. return -EBUSY;
  1975. return 0;
  1976. }
  1977. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1978. {
  1979. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1980. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1981. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1982. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1983. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1984. addr = ((addr / tp->nvram_pagesize) <<
  1985. ATMEL_AT45DB0X1B_PAGE_POS) +
  1986. (addr % tp->nvram_pagesize);
  1987. return addr;
  1988. }
  1989. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1990. {
  1991. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1992. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1993. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1994. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1995. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1996. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1997. tp->nvram_pagesize) +
  1998. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1999. return addr;
  2000. }
  2001. /* NOTE: Data read in from NVRAM is byteswapped according to
  2002. * the byteswapping settings for all other register accesses.
  2003. * tg3 devices are BE devices, so on a BE machine, the data
  2004. * returned will be exactly as it is seen in NVRAM. On a LE
  2005. * machine, the 32-bit value will be byteswapped.
  2006. */
  2007. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2008. {
  2009. int ret;
  2010. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2011. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2012. offset = tg3_nvram_phys_addr(tp, offset);
  2013. if (offset > NVRAM_ADDR_MSK)
  2014. return -EINVAL;
  2015. ret = tg3_nvram_lock(tp);
  2016. if (ret)
  2017. return ret;
  2018. tg3_enable_nvram_access(tp);
  2019. tw32(NVRAM_ADDR, offset);
  2020. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2021. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2022. if (ret == 0)
  2023. *val = tr32(NVRAM_RDDATA);
  2024. tg3_disable_nvram_access(tp);
  2025. tg3_nvram_unlock(tp);
  2026. return ret;
  2027. }
  2028. /* Ensures NVRAM data is in bytestream format. */
  2029. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2030. {
  2031. u32 v;
  2032. int res = tg3_nvram_read(tp, offset, &v);
  2033. if (!res)
  2034. *val = cpu_to_be32(v);
  2035. return res;
  2036. }
  2037. /* tp->lock is held. */
  2038. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2039. {
  2040. u32 addr_high, addr_low;
  2041. int i;
  2042. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2043. tp->dev->dev_addr[1]);
  2044. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2045. (tp->dev->dev_addr[3] << 16) |
  2046. (tp->dev->dev_addr[4] << 8) |
  2047. (tp->dev->dev_addr[5] << 0));
  2048. for (i = 0; i < 4; i++) {
  2049. if (i == 1 && skip_mac_1)
  2050. continue;
  2051. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2052. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2053. }
  2054. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2055. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2056. for (i = 0; i < 12; i++) {
  2057. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2058. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2059. }
  2060. }
  2061. addr_high = (tp->dev->dev_addr[0] +
  2062. tp->dev->dev_addr[1] +
  2063. tp->dev->dev_addr[2] +
  2064. tp->dev->dev_addr[3] +
  2065. tp->dev->dev_addr[4] +
  2066. tp->dev->dev_addr[5]) &
  2067. TX_BACKOFF_SEED_MASK;
  2068. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2069. }
  2070. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2071. {
  2072. u32 misc_host_ctrl;
  2073. bool device_should_wake, do_low_power;
  2074. /* Make sure register accesses (indirect or otherwise)
  2075. * will function correctly.
  2076. */
  2077. pci_write_config_dword(tp->pdev,
  2078. TG3PCI_MISC_HOST_CTRL,
  2079. tp->misc_host_ctrl);
  2080. switch (state) {
  2081. case PCI_D0:
  2082. pci_enable_wake(tp->pdev, state, false);
  2083. pci_set_power_state(tp->pdev, PCI_D0);
  2084. /* Switch out of Vaux if it is a NIC */
  2085. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2086. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2087. return 0;
  2088. case PCI_D1:
  2089. case PCI_D2:
  2090. case PCI_D3hot:
  2091. break;
  2092. default:
  2093. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2094. state);
  2095. return -EINVAL;
  2096. }
  2097. /* Restore the CLKREQ setting. */
  2098. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2099. u16 lnkctl;
  2100. pci_read_config_word(tp->pdev,
  2101. tp->pcie_cap + PCI_EXP_LNKCTL,
  2102. &lnkctl);
  2103. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2104. pci_write_config_word(tp->pdev,
  2105. tp->pcie_cap + PCI_EXP_LNKCTL,
  2106. lnkctl);
  2107. }
  2108. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2109. tw32(TG3PCI_MISC_HOST_CTRL,
  2110. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2111. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2112. device_may_wakeup(&tp->pdev->dev) &&
  2113. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2114. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2115. do_low_power = false;
  2116. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2117. !tp->link_config.phy_is_low_power) {
  2118. struct phy_device *phydev;
  2119. u32 phyid, advertising;
  2120. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2121. tp->link_config.phy_is_low_power = 1;
  2122. tp->link_config.orig_speed = phydev->speed;
  2123. tp->link_config.orig_duplex = phydev->duplex;
  2124. tp->link_config.orig_autoneg = phydev->autoneg;
  2125. tp->link_config.orig_advertising = phydev->advertising;
  2126. advertising = ADVERTISED_TP |
  2127. ADVERTISED_Pause |
  2128. ADVERTISED_Autoneg |
  2129. ADVERTISED_10baseT_Half;
  2130. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2131. device_should_wake) {
  2132. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2133. advertising |=
  2134. ADVERTISED_100baseT_Half |
  2135. ADVERTISED_100baseT_Full |
  2136. ADVERTISED_10baseT_Full;
  2137. else
  2138. advertising |= ADVERTISED_10baseT_Full;
  2139. }
  2140. phydev->advertising = advertising;
  2141. phy_start_aneg(phydev);
  2142. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2143. if (phyid != PHY_ID_BCMAC131) {
  2144. phyid &= PHY_BCM_OUI_MASK;
  2145. if (phyid == PHY_BCM_OUI_1 ||
  2146. phyid == PHY_BCM_OUI_2 ||
  2147. phyid == PHY_BCM_OUI_3)
  2148. do_low_power = true;
  2149. }
  2150. }
  2151. } else {
  2152. do_low_power = true;
  2153. if (tp->link_config.phy_is_low_power == 0) {
  2154. tp->link_config.phy_is_low_power = 1;
  2155. tp->link_config.orig_speed = tp->link_config.speed;
  2156. tp->link_config.orig_duplex = tp->link_config.duplex;
  2157. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2158. }
  2159. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2160. tp->link_config.speed = SPEED_10;
  2161. tp->link_config.duplex = DUPLEX_HALF;
  2162. tp->link_config.autoneg = AUTONEG_ENABLE;
  2163. tg3_setup_phy(tp, 0);
  2164. }
  2165. }
  2166. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2167. u32 val;
  2168. val = tr32(GRC_VCPU_EXT_CTRL);
  2169. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2170. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2171. int i;
  2172. u32 val;
  2173. for (i = 0; i < 200; i++) {
  2174. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2175. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2176. break;
  2177. msleep(1);
  2178. }
  2179. }
  2180. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2181. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2182. WOL_DRV_STATE_SHUTDOWN |
  2183. WOL_DRV_WOL |
  2184. WOL_SET_MAGIC_PKT);
  2185. if (device_should_wake) {
  2186. u32 mac_mode;
  2187. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2188. if (do_low_power) {
  2189. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2190. udelay(40);
  2191. }
  2192. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2193. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2194. else
  2195. mac_mode = MAC_MODE_PORT_MODE_MII;
  2196. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2197. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2198. ASIC_REV_5700) {
  2199. u32 speed = (tp->tg3_flags &
  2200. TG3_FLAG_WOL_SPEED_100MB) ?
  2201. SPEED_100 : SPEED_10;
  2202. if (tg3_5700_link_polarity(tp, speed))
  2203. mac_mode |= MAC_MODE_LINK_POLARITY;
  2204. else
  2205. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2206. }
  2207. } else {
  2208. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2209. }
  2210. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2211. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2212. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2213. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2214. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2215. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2216. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2217. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2218. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2219. mac_mode |= tp->mac_mode &
  2220. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2221. if (mac_mode & MAC_MODE_APE_TX_EN)
  2222. mac_mode |= MAC_MODE_TDE_ENABLE;
  2223. }
  2224. tw32_f(MAC_MODE, mac_mode);
  2225. udelay(100);
  2226. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2227. udelay(10);
  2228. }
  2229. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2230. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2231. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2232. u32 base_val;
  2233. base_val = tp->pci_clock_ctrl;
  2234. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2235. CLOCK_CTRL_TXCLK_DISABLE);
  2236. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2237. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2238. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2239. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2240. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2241. /* do nothing */
  2242. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2243. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2244. u32 newbits1, newbits2;
  2245. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2246. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2247. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2248. CLOCK_CTRL_TXCLK_DISABLE |
  2249. CLOCK_CTRL_ALTCLK);
  2250. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2251. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2252. newbits1 = CLOCK_CTRL_625_CORE;
  2253. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2254. } else {
  2255. newbits1 = CLOCK_CTRL_ALTCLK;
  2256. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2257. }
  2258. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2259. 40);
  2260. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2261. 40);
  2262. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2263. u32 newbits3;
  2264. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2265. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2266. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2267. CLOCK_CTRL_TXCLK_DISABLE |
  2268. CLOCK_CTRL_44MHZ_CORE);
  2269. } else {
  2270. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2271. }
  2272. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2273. tp->pci_clock_ctrl | newbits3, 40);
  2274. }
  2275. }
  2276. if (!(device_should_wake) &&
  2277. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2278. tg3_power_down_phy(tp, do_low_power);
  2279. tg3_frob_aux_power(tp);
  2280. /* Workaround for unstable PLL clock */
  2281. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2282. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2283. u32 val = tr32(0x7d00);
  2284. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2285. tw32(0x7d00, val);
  2286. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2287. int err;
  2288. err = tg3_nvram_lock(tp);
  2289. tg3_halt_cpu(tp, RX_CPU_BASE);
  2290. if (!err)
  2291. tg3_nvram_unlock(tp);
  2292. }
  2293. }
  2294. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2295. if (device_should_wake)
  2296. pci_enable_wake(tp->pdev, state, true);
  2297. /* Finally, set the new power state. */
  2298. pci_set_power_state(tp->pdev, state);
  2299. return 0;
  2300. }
  2301. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2302. {
  2303. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2304. case MII_TG3_AUX_STAT_10HALF:
  2305. *speed = SPEED_10;
  2306. *duplex = DUPLEX_HALF;
  2307. break;
  2308. case MII_TG3_AUX_STAT_10FULL:
  2309. *speed = SPEED_10;
  2310. *duplex = DUPLEX_FULL;
  2311. break;
  2312. case MII_TG3_AUX_STAT_100HALF:
  2313. *speed = SPEED_100;
  2314. *duplex = DUPLEX_HALF;
  2315. break;
  2316. case MII_TG3_AUX_STAT_100FULL:
  2317. *speed = SPEED_100;
  2318. *duplex = DUPLEX_FULL;
  2319. break;
  2320. case MII_TG3_AUX_STAT_1000HALF:
  2321. *speed = SPEED_1000;
  2322. *duplex = DUPLEX_HALF;
  2323. break;
  2324. case MII_TG3_AUX_STAT_1000FULL:
  2325. *speed = SPEED_1000;
  2326. *duplex = DUPLEX_FULL;
  2327. break;
  2328. default:
  2329. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2330. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2331. SPEED_10;
  2332. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2333. DUPLEX_HALF;
  2334. break;
  2335. }
  2336. *speed = SPEED_INVALID;
  2337. *duplex = DUPLEX_INVALID;
  2338. break;
  2339. }
  2340. }
  2341. static void tg3_phy_copper_begin(struct tg3 *tp)
  2342. {
  2343. u32 new_adv;
  2344. int i;
  2345. if (tp->link_config.phy_is_low_power) {
  2346. /* Entering low power mode. Disable gigabit and
  2347. * 100baseT advertisements.
  2348. */
  2349. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2350. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2351. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2352. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2353. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2354. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2355. } else if (tp->link_config.speed == SPEED_INVALID) {
  2356. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2357. tp->link_config.advertising &=
  2358. ~(ADVERTISED_1000baseT_Half |
  2359. ADVERTISED_1000baseT_Full);
  2360. new_adv = ADVERTISE_CSMA;
  2361. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2362. new_adv |= ADVERTISE_10HALF;
  2363. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2364. new_adv |= ADVERTISE_10FULL;
  2365. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2366. new_adv |= ADVERTISE_100HALF;
  2367. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2368. new_adv |= ADVERTISE_100FULL;
  2369. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2370. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2371. if (tp->link_config.advertising &
  2372. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2373. new_adv = 0;
  2374. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2375. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2376. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2377. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2378. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2379. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2380. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2381. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2382. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2383. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2384. } else {
  2385. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2386. }
  2387. } else {
  2388. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2389. new_adv |= ADVERTISE_CSMA;
  2390. /* Asking for a specific link mode. */
  2391. if (tp->link_config.speed == SPEED_1000) {
  2392. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2393. if (tp->link_config.duplex == DUPLEX_FULL)
  2394. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2395. else
  2396. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2397. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2398. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2399. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2400. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2401. } else {
  2402. if (tp->link_config.speed == SPEED_100) {
  2403. if (tp->link_config.duplex == DUPLEX_FULL)
  2404. new_adv |= ADVERTISE_100FULL;
  2405. else
  2406. new_adv |= ADVERTISE_100HALF;
  2407. } else {
  2408. if (tp->link_config.duplex == DUPLEX_FULL)
  2409. new_adv |= ADVERTISE_10FULL;
  2410. else
  2411. new_adv |= ADVERTISE_10HALF;
  2412. }
  2413. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2414. new_adv = 0;
  2415. }
  2416. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2417. }
  2418. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2419. tp->link_config.speed != SPEED_INVALID) {
  2420. u32 bmcr, orig_bmcr;
  2421. tp->link_config.active_speed = tp->link_config.speed;
  2422. tp->link_config.active_duplex = tp->link_config.duplex;
  2423. bmcr = 0;
  2424. switch (tp->link_config.speed) {
  2425. default:
  2426. case SPEED_10:
  2427. break;
  2428. case SPEED_100:
  2429. bmcr |= BMCR_SPEED100;
  2430. break;
  2431. case SPEED_1000:
  2432. bmcr |= TG3_BMCR_SPEED1000;
  2433. break;
  2434. }
  2435. if (tp->link_config.duplex == DUPLEX_FULL)
  2436. bmcr |= BMCR_FULLDPLX;
  2437. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2438. (bmcr != orig_bmcr)) {
  2439. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2440. for (i = 0; i < 1500; i++) {
  2441. u32 tmp;
  2442. udelay(10);
  2443. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2444. tg3_readphy(tp, MII_BMSR, &tmp))
  2445. continue;
  2446. if (!(tmp & BMSR_LSTATUS)) {
  2447. udelay(40);
  2448. break;
  2449. }
  2450. }
  2451. tg3_writephy(tp, MII_BMCR, bmcr);
  2452. udelay(40);
  2453. }
  2454. } else {
  2455. tg3_writephy(tp, MII_BMCR,
  2456. BMCR_ANENABLE | BMCR_ANRESTART);
  2457. }
  2458. }
  2459. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2460. {
  2461. int err;
  2462. /* Turn off tap power management. */
  2463. /* Set Extended packet length bit */
  2464. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2465. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2466. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2467. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2468. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2469. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2470. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2471. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2472. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2473. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2474. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2475. udelay(40);
  2476. return err;
  2477. }
  2478. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2479. {
  2480. u32 adv_reg, all_mask = 0;
  2481. if (mask & ADVERTISED_10baseT_Half)
  2482. all_mask |= ADVERTISE_10HALF;
  2483. if (mask & ADVERTISED_10baseT_Full)
  2484. all_mask |= ADVERTISE_10FULL;
  2485. if (mask & ADVERTISED_100baseT_Half)
  2486. all_mask |= ADVERTISE_100HALF;
  2487. if (mask & ADVERTISED_100baseT_Full)
  2488. all_mask |= ADVERTISE_100FULL;
  2489. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2490. return 0;
  2491. if ((adv_reg & all_mask) != all_mask)
  2492. return 0;
  2493. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2494. u32 tg3_ctrl;
  2495. all_mask = 0;
  2496. if (mask & ADVERTISED_1000baseT_Half)
  2497. all_mask |= ADVERTISE_1000HALF;
  2498. if (mask & ADVERTISED_1000baseT_Full)
  2499. all_mask |= ADVERTISE_1000FULL;
  2500. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2501. return 0;
  2502. if ((tg3_ctrl & all_mask) != all_mask)
  2503. return 0;
  2504. }
  2505. return 1;
  2506. }
  2507. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2508. {
  2509. u32 curadv, reqadv;
  2510. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2511. return 1;
  2512. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2513. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2514. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2515. if (curadv != reqadv)
  2516. return 0;
  2517. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2518. tg3_readphy(tp, MII_LPA, rmtadv);
  2519. } else {
  2520. /* Reprogram the advertisement register, even if it
  2521. * does not affect the current link. If the link
  2522. * gets renegotiated in the future, we can save an
  2523. * additional renegotiation cycle by advertising
  2524. * it correctly in the first place.
  2525. */
  2526. if (curadv != reqadv) {
  2527. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2528. ADVERTISE_PAUSE_ASYM);
  2529. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2530. }
  2531. }
  2532. return 1;
  2533. }
  2534. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2535. {
  2536. int current_link_up;
  2537. u32 bmsr, dummy;
  2538. u32 lcl_adv, rmt_adv;
  2539. u16 current_speed;
  2540. u8 current_duplex;
  2541. int i, err;
  2542. tw32(MAC_EVENT, 0);
  2543. tw32_f(MAC_STATUS,
  2544. (MAC_STATUS_SYNC_CHANGED |
  2545. MAC_STATUS_CFG_CHANGED |
  2546. MAC_STATUS_MI_COMPLETION |
  2547. MAC_STATUS_LNKSTATE_CHANGED));
  2548. udelay(40);
  2549. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2550. tw32_f(MAC_MI_MODE,
  2551. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2552. udelay(80);
  2553. }
  2554. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2555. /* Some third-party PHYs need to be reset on link going
  2556. * down.
  2557. */
  2558. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2559. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2560. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2561. netif_carrier_ok(tp->dev)) {
  2562. tg3_readphy(tp, MII_BMSR, &bmsr);
  2563. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2564. !(bmsr & BMSR_LSTATUS))
  2565. force_reset = 1;
  2566. }
  2567. if (force_reset)
  2568. tg3_phy_reset(tp);
  2569. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2570. tg3_readphy(tp, MII_BMSR, &bmsr);
  2571. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2572. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2573. bmsr = 0;
  2574. if (!(bmsr & BMSR_LSTATUS)) {
  2575. err = tg3_init_5401phy_dsp(tp);
  2576. if (err)
  2577. return err;
  2578. tg3_readphy(tp, MII_BMSR, &bmsr);
  2579. for (i = 0; i < 1000; i++) {
  2580. udelay(10);
  2581. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2582. (bmsr & BMSR_LSTATUS)) {
  2583. udelay(40);
  2584. break;
  2585. }
  2586. }
  2587. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2588. TG3_PHY_REV_BCM5401_B0 &&
  2589. !(bmsr & BMSR_LSTATUS) &&
  2590. tp->link_config.active_speed == SPEED_1000) {
  2591. err = tg3_phy_reset(tp);
  2592. if (!err)
  2593. err = tg3_init_5401phy_dsp(tp);
  2594. if (err)
  2595. return err;
  2596. }
  2597. }
  2598. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2599. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2600. /* 5701 {A0,B0} CRC bug workaround */
  2601. tg3_writephy(tp, 0x15, 0x0a75);
  2602. tg3_writephy(tp, 0x1c, 0x8c68);
  2603. tg3_writephy(tp, 0x1c, 0x8d68);
  2604. tg3_writephy(tp, 0x1c, 0x8c68);
  2605. }
  2606. /* Clear pending interrupts... */
  2607. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2608. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2609. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2610. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2611. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2612. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2613. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2614. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2615. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2616. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2617. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2618. else
  2619. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2620. }
  2621. current_link_up = 0;
  2622. current_speed = SPEED_INVALID;
  2623. current_duplex = DUPLEX_INVALID;
  2624. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2625. u32 val;
  2626. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2627. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2628. if (!(val & (1 << 10))) {
  2629. val |= (1 << 10);
  2630. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2631. goto relink;
  2632. }
  2633. }
  2634. bmsr = 0;
  2635. for (i = 0; i < 100; i++) {
  2636. tg3_readphy(tp, MII_BMSR, &bmsr);
  2637. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2638. (bmsr & BMSR_LSTATUS))
  2639. break;
  2640. udelay(40);
  2641. }
  2642. if (bmsr & BMSR_LSTATUS) {
  2643. u32 aux_stat, bmcr;
  2644. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2645. for (i = 0; i < 2000; i++) {
  2646. udelay(10);
  2647. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2648. aux_stat)
  2649. break;
  2650. }
  2651. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2652. &current_speed,
  2653. &current_duplex);
  2654. bmcr = 0;
  2655. for (i = 0; i < 200; i++) {
  2656. tg3_readphy(tp, MII_BMCR, &bmcr);
  2657. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2658. continue;
  2659. if (bmcr && bmcr != 0x7fff)
  2660. break;
  2661. udelay(10);
  2662. }
  2663. lcl_adv = 0;
  2664. rmt_adv = 0;
  2665. tp->link_config.active_speed = current_speed;
  2666. tp->link_config.active_duplex = current_duplex;
  2667. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2668. if ((bmcr & BMCR_ANENABLE) &&
  2669. tg3_copper_is_advertising_all(tp,
  2670. tp->link_config.advertising)) {
  2671. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2672. &rmt_adv))
  2673. current_link_up = 1;
  2674. }
  2675. } else {
  2676. if (!(bmcr & BMCR_ANENABLE) &&
  2677. tp->link_config.speed == current_speed &&
  2678. tp->link_config.duplex == current_duplex &&
  2679. tp->link_config.flowctrl ==
  2680. tp->link_config.active_flowctrl) {
  2681. current_link_up = 1;
  2682. }
  2683. }
  2684. if (current_link_up == 1 &&
  2685. tp->link_config.active_duplex == DUPLEX_FULL)
  2686. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2687. }
  2688. relink:
  2689. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2690. u32 tmp;
  2691. tg3_phy_copper_begin(tp);
  2692. tg3_readphy(tp, MII_BMSR, &tmp);
  2693. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2694. (tmp & BMSR_LSTATUS))
  2695. current_link_up = 1;
  2696. }
  2697. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2698. if (current_link_up == 1) {
  2699. if (tp->link_config.active_speed == SPEED_100 ||
  2700. tp->link_config.active_speed == SPEED_10)
  2701. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2702. else
  2703. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2704. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2705. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2706. else
  2707. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2708. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2709. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2710. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2711. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2712. if (current_link_up == 1 &&
  2713. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2714. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2715. else
  2716. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2717. }
  2718. /* ??? Without this setting Netgear GA302T PHY does not
  2719. * ??? send/receive packets...
  2720. */
  2721. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2722. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2723. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2724. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2725. udelay(80);
  2726. }
  2727. tw32_f(MAC_MODE, tp->mac_mode);
  2728. udelay(40);
  2729. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2730. /* Polled via timer. */
  2731. tw32_f(MAC_EVENT, 0);
  2732. } else {
  2733. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2734. }
  2735. udelay(40);
  2736. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2737. current_link_up == 1 &&
  2738. tp->link_config.active_speed == SPEED_1000 &&
  2739. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2740. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2741. udelay(120);
  2742. tw32_f(MAC_STATUS,
  2743. (MAC_STATUS_SYNC_CHANGED |
  2744. MAC_STATUS_CFG_CHANGED));
  2745. udelay(40);
  2746. tg3_write_mem(tp,
  2747. NIC_SRAM_FIRMWARE_MBOX,
  2748. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2749. }
  2750. /* Prevent send BD corruption. */
  2751. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2752. u16 oldlnkctl, newlnkctl;
  2753. pci_read_config_word(tp->pdev,
  2754. tp->pcie_cap + PCI_EXP_LNKCTL,
  2755. &oldlnkctl);
  2756. if (tp->link_config.active_speed == SPEED_100 ||
  2757. tp->link_config.active_speed == SPEED_10)
  2758. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2759. else
  2760. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2761. if (newlnkctl != oldlnkctl)
  2762. pci_write_config_word(tp->pdev,
  2763. tp->pcie_cap + PCI_EXP_LNKCTL,
  2764. newlnkctl);
  2765. }
  2766. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2767. if (current_link_up)
  2768. netif_carrier_on(tp->dev);
  2769. else
  2770. netif_carrier_off(tp->dev);
  2771. tg3_link_report(tp);
  2772. }
  2773. return 0;
  2774. }
  2775. struct tg3_fiber_aneginfo {
  2776. int state;
  2777. #define ANEG_STATE_UNKNOWN 0
  2778. #define ANEG_STATE_AN_ENABLE 1
  2779. #define ANEG_STATE_RESTART_INIT 2
  2780. #define ANEG_STATE_RESTART 3
  2781. #define ANEG_STATE_DISABLE_LINK_OK 4
  2782. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2783. #define ANEG_STATE_ABILITY_DETECT 6
  2784. #define ANEG_STATE_ACK_DETECT_INIT 7
  2785. #define ANEG_STATE_ACK_DETECT 8
  2786. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2787. #define ANEG_STATE_COMPLETE_ACK 10
  2788. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2789. #define ANEG_STATE_IDLE_DETECT 12
  2790. #define ANEG_STATE_LINK_OK 13
  2791. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2792. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2793. u32 flags;
  2794. #define MR_AN_ENABLE 0x00000001
  2795. #define MR_RESTART_AN 0x00000002
  2796. #define MR_AN_COMPLETE 0x00000004
  2797. #define MR_PAGE_RX 0x00000008
  2798. #define MR_NP_LOADED 0x00000010
  2799. #define MR_TOGGLE_TX 0x00000020
  2800. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2801. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2802. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2803. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2804. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2805. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2806. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2807. #define MR_TOGGLE_RX 0x00002000
  2808. #define MR_NP_RX 0x00004000
  2809. #define MR_LINK_OK 0x80000000
  2810. unsigned long link_time, cur_time;
  2811. u32 ability_match_cfg;
  2812. int ability_match_count;
  2813. char ability_match, idle_match, ack_match;
  2814. u32 txconfig, rxconfig;
  2815. #define ANEG_CFG_NP 0x00000080
  2816. #define ANEG_CFG_ACK 0x00000040
  2817. #define ANEG_CFG_RF2 0x00000020
  2818. #define ANEG_CFG_RF1 0x00000010
  2819. #define ANEG_CFG_PS2 0x00000001
  2820. #define ANEG_CFG_PS1 0x00008000
  2821. #define ANEG_CFG_HD 0x00004000
  2822. #define ANEG_CFG_FD 0x00002000
  2823. #define ANEG_CFG_INVAL 0x00001f06
  2824. };
  2825. #define ANEG_OK 0
  2826. #define ANEG_DONE 1
  2827. #define ANEG_TIMER_ENAB 2
  2828. #define ANEG_FAILED -1
  2829. #define ANEG_STATE_SETTLE_TIME 10000
  2830. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2831. struct tg3_fiber_aneginfo *ap)
  2832. {
  2833. u16 flowctrl;
  2834. unsigned long delta;
  2835. u32 rx_cfg_reg;
  2836. int ret;
  2837. if (ap->state == ANEG_STATE_UNKNOWN) {
  2838. ap->rxconfig = 0;
  2839. ap->link_time = 0;
  2840. ap->cur_time = 0;
  2841. ap->ability_match_cfg = 0;
  2842. ap->ability_match_count = 0;
  2843. ap->ability_match = 0;
  2844. ap->idle_match = 0;
  2845. ap->ack_match = 0;
  2846. }
  2847. ap->cur_time++;
  2848. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2849. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2850. if (rx_cfg_reg != ap->ability_match_cfg) {
  2851. ap->ability_match_cfg = rx_cfg_reg;
  2852. ap->ability_match = 0;
  2853. ap->ability_match_count = 0;
  2854. } else {
  2855. if (++ap->ability_match_count > 1) {
  2856. ap->ability_match = 1;
  2857. ap->ability_match_cfg = rx_cfg_reg;
  2858. }
  2859. }
  2860. if (rx_cfg_reg & ANEG_CFG_ACK)
  2861. ap->ack_match = 1;
  2862. else
  2863. ap->ack_match = 0;
  2864. ap->idle_match = 0;
  2865. } else {
  2866. ap->idle_match = 1;
  2867. ap->ability_match_cfg = 0;
  2868. ap->ability_match_count = 0;
  2869. ap->ability_match = 0;
  2870. ap->ack_match = 0;
  2871. rx_cfg_reg = 0;
  2872. }
  2873. ap->rxconfig = rx_cfg_reg;
  2874. ret = ANEG_OK;
  2875. switch (ap->state) {
  2876. case ANEG_STATE_UNKNOWN:
  2877. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2878. ap->state = ANEG_STATE_AN_ENABLE;
  2879. /* fallthru */
  2880. case ANEG_STATE_AN_ENABLE:
  2881. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2882. if (ap->flags & MR_AN_ENABLE) {
  2883. ap->link_time = 0;
  2884. ap->cur_time = 0;
  2885. ap->ability_match_cfg = 0;
  2886. ap->ability_match_count = 0;
  2887. ap->ability_match = 0;
  2888. ap->idle_match = 0;
  2889. ap->ack_match = 0;
  2890. ap->state = ANEG_STATE_RESTART_INIT;
  2891. } else {
  2892. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2893. }
  2894. break;
  2895. case ANEG_STATE_RESTART_INIT:
  2896. ap->link_time = ap->cur_time;
  2897. ap->flags &= ~(MR_NP_LOADED);
  2898. ap->txconfig = 0;
  2899. tw32(MAC_TX_AUTO_NEG, 0);
  2900. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2901. tw32_f(MAC_MODE, tp->mac_mode);
  2902. udelay(40);
  2903. ret = ANEG_TIMER_ENAB;
  2904. ap->state = ANEG_STATE_RESTART;
  2905. /* fallthru */
  2906. case ANEG_STATE_RESTART:
  2907. delta = ap->cur_time - ap->link_time;
  2908. if (delta > ANEG_STATE_SETTLE_TIME)
  2909. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2910. else
  2911. ret = ANEG_TIMER_ENAB;
  2912. break;
  2913. case ANEG_STATE_DISABLE_LINK_OK:
  2914. ret = ANEG_DONE;
  2915. break;
  2916. case ANEG_STATE_ABILITY_DETECT_INIT:
  2917. ap->flags &= ~(MR_TOGGLE_TX);
  2918. ap->txconfig = ANEG_CFG_FD;
  2919. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2920. if (flowctrl & ADVERTISE_1000XPAUSE)
  2921. ap->txconfig |= ANEG_CFG_PS1;
  2922. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2923. ap->txconfig |= ANEG_CFG_PS2;
  2924. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2925. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2926. tw32_f(MAC_MODE, tp->mac_mode);
  2927. udelay(40);
  2928. ap->state = ANEG_STATE_ABILITY_DETECT;
  2929. break;
  2930. case ANEG_STATE_ABILITY_DETECT:
  2931. if (ap->ability_match != 0 && ap->rxconfig != 0)
  2932. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2933. break;
  2934. case ANEG_STATE_ACK_DETECT_INIT:
  2935. ap->txconfig |= ANEG_CFG_ACK;
  2936. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2937. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2938. tw32_f(MAC_MODE, tp->mac_mode);
  2939. udelay(40);
  2940. ap->state = ANEG_STATE_ACK_DETECT;
  2941. /* fallthru */
  2942. case ANEG_STATE_ACK_DETECT:
  2943. if (ap->ack_match != 0) {
  2944. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2945. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2946. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2947. } else {
  2948. ap->state = ANEG_STATE_AN_ENABLE;
  2949. }
  2950. } else if (ap->ability_match != 0 &&
  2951. ap->rxconfig == 0) {
  2952. ap->state = ANEG_STATE_AN_ENABLE;
  2953. }
  2954. break;
  2955. case ANEG_STATE_COMPLETE_ACK_INIT:
  2956. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2957. ret = ANEG_FAILED;
  2958. break;
  2959. }
  2960. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2961. MR_LP_ADV_HALF_DUPLEX |
  2962. MR_LP_ADV_SYM_PAUSE |
  2963. MR_LP_ADV_ASYM_PAUSE |
  2964. MR_LP_ADV_REMOTE_FAULT1 |
  2965. MR_LP_ADV_REMOTE_FAULT2 |
  2966. MR_LP_ADV_NEXT_PAGE |
  2967. MR_TOGGLE_RX |
  2968. MR_NP_RX);
  2969. if (ap->rxconfig & ANEG_CFG_FD)
  2970. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2971. if (ap->rxconfig & ANEG_CFG_HD)
  2972. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2973. if (ap->rxconfig & ANEG_CFG_PS1)
  2974. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2975. if (ap->rxconfig & ANEG_CFG_PS2)
  2976. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2977. if (ap->rxconfig & ANEG_CFG_RF1)
  2978. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2979. if (ap->rxconfig & ANEG_CFG_RF2)
  2980. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2981. if (ap->rxconfig & ANEG_CFG_NP)
  2982. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2983. ap->link_time = ap->cur_time;
  2984. ap->flags ^= (MR_TOGGLE_TX);
  2985. if (ap->rxconfig & 0x0008)
  2986. ap->flags |= MR_TOGGLE_RX;
  2987. if (ap->rxconfig & ANEG_CFG_NP)
  2988. ap->flags |= MR_NP_RX;
  2989. ap->flags |= MR_PAGE_RX;
  2990. ap->state = ANEG_STATE_COMPLETE_ACK;
  2991. ret = ANEG_TIMER_ENAB;
  2992. break;
  2993. case ANEG_STATE_COMPLETE_ACK:
  2994. if (ap->ability_match != 0 &&
  2995. ap->rxconfig == 0) {
  2996. ap->state = ANEG_STATE_AN_ENABLE;
  2997. break;
  2998. }
  2999. delta = ap->cur_time - ap->link_time;
  3000. if (delta > ANEG_STATE_SETTLE_TIME) {
  3001. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3002. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3003. } else {
  3004. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3005. !(ap->flags & MR_NP_RX)) {
  3006. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3007. } else {
  3008. ret = ANEG_FAILED;
  3009. }
  3010. }
  3011. }
  3012. break;
  3013. case ANEG_STATE_IDLE_DETECT_INIT:
  3014. ap->link_time = ap->cur_time;
  3015. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3016. tw32_f(MAC_MODE, tp->mac_mode);
  3017. udelay(40);
  3018. ap->state = ANEG_STATE_IDLE_DETECT;
  3019. ret = ANEG_TIMER_ENAB;
  3020. break;
  3021. case ANEG_STATE_IDLE_DETECT:
  3022. if (ap->ability_match != 0 &&
  3023. ap->rxconfig == 0) {
  3024. ap->state = ANEG_STATE_AN_ENABLE;
  3025. break;
  3026. }
  3027. delta = ap->cur_time - ap->link_time;
  3028. if (delta > ANEG_STATE_SETTLE_TIME) {
  3029. /* XXX another gem from the Broadcom driver :( */
  3030. ap->state = ANEG_STATE_LINK_OK;
  3031. }
  3032. break;
  3033. case ANEG_STATE_LINK_OK:
  3034. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3035. ret = ANEG_DONE;
  3036. break;
  3037. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3038. /* ??? unimplemented */
  3039. break;
  3040. case ANEG_STATE_NEXT_PAGE_WAIT:
  3041. /* ??? unimplemented */
  3042. break;
  3043. default:
  3044. ret = ANEG_FAILED;
  3045. break;
  3046. }
  3047. return ret;
  3048. }
  3049. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3050. {
  3051. int res = 0;
  3052. struct tg3_fiber_aneginfo aninfo;
  3053. int status = ANEG_FAILED;
  3054. unsigned int tick;
  3055. u32 tmp;
  3056. tw32_f(MAC_TX_AUTO_NEG, 0);
  3057. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3058. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3059. udelay(40);
  3060. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3061. udelay(40);
  3062. memset(&aninfo, 0, sizeof(aninfo));
  3063. aninfo.flags |= MR_AN_ENABLE;
  3064. aninfo.state = ANEG_STATE_UNKNOWN;
  3065. aninfo.cur_time = 0;
  3066. tick = 0;
  3067. while (++tick < 195000) {
  3068. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3069. if (status == ANEG_DONE || status == ANEG_FAILED)
  3070. break;
  3071. udelay(1);
  3072. }
  3073. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3074. tw32_f(MAC_MODE, tp->mac_mode);
  3075. udelay(40);
  3076. *txflags = aninfo.txconfig;
  3077. *rxflags = aninfo.flags;
  3078. if (status == ANEG_DONE &&
  3079. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3080. MR_LP_ADV_FULL_DUPLEX)))
  3081. res = 1;
  3082. return res;
  3083. }
  3084. static void tg3_init_bcm8002(struct tg3 *tp)
  3085. {
  3086. u32 mac_status = tr32(MAC_STATUS);
  3087. int i;
  3088. /* Reset when initting first time or we have a link. */
  3089. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3090. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3091. return;
  3092. /* Set PLL lock range. */
  3093. tg3_writephy(tp, 0x16, 0x8007);
  3094. /* SW reset */
  3095. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3096. /* Wait for reset to complete. */
  3097. /* XXX schedule_timeout() ... */
  3098. for (i = 0; i < 500; i++)
  3099. udelay(10);
  3100. /* Config mode; select PMA/Ch 1 regs. */
  3101. tg3_writephy(tp, 0x10, 0x8411);
  3102. /* Enable auto-lock and comdet, select txclk for tx. */
  3103. tg3_writephy(tp, 0x11, 0x0a10);
  3104. tg3_writephy(tp, 0x18, 0x00a0);
  3105. tg3_writephy(tp, 0x16, 0x41ff);
  3106. /* Assert and deassert POR. */
  3107. tg3_writephy(tp, 0x13, 0x0400);
  3108. udelay(40);
  3109. tg3_writephy(tp, 0x13, 0x0000);
  3110. tg3_writephy(tp, 0x11, 0x0a50);
  3111. udelay(40);
  3112. tg3_writephy(tp, 0x11, 0x0a10);
  3113. /* Wait for signal to stabilize */
  3114. /* XXX schedule_timeout() ... */
  3115. for (i = 0; i < 15000; i++)
  3116. udelay(10);
  3117. /* Deselect the channel register so we can read the PHYID
  3118. * later.
  3119. */
  3120. tg3_writephy(tp, 0x10, 0x8011);
  3121. }
  3122. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3123. {
  3124. u16 flowctrl;
  3125. u32 sg_dig_ctrl, sg_dig_status;
  3126. u32 serdes_cfg, expected_sg_dig_ctrl;
  3127. int workaround, port_a;
  3128. int current_link_up;
  3129. serdes_cfg = 0;
  3130. expected_sg_dig_ctrl = 0;
  3131. workaround = 0;
  3132. port_a = 1;
  3133. current_link_up = 0;
  3134. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3135. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3136. workaround = 1;
  3137. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3138. port_a = 0;
  3139. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3140. /* preserve bits 20-23 for voltage regulator */
  3141. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3142. }
  3143. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3144. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3145. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3146. if (workaround) {
  3147. u32 val = serdes_cfg;
  3148. if (port_a)
  3149. val |= 0xc010000;
  3150. else
  3151. val |= 0x4010000;
  3152. tw32_f(MAC_SERDES_CFG, val);
  3153. }
  3154. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3155. }
  3156. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3157. tg3_setup_flow_control(tp, 0, 0);
  3158. current_link_up = 1;
  3159. }
  3160. goto out;
  3161. }
  3162. /* Want auto-negotiation. */
  3163. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3164. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3165. if (flowctrl & ADVERTISE_1000XPAUSE)
  3166. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3167. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3168. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3169. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3170. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3171. tp->serdes_counter &&
  3172. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3173. MAC_STATUS_RCVD_CFG)) ==
  3174. MAC_STATUS_PCS_SYNCED)) {
  3175. tp->serdes_counter--;
  3176. current_link_up = 1;
  3177. goto out;
  3178. }
  3179. restart_autoneg:
  3180. if (workaround)
  3181. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3182. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3183. udelay(5);
  3184. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3185. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3186. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3187. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3188. MAC_STATUS_SIGNAL_DET)) {
  3189. sg_dig_status = tr32(SG_DIG_STATUS);
  3190. mac_status = tr32(MAC_STATUS);
  3191. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3192. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3193. u32 local_adv = 0, remote_adv = 0;
  3194. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3195. local_adv |= ADVERTISE_1000XPAUSE;
  3196. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3197. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3198. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3199. remote_adv |= LPA_1000XPAUSE;
  3200. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3201. remote_adv |= LPA_1000XPAUSE_ASYM;
  3202. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3203. current_link_up = 1;
  3204. tp->serdes_counter = 0;
  3205. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3206. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3207. if (tp->serdes_counter)
  3208. tp->serdes_counter--;
  3209. else {
  3210. if (workaround) {
  3211. u32 val = serdes_cfg;
  3212. if (port_a)
  3213. val |= 0xc010000;
  3214. else
  3215. val |= 0x4010000;
  3216. tw32_f(MAC_SERDES_CFG, val);
  3217. }
  3218. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3219. udelay(40);
  3220. /* Link parallel detection - link is up */
  3221. /* only if we have PCS_SYNC and not */
  3222. /* receiving config code words */
  3223. mac_status = tr32(MAC_STATUS);
  3224. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3225. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3226. tg3_setup_flow_control(tp, 0, 0);
  3227. current_link_up = 1;
  3228. tp->tg3_flags2 |=
  3229. TG3_FLG2_PARALLEL_DETECT;
  3230. tp->serdes_counter =
  3231. SERDES_PARALLEL_DET_TIMEOUT;
  3232. } else
  3233. goto restart_autoneg;
  3234. }
  3235. }
  3236. } else {
  3237. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3238. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3239. }
  3240. out:
  3241. return current_link_up;
  3242. }
  3243. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3244. {
  3245. int current_link_up = 0;
  3246. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3247. goto out;
  3248. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3249. u32 txflags, rxflags;
  3250. int i;
  3251. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3252. u32 local_adv = 0, remote_adv = 0;
  3253. if (txflags & ANEG_CFG_PS1)
  3254. local_adv |= ADVERTISE_1000XPAUSE;
  3255. if (txflags & ANEG_CFG_PS2)
  3256. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3257. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3258. remote_adv |= LPA_1000XPAUSE;
  3259. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3260. remote_adv |= LPA_1000XPAUSE_ASYM;
  3261. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3262. current_link_up = 1;
  3263. }
  3264. for (i = 0; i < 30; i++) {
  3265. udelay(20);
  3266. tw32_f(MAC_STATUS,
  3267. (MAC_STATUS_SYNC_CHANGED |
  3268. MAC_STATUS_CFG_CHANGED));
  3269. udelay(40);
  3270. if ((tr32(MAC_STATUS) &
  3271. (MAC_STATUS_SYNC_CHANGED |
  3272. MAC_STATUS_CFG_CHANGED)) == 0)
  3273. break;
  3274. }
  3275. mac_status = tr32(MAC_STATUS);
  3276. if (current_link_up == 0 &&
  3277. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3278. !(mac_status & MAC_STATUS_RCVD_CFG))
  3279. current_link_up = 1;
  3280. } else {
  3281. tg3_setup_flow_control(tp, 0, 0);
  3282. /* Forcing 1000FD link up. */
  3283. current_link_up = 1;
  3284. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3285. udelay(40);
  3286. tw32_f(MAC_MODE, tp->mac_mode);
  3287. udelay(40);
  3288. }
  3289. out:
  3290. return current_link_up;
  3291. }
  3292. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3293. {
  3294. u32 orig_pause_cfg;
  3295. u16 orig_active_speed;
  3296. u8 orig_active_duplex;
  3297. u32 mac_status;
  3298. int current_link_up;
  3299. int i;
  3300. orig_pause_cfg = tp->link_config.active_flowctrl;
  3301. orig_active_speed = tp->link_config.active_speed;
  3302. orig_active_duplex = tp->link_config.active_duplex;
  3303. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3304. netif_carrier_ok(tp->dev) &&
  3305. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3306. mac_status = tr32(MAC_STATUS);
  3307. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3308. MAC_STATUS_SIGNAL_DET |
  3309. MAC_STATUS_CFG_CHANGED |
  3310. MAC_STATUS_RCVD_CFG);
  3311. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3312. MAC_STATUS_SIGNAL_DET)) {
  3313. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3314. MAC_STATUS_CFG_CHANGED));
  3315. return 0;
  3316. }
  3317. }
  3318. tw32_f(MAC_TX_AUTO_NEG, 0);
  3319. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3320. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3321. tw32_f(MAC_MODE, tp->mac_mode);
  3322. udelay(40);
  3323. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3324. tg3_init_bcm8002(tp);
  3325. /* Enable link change event even when serdes polling. */
  3326. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3327. udelay(40);
  3328. current_link_up = 0;
  3329. mac_status = tr32(MAC_STATUS);
  3330. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3331. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3332. else
  3333. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3334. tp->napi[0].hw_status->status =
  3335. (SD_STATUS_UPDATED |
  3336. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3337. for (i = 0; i < 100; i++) {
  3338. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3339. MAC_STATUS_CFG_CHANGED));
  3340. udelay(5);
  3341. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3342. MAC_STATUS_CFG_CHANGED |
  3343. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3344. break;
  3345. }
  3346. mac_status = tr32(MAC_STATUS);
  3347. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3348. current_link_up = 0;
  3349. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3350. tp->serdes_counter == 0) {
  3351. tw32_f(MAC_MODE, (tp->mac_mode |
  3352. MAC_MODE_SEND_CONFIGS));
  3353. udelay(1);
  3354. tw32_f(MAC_MODE, tp->mac_mode);
  3355. }
  3356. }
  3357. if (current_link_up == 1) {
  3358. tp->link_config.active_speed = SPEED_1000;
  3359. tp->link_config.active_duplex = DUPLEX_FULL;
  3360. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3361. LED_CTRL_LNKLED_OVERRIDE |
  3362. LED_CTRL_1000MBPS_ON));
  3363. } else {
  3364. tp->link_config.active_speed = SPEED_INVALID;
  3365. tp->link_config.active_duplex = DUPLEX_INVALID;
  3366. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3367. LED_CTRL_LNKLED_OVERRIDE |
  3368. LED_CTRL_TRAFFIC_OVERRIDE));
  3369. }
  3370. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3371. if (current_link_up)
  3372. netif_carrier_on(tp->dev);
  3373. else
  3374. netif_carrier_off(tp->dev);
  3375. tg3_link_report(tp);
  3376. } else {
  3377. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3378. if (orig_pause_cfg != now_pause_cfg ||
  3379. orig_active_speed != tp->link_config.active_speed ||
  3380. orig_active_duplex != tp->link_config.active_duplex)
  3381. tg3_link_report(tp);
  3382. }
  3383. return 0;
  3384. }
  3385. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3386. {
  3387. int current_link_up, err = 0;
  3388. u32 bmsr, bmcr;
  3389. u16 current_speed;
  3390. u8 current_duplex;
  3391. u32 local_adv, remote_adv;
  3392. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3393. tw32_f(MAC_MODE, tp->mac_mode);
  3394. udelay(40);
  3395. tw32(MAC_EVENT, 0);
  3396. tw32_f(MAC_STATUS,
  3397. (MAC_STATUS_SYNC_CHANGED |
  3398. MAC_STATUS_CFG_CHANGED |
  3399. MAC_STATUS_MI_COMPLETION |
  3400. MAC_STATUS_LNKSTATE_CHANGED));
  3401. udelay(40);
  3402. if (force_reset)
  3403. tg3_phy_reset(tp);
  3404. current_link_up = 0;
  3405. current_speed = SPEED_INVALID;
  3406. current_duplex = DUPLEX_INVALID;
  3407. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3408. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3409. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3410. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3411. bmsr |= BMSR_LSTATUS;
  3412. else
  3413. bmsr &= ~BMSR_LSTATUS;
  3414. }
  3415. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3416. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3417. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3418. /* do nothing, just check for link up at the end */
  3419. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3420. u32 adv, new_adv;
  3421. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3422. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3423. ADVERTISE_1000XPAUSE |
  3424. ADVERTISE_1000XPSE_ASYM |
  3425. ADVERTISE_SLCT);
  3426. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3427. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3428. new_adv |= ADVERTISE_1000XHALF;
  3429. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3430. new_adv |= ADVERTISE_1000XFULL;
  3431. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3432. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3433. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3434. tg3_writephy(tp, MII_BMCR, bmcr);
  3435. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3436. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3437. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3438. return err;
  3439. }
  3440. } else {
  3441. u32 new_bmcr;
  3442. bmcr &= ~BMCR_SPEED1000;
  3443. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3444. if (tp->link_config.duplex == DUPLEX_FULL)
  3445. new_bmcr |= BMCR_FULLDPLX;
  3446. if (new_bmcr != bmcr) {
  3447. /* BMCR_SPEED1000 is a reserved bit that needs
  3448. * to be set on write.
  3449. */
  3450. new_bmcr |= BMCR_SPEED1000;
  3451. /* Force a linkdown */
  3452. if (netif_carrier_ok(tp->dev)) {
  3453. u32 adv;
  3454. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3455. adv &= ~(ADVERTISE_1000XFULL |
  3456. ADVERTISE_1000XHALF |
  3457. ADVERTISE_SLCT);
  3458. tg3_writephy(tp, MII_ADVERTISE, adv);
  3459. tg3_writephy(tp, MII_BMCR, bmcr |
  3460. BMCR_ANRESTART |
  3461. BMCR_ANENABLE);
  3462. udelay(10);
  3463. netif_carrier_off(tp->dev);
  3464. }
  3465. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3466. bmcr = new_bmcr;
  3467. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3468. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3469. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3470. ASIC_REV_5714) {
  3471. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3472. bmsr |= BMSR_LSTATUS;
  3473. else
  3474. bmsr &= ~BMSR_LSTATUS;
  3475. }
  3476. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3477. }
  3478. }
  3479. if (bmsr & BMSR_LSTATUS) {
  3480. current_speed = SPEED_1000;
  3481. current_link_up = 1;
  3482. if (bmcr & BMCR_FULLDPLX)
  3483. current_duplex = DUPLEX_FULL;
  3484. else
  3485. current_duplex = DUPLEX_HALF;
  3486. local_adv = 0;
  3487. remote_adv = 0;
  3488. if (bmcr & BMCR_ANENABLE) {
  3489. u32 common;
  3490. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3491. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3492. common = local_adv & remote_adv;
  3493. if (common & (ADVERTISE_1000XHALF |
  3494. ADVERTISE_1000XFULL)) {
  3495. if (common & ADVERTISE_1000XFULL)
  3496. current_duplex = DUPLEX_FULL;
  3497. else
  3498. current_duplex = DUPLEX_HALF;
  3499. } else {
  3500. current_link_up = 0;
  3501. }
  3502. }
  3503. }
  3504. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3505. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3506. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3507. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3508. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3509. tw32_f(MAC_MODE, tp->mac_mode);
  3510. udelay(40);
  3511. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3512. tp->link_config.active_speed = current_speed;
  3513. tp->link_config.active_duplex = current_duplex;
  3514. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3515. if (current_link_up)
  3516. netif_carrier_on(tp->dev);
  3517. else {
  3518. netif_carrier_off(tp->dev);
  3519. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3520. }
  3521. tg3_link_report(tp);
  3522. }
  3523. return err;
  3524. }
  3525. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3526. {
  3527. if (tp->serdes_counter) {
  3528. /* Give autoneg time to complete. */
  3529. tp->serdes_counter--;
  3530. return;
  3531. }
  3532. if (!netif_carrier_ok(tp->dev) &&
  3533. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3534. u32 bmcr;
  3535. tg3_readphy(tp, MII_BMCR, &bmcr);
  3536. if (bmcr & BMCR_ANENABLE) {
  3537. u32 phy1, phy2;
  3538. /* Select shadow register 0x1f */
  3539. tg3_writephy(tp, 0x1c, 0x7c00);
  3540. tg3_readphy(tp, 0x1c, &phy1);
  3541. /* Select expansion interrupt status register */
  3542. tg3_writephy(tp, 0x17, 0x0f01);
  3543. tg3_readphy(tp, 0x15, &phy2);
  3544. tg3_readphy(tp, 0x15, &phy2);
  3545. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3546. /* We have signal detect and not receiving
  3547. * config code words, link is up by parallel
  3548. * detection.
  3549. */
  3550. bmcr &= ~BMCR_ANENABLE;
  3551. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3552. tg3_writephy(tp, MII_BMCR, bmcr);
  3553. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3554. }
  3555. }
  3556. } else if (netif_carrier_ok(tp->dev) &&
  3557. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3558. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3559. u32 phy2;
  3560. /* Select expansion interrupt status register */
  3561. tg3_writephy(tp, 0x17, 0x0f01);
  3562. tg3_readphy(tp, 0x15, &phy2);
  3563. if (phy2 & 0x20) {
  3564. u32 bmcr;
  3565. /* Config code words received, turn on autoneg. */
  3566. tg3_readphy(tp, MII_BMCR, &bmcr);
  3567. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3568. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3569. }
  3570. }
  3571. }
  3572. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3573. {
  3574. int err;
  3575. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  3576. err = tg3_setup_fiber_phy(tp, force_reset);
  3577. else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  3578. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3579. else
  3580. err = tg3_setup_copper_phy(tp, force_reset);
  3581. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3582. u32 val, scale;
  3583. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3584. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3585. scale = 65;
  3586. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3587. scale = 6;
  3588. else
  3589. scale = 12;
  3590. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3591. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3592. tw32(GRC_MISC_CFG, val);
  3593. }
  3594. if (tp->link_config.active_speed == SPEED_1000 &&
  3595. tp->link_config.active_duplex == DUPLEX_HALF)
  3596. tw32(MAC_TX_LENGTHS,
  3597. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3598. (6 << TX_LENGTHS_IPG_SHIFT) |
  3599. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3600. else
  3601. tw32(MAC_TX_LENGTHS,
  3602. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3603. (6 << TX_LENGTHS_IPG_SHIFT) |
  3604. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3605. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3606. if (netif_carrier_ok(tp->dev)) {
  3607. tw32(HOSTCC_STAT_COAL_TICKS,
  3608. tp->coal.stats_block_coalesce_usecs);
  3609. } else {
  3610. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3611. }
  3612. }
  3613. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3614. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3615. if (!netif_carrier_ok(tp->dev))
  3616. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3617. tp->pwrmgmt_thresh;
  3618. else
  3619. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3620. tw32(PCIE_PWR_MGMT_THRESH, val);
  3621. }
  3622. return err;
  3623. }
  3624. /* This is called whenever we suspect that the system chipset is re-
  3625. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3626. * is bogus tx completions. We try to recover by setting the
  3627. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3628. * in the workqueue.
  3629. */
  3630. static void tg3_tx_recover(struct tg3 *tp)
  3631. {
  3632. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3633. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3634. netdev_warn(tp->dev,
  3635. "The system may be re-ordering memory-mapped I/O "
  3636. "cycles to the network device, attempting to recover. "
  3637. "Please report the problem to the driver maintainer "
  3638. "and include system chipset information.\n");
  3639. spin_lock(&tp->lock);
  3640. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3641. spin_unlock(&tp->lock);
  3642. }
  3643. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3644. {
  3645. smp_mb();
  3646. return tnapi->tx_pending -
  3647. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3648. }
  3649. /* Tigon3 never reports partial packet sends. So we do not
  3650. * need special logic to handle SKBs that have not had all
  3651. * of their frags sent yet, like SunGEM does.
  3652. */
  3653. static void tg3_tx(struct tg3_napi *tnapi)
  3654. {
  3655. struct tg3 *tp = tnapi->tp;
  3656. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3657. u32 sw_idx = tnapi->tx_cons;
  3658. struct netdev_queue *txq;
  3659. int index = tnapi - tp->napi;
  3660. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3661. index--;
  3662. txq = netdev_get_tx_queue(tp->dev, index);
  3663. while (sw_idx != hw_idx) {
  3664. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3665. struct sk_buff *skb = ri->skb;
  3666. int i, tx_bug = 0;
  3667. if (unlikely(skb == NULL)) {
  3668. tg3_tx_recover(tp);
  3669. return;
  3670. }
  3671. pci_unmap_single(tp->pdev,
  3672. pci_unmap_addr(ri, mapping),
  3673. skb_headlen(skb),
  3674. PCI_DMA_TODEVICE);
  3675. ri->skb = NULL;
  3676. sw_idx = NEXT_TX(sw_idx);
  3677. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3678. ri = &tnapi->tx_buffers[sw_idx];
  3679. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3680. tx_bug = 1;
  3681. pci_unmap_page(tp->pdev,
  3682. pci_unmap_addr(ri, mapping),
  3683. skb_shinfo(skb)->frags[i].size,
  3684. PCI_DMA_TODEVICE);
  3685. sw_idx = NEXT_TX(sw_idx);
  3686. }
  3687. dev_kfree_skb(skb);
  3688. if (unlikely(tx_bug)) {
  3689. tg3_tx_recover(tp);
  3690. return;
  3691. }
  3692. }
  3693. tnapi->tx_cons = sw_idx;
  3694. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3695. * before checking for netif_queue_stopped(). Without the
  3696. * memory barrier, there is a small possibility that tg3_start_xmit()
  3697. * will miss it and cause the queue to be stopped forever.
  3698. */
  3699. smp_mb();
  3700. if (unlikely(netif_tx_queue_stopped(txq) &&
  3701. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3702. __netif_tx_lock(txq, smp_processor_id());
  3703. if (netif_tx_queue_stopped(txq) &&
  3704. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3705. netif_tx_wake_queue(txq);
  3706. __netif_tx_unlock(txq);
  3707. }
  3708. }
  3709. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3710. {
  3711. if (!ri->skb)
  3712. return;
  3713. pci_unmap_single(tp->pdev, pci_unmap_addr(ri, mapping),
  3714. map_sz, PCI_DMA_FROMDEVICE);
  3715. dev_kfree_skb_any(ri->skb);
  3716. ri->skb = NULL;
  3717. }
  3718. /* Returns size of skb allocated or < 0 on error.
  3719. *
  3720. * We only need to fill in the address because the other members
  3721. * of the RX descriptor are invariant, see tg3_init_rings.
  3722. *
  3723. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3724. * posting buffers we only dirty the first cache line of the RX
  3725. * descriptor (containing the address). Whereas for the RX status
  3726. * buffers the cpu only reads the last cacheline of the RX descriptor
  3727. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3728. */
  3729. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3730. u32 opaque_key, u32 dest_idx_unmasked)
  3731. {
  3732. struct tg3_rx_buffer_desc *desc;
  3733. struct ring_info *map, *src_map;
  3734. struct sk_buff *skb;
  3735. dma_addr_t mapping;
  3736. int skb_size, dest_idx;
  3737. src_map = NULL;
  3738. switch (opaque_key) {
  3739. case RXD_OPAQUE_RING_STD:
  3740. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3741. desc = &tpr->rx_std[dest_idx];
  3742. map = &tpr->rx_std_buffers[dest_idx];
  3743. skb_size = tp->rx_pkt_map_sz;
  3744. break;
  3745. case RXD_OPAQUE_RING_JUMBO:
  3746. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3747. desc = &tpr->rx_jmb[dest_idx].std;
  3748. map = &tpr->rx_jmb_buffers[dest_idx];
  3749. skb_size = TG3_RX_JMB_MAP_SZ;
  3750. break;
  3751. default:
  3752. return -EINVAL;
  3753. }
  3754. /* Do not overwrite any of the map or rp information
  3755. * until we are sure we can commit to a new buffer.
  3756. *
  3757. * Callers depend upon this behavior and assume that
  3758. * we leave everything unchanged if we fail.
  3759. */
  3760. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3761. if (skb == NULL)
  3762. return -ENOMEM;
  3763. skb_reserve(skb, tp->rx_offset);
  3764. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3765. PCI_DMA_FROMDEVICE);
  3766. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3767. dev_kfree_skb(skb);
  3768. return -EIO;
  3769. }
  3770. map->skb = skb;
  3771. pci_unmap_addr_set(map, mapping, mapping);
  3772. desc->addr_hi = ((u64)mapping >> 32);
  3773. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3774. return skb_size;
  3775. }
  3776. /* We only need to move over in the address because the other
  3777. * members of the RX descriptor are invariant. See notes above
  3778. * tg3_alloc_rx_skb for full details.
  3779. */
  3780. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3781. struct tg3_rx_prodring_set *dpr,
  3782. u32 opaque_key, int src_idx,
  3783. u32 dest_idx_unmasked)
  3784. {
  3785. struct tg3 *tp = tnapi->tp;
  3786. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3787. struct ring_info *src_map, *dest_map;
  3788. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3789. int dest_idx;
  3790. switch (opaque_key) {
  3791. case RXD_OPAQUE_RING_STD:
  3792. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3793. dest_desc = &dpr->rx_std[dest_idx];
  3794. dest_map = &dpr->rx_std_buffers[dest_idx];
  3795. src_desc = &spr->rx_std[src_idx];
  3796. src_map = &spr->rx_std_buffers[src_idx];
  3797. break;
  3798. case RXD_OPAQUE_RING_JUMBO:
  3799. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3800. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3801. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3802. src_desc = &spr->rx_jmb[src_idx].std;
  3803. src_map = &spr->rx_jmb_buffers[src_idx];
  3804. break;
  3805. default:
  3806. return;
  3807. }
  3808. dest_map->skb = src_map->skb;
  3809. pci_unmap_addr_set(dest_map, mapping,
  3810. pci_unmap_addr(src_map, mapping));
  3811. dest_desc->addr_hi = src_desc->addr_hi;
  3812. dest_desc->addr_lo = src_desc->addr_lo;
  3813. /* Ensure that the update to the skb happens after the physical
  3814. * addresses have been transferred to the new BD location.
  3815. */
  3816. smp_wmb();
  3817. src_map->skb = NULL;
  3818. }
  3819. /* The RX ring scheme is composed of multiple rings which post fresh
  3820. * buffers to the chip, and one special ring the chip uses to report
  3821. * status back to the host.
  3822. *
  3823. * The special ring reports the status of received packets to the
  3824. * host. The chip does not write into the original descriptor the
  3825. * RX buffer was obtained from. The chip simply takes the original
  3826. * descriptor as provided by the host, updates the status and length
  3827. * field, then writes this into the next status ring entry.
  3828. *
  3829. * Each ring the host uses to post buffers to the chip is described
  3830. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3831. * it is first placed into the on-chip ram. When the packet's length
  3832. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3833. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3834. * which is within the range of the new packet's length is chosen.
  3835. *
  3836. * The "separate ring for rx status" scheme may sound queer, but it makes
  3837. * sense from a cache coherency perspective. If only the host writes
  3838. * to the buffer post rings, and only the chip writes to the rx status
  3839. * rings, then cache lines never move beyond shared-modified state.
  3840. * If both the host and chip were to write into the same ring, cache line
  3841. * eviction could occur since both entities want it in an exclusive state.
  3842. */
  3843. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3844. {
  3845. struct tg3 *tp = tnapi->tp;
  3846. u32 work_mask, rx_std_posted = 0;
  3847. u32 std_prod_idx, jmb_prod_idx;
  3848. u32 sw_idx = tnapi->rx_rcb_ptr;
  3849. u16 hw_idx;
  3850. int received;
  3851. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3852. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3853. /*
  3854. * We need to order the read of hw_idx and the read of
  3855. * the opaque cookie.
  3856. */
  3857. rmb();
  3858. work_mask = 0;
  3859. received = 0;
  3860. std_prod_idx = tpr->rx_std_prod_idx;
  3861. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3862. while (sw_idx != hw_idx && budget > 0) {
  3863. struct ring_info *ri;
  3864. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3865. unsigned int len;
  3866. struct sk_buff *skb;
  3867. dma_addr_t dma_addr;
  3868. u32 opaque_key, desc_idx, *post_ptr;
  3869. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3870. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3871. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3872. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3873. dma_addr = pci_unmap_addr(ri, mapping);
  3874. skb = ri->skb;
  3875. post_ptr = &std_prod_idx;
  3876. rx_std_posted++;
  3877. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3878. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3879. dma_addr = pci_unmap_addr(ri, mapping);
  3880. skb = ri->skb;
  3881. post_ptr = &jmb_prod_idx;
  3882. } else
  3883. goto next_pkt_nopost;
  3884. work_mask |= opaque_key;
  3885. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3886. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3887. drop_it:
  3888. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3889. desc_idx, *post_ptr);
  3890. drop_it_no_recycle:
  3891. /* Other statistics kept track of by card. */
  3892. tp->net_stats.rx_dropped++;
  3893. goto next_pkt;
  3894. }
  3895. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3896. ETH_FCS_LEN;
  3897. if (len > TG3_RX_COPY_THRESH(tp)) {
  3898. int skb_size;
  3899. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3900. *post_ptr);
  3901. if (skb_size < 0)
  3902. goto drop_it;
  3903. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3904. PCI_DMA_FROMDEVICE);
  3905. /* Ensure that the update to the skb happens
  3906. * after the usage of the old DMA mapping.
  3907. */
  3908. smp_wmb();
  3909. ri->skb = NULL;
  3910. skb_put(skb, len);
  3911. } else {
  3912. struct sk_buff *copy_skb;
  3913. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3914. desc_idx, *post_ptr);
  3915. copy_skb = netdev_alloc_skb(tp->dev,
  3916. len + TG3_RAW_IP_ALIGN);
  3917. if (copy_skb == NULL)
  3918. goto drop_it_no_recycle;
  3919. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3920. skb_put(copy_skb, len);
  3921. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3922. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3923. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3924. /* We'll reuse the original ring buffer. */
  3925. skb = copy_skb;
  3926. }
  3927. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3928. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3929. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3930. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3931. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3932. else
  3933. skb->ip_summed = CHECKSUM_NONE;
  3934. skb->protocol = eth_type_trans(skb, tp->dev);
  3935. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3936. skb->protocol != htons(ETH_P_8021Q)) {
  3937. dev_kfree_skb(skb);
  3938. goto next_pkt;
  3939. }
  3940. #if TG3_VLAN_TAG_USED
  3941. if (tp->vlgrp != NULL &&
  3942. desc->type_flags & RXD_FLAG_VLAN) {
  3943. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3944. desc->err_vlan & RXD_VLAN_MASK, skb);
  3945. } else
  3946. #endif
  3947. napi_gro_receive(&tnapi->napi, skb);
  3948. received++;
  3949. budget--;
  3950. next_pkt:
  3951. (*post_ptr)++;
  3952. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3953. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3954. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3955. tpr->rx_std_prod_idx);
  3956. work_mask &= ~RXD_OPAQUE_RING_STD;
  3957. rx_std_posted = 0;
  3958. }
  3959. next_pkt_nopost:
  3960. sw_idx++;
  3961. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3962. /* Refresh hw_idx to see if there is new work */
  3963. if (sw_idx == hw_idx) {
  3964. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3965. rmb();
  3966. }
  3967. }
  3968. /* ACK the status ring. */
  3969. tnapi->rx_rcb_ptr = sw_idx;
  3970. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3971. /* Refill RX ring(s). */
  3972. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  3973. if (work_mask & RXD_OPAQUE_RING_STD) {
  3974. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3975. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3976. tpr->rx_std_prod_idx);
  3977. }
  3978. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3979. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  3980. TG3_RX_JUMBO_RING_SIZE;
  3981. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  3982. tpr->rx_jmb_prod_idx);
  3983. }
  3984. mmiowb();
  3985. } else if (work_mask) {
  3986. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  3987. * updated before the producer indices can be updated.
  3988. */
  3989. smp_wmb();
  3990. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3991. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  3992. if (tnapi != &tp->napi[1])
  3993. napi_schedule(&tp->napi[1].napi);
  3994. }
  3995. return received;
  3996. }
  3997. static void tg3_poll_link(struct tg3 *tp)
  3998. {
  3999. /* handle link change and other phy events */
  4000. if (!(tp->tg3_flags &
  4001. (TG3_FLAG_USE_LINKCHG_REG |
  4002. TG3_FLAG_POLL_SERDES))) {
  4003. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4004. if (sblk->status & SD_STATUS_LINK_CHG) {
  4005. sblk->status = SD_STATUS_UPDATED |
  4006. (sblk->status & ~SD_STATUS_LINK_CHG);
  4007. spin_lock(&tp->lock);
  4008. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4009. tw32_f(MAC_STATUS,
  4010. (MAC_STATUS_SYNC_CHANGED |
  4011. MAC_STATUS_CFG_CHANGED |
  4012. MAC_STATUS_MI_COMPLETION |
  4013. MAC_STATUS_LNKSTATE_CHANGED));
  4014. udelay(40);
  4015. } else
  4016. tg3_setup_phy(tp, 0);
  4017. spin_unlock(&tp->lock);
  4018. }
  4019. }
  4020. }
  4021. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4022. struct tg3_rx_prodring_set *dpr,
  4023. struct tg3_rx_prodring_set *spr)
  4024. {
  4025. u32 si, di, cpycnt, src_prod_idx;
  4026. int i, err = 0;
  4027. while (1) {
  4028. src_prod_idx = spr->rx_std_prod_idx;
  4029. /* Make sure updates to the rx_std_buffers[] entries and the
  4030. * standard producer index are seen in the correct order.
  4031. */
  4032. smp_rmb();
  4033. if (spr->rx_std_cons_idx == src_prod_idx)
  4034. break;
  4035. if (spr->rx_std_cons_idx < src_prod_idx)
  4036. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4037. else
  4038. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4039. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4040. si = spr->rx_std_cons_idx;
  4041. di = dpr->rx_std_prod_idx;
  4042. for (i = di; i < di + cpycnt; i++) {
  4043. if (dpr->rx_std_buffers[i].skb) {
  4044. cpycnt = i - di;
  4045. err = -ENOSPC;
  4046. break;
  4047. }
  4048. }
  4049. if (!cpycnt)
  4050. break;
  4051. /* Ensure that updates to the rx_std_buffers ring and the
  4052. * shadowed hardware producer ring from tg3_recycle_skb() are
  4053. * ordered correctly WRT the skb check above.
  4054. */
  4055. smp_rmb();
  4056. memcpy(&dpr->rx_std_buffers[di],
  4057. &spr->rx_std_buffers[si],
  4058. cpycnt * sizeof(struct ring_info));
  4059. for (i = 0; i < cpycnt; i++, di++, si++) {
  4060. struct tg3_rx_buffer_desc *sbd, *dbd;
  4061. sbd = &spr->rx_std[si];
  4062. dbd = &dpr->rx_std[di];
  4063. dbd->addr_hi = sbd->addr_hi;
  4064. dbd->addr_lo = sbd->addr_lo;
  4065. }
  4066. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4067. TG3_RX_RING_SIZE;
  4068. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4069. TG3_RX_RING_SIZE;
  4070. }
  4071. while (1) {
  4072. src_prod_idx = spr->rx_jmb_prod_idx;
  4073. /* Make sure updates to the rx_jmb_buffers[] entries and
  4074. * the jumbo producer index are seen in the correct order.
  4075. */
  4076. smp_rmb();
  4077. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4078. break;
  4079. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4080. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4081. else
  4082. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4083. cpycnt = min(cpycnt,
  4084. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4085. si = spr->rx_jmb_cons_idx;
  4086. di = dpr->rx_jmb_prod_idx;
  4087. for (i = di; i < di + cpycnt; i++) {
  4088. if (dpr->rx_jmb_buffers[i].skb) {
  4089. cpycnt = i - di;
  4090. err = -ENOSPC;
  4091. break;
  4092. }
  4093. }
  4094. if (!cpycnt)
  4095. break;
  4096. /* Ensure that updates to the rx_jmb_buffers ring and the
  4097. * shadowed hardware producer ring from tg3_recycle_skb() are
  4098. * ordered correctly WRT the skb check above.
  4099. */
  4100. smp_rmb();
  4101. memcpy(&dpr->rx_jmb_buffers[di],
  4102. &spr->rx_jmb_buffers[si],
  4103. cpycnt * sizeof(struct ring_info));
  4104. for (i = 0; i < cpycnt; i++, di++, si++) {
  4105. struct tg3_rx_buffer_desc *sbd, *dbd;
  4106. sbd = &spr->rx_jmb[si].std;
  4107. dbd = &dpr->rx_jmb[di].std;
  4108. dbd->addr_hi = sbd->addr_hi;
  4109. dbd->addr_lo = sbd->addr_lo;
  4110. }
  4111. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4112. TG3_RX_JUMBO_RING_SIZE;
  4113. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4114. TG3_RX_JUMBO_RING_SIZE;
  4115. }
  4116. return err;
  4117. }
  4118. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4119. {
  4120. struct tg3 *tp = tnapi->tp;
  4121. /* run TX completion thread */
  4122. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4123. tg3_tx(tnapi);
  4124. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4125. return work_done;
  4126. }
  4127. /* run RX thread, within the bounds set by NAPI.
  4128. * All RX "locking" is done by ensuring outside
  4129. * code synchronizes with tg3->napi.poll()
  4130. */
  4131. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4132. work_done += tg3_rx(tnapi, budget - work_done);
  4133. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4134. struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
  4135. int i, err = 0;
  4136. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4137. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4138. for (i = 1; i < tp->irq_cnt; i++)
  4139. err |= tg3_rx_prodring_xfer(tp, dpr,
  4140. tp->napi[i].prodring);
  4141. wmb();
  4142. if (std_prod_idx != dpr->rx_std_prod_idx)
  4143. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4144. dpr->rx_std_prod_idx);
  4145. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4146. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4147. dpr->rx_jmb_prod_idx);
  4148. mmiowb();
  4149. if (err)
  4150. tw32_f(HOSTCC_MODE, tp->coal_now);
  4151. }
  4152. return work_done;
  4153. }
  4154. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4155. {
  4156. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4157. struct tg3 *tp = tnapi->tp;
  4158. int work_done = 0;
  4159. struct tg3_hw_status *sblk = tnapi->hw_status;
  4160. while (1) {
  4161. work_done = tg3_poll_work(tnapi, work_done, budget);
  4162. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4163. goto tx_recovery;
  4164. if (unlikely(work_done >= budget))
  4165. break;
  4166. /* tp->last_tag is used in tg3_int_reenable() below
  4167. * to tell the hw how much work has been processed,
  4168. * so we must read it before checking for more work.
  4169. */
  4170. tnapi->last_tag = sblk->status_tag;
  4171. tnapi->last_irq_tag = tnapi->last_tag;
  4172. rmb();
  4173. /* check for RX/TX work to do */
  4174. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4175. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4176. napi_complete(napi);
  4177. /* Reenable interrupts. */
  4178. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4179. mmiowb();
  4180. break;
  4181. }
  4182. }
  4183. return work_done;
  4184. tx_recovery:
  4185. /* work_done is guaranteed to be less than budget. */
  4186. napi_complete(napi);
  4187. schedule_work(&tp->reset_task);
  4188. return work_done;
  4189. }
  4190. static int tg3_poll(struct napi_struct *napi, int budget)
  4191. {
  4192. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4193. struct tg3 *tp = tnapi->tp;
  4194. int work_done = 0;
  4195. struct tg3_hw_status *sblk = tnapi->hw_status;
  4196. while (1) {
  4197. tg3_poll_link(tp);
  4198. work_done = tg3_poll_work(tnapi, work_done, budget);
  4199. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4200. goto tx_recovery;
  4201. if (unlikely(work_done >= budget))
  4202. break;
  4203. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4204. /* tp->last_tag is used in tg3_int_reenable() below
  4205. * to tell the hw how much work has been processed,
  4206. * so we must read it before checking for more work.
  4207. */
  4208. tnapi->last_tag = sblk->status_tag;
  4209. tnapi->last_irq_tag = tnapi->last_tag;
  4210. rmb();
  4211. } else
  4212. sblk->status &= ~SD_STATUS_UPDATED;
  4213. if (likely(!tg3_has_work(tnapi))) {
  4214. napi_complete(napi);
  4215. tg3_int_reenable(tnapi);
  4216. break;
  4217. }
  4218. }
  4219. return work_done;
  4220. tx_recovery:
  4221. /* work_done is guaranteed to be less than budget. */
  4222. napi_complete(napi);
  4223. schedule_work(&tp->reset_task);
  4224. return work_done;
  4225. }
  4226. static void tg3_irq_quiesce(struct tg3 *tp)
  4227. {
  4228. int i;
  4229. BUG_ON(tp->irq_sync);
  4230. tp->irq_sync = 1;
  4231. smp_mb();
  4232. for (i = 0; i < tp->irq_cnt; i++)
  4233. synchronize_irq(tp->napi[i].irq_vec);
  4234. }
  4235. static inline int tg3_irq_sync(struct tg3 *tp)
  4236. {
  4237. return tp->irq_sync;
  4238. }
  4239. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4240. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4241. * with as well. Most of the time, this is not necessary except when
  4242. * shutting down the device.
  4243. */
  4244. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4245. {
  4246. spin_lock_bh(&tp->lock);
  4247. if (irq_sync)
  4248. tg3_irq_quiesce(tp);
  4249. }
  4250. static inline void tg3_full_unlock(struct tg3 *tp)
  4251. {
  4252. spin_unlock_bh(&tp->lock);
  4253. }
  4254. /* One-shot MSI handler - Chip automatically disables interrupt
  4255. * after sending MSI so driver doesn't have to do it.
  4256. */
  4257. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4258. {
  4259. struct tg3_napi *tnapi = dev_id;
  4260. struct tg3 *tp = tnapi->tp;
  4261. prefetch(tnapi->hw_status);
  4262. if (tnapi->rx_rcb)
  4263. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4264. if (likely(!tg3_irq_sync(tp)))
  4265. napi_schedule(&tnapi->napi);
  4266. return IRQ_HANDLED;
  4267. }
  4268. /* MSI ISR - No need to check for interrupt sharing and no need to
  4269. * flush status block and interrupt mailbox. PCI ordering rules
  4270. * guarantee that MSI will arrive after the status block.
  4271. */
  4272. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4273. {
  4274. struct tg3_napi *tnapi = dev_id;
  4275. struct tg3 *tp = tnapi->tp;
  4276. prefetch(tnapi->hw_status);
  4277. if (tnapi->rx_rcb)
  4278. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4279. /*
  4280. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4281. * chip-internal interrupt pending events.
  4282. * Writing non-zero to intr-mbox-0 additional tells the
  4283. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4284. * event coalescing.
  4285. */
  4286. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4287. if (likely(!tg3_irq_sync(tp)))
  4288. napi_schedule(&tnapi->napi);
  4289. return IRQ_RETVAL(1);
  4290. }
  4291. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4292. {
  4293. struct tg3_napi *tnapi = dev_id;
  4294. struct tg3 *tp = tnapi->tp;
  4295. struct tg3_hw_status *sblk = tnapi->hw_status;
  4296. unsigned int handled = 1;
  4297. /* In INTx mode, it is possible for the interrupt to arrive at
  4298. * the CPU before the status block posted prior to the interrupt.
  4299. * Reading the PCI State register will confirm whether the
  4300. * interrupt is ours and will flush the status block.
  4301. */
  4302. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4303. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4304. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4305. handled = 0;
  4306. goto out;
  4307. }
  4308. }
  4309. /*
  4310. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4311. * chip-internal interrupt pending events.
  4312. * Writing non-zero to intr-mbox-0 additional tells the
  4313. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4314. * event coalescing.
  4315. *
  4316. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4317. * spurious interrupts. The flush impacts performance but
  4318. * excessive spurious interrupts can be worse in some cases.
  4319. */
  4320. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4321. if (tg3_irq_sync(tp))
  4322. goto out;
  4323. sblk->status &= ~SD_STATUS_UPDATED;
  4324. if (likely(tg3_has_work(tnapi))) {
  4325. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4326. napi_schedule(&tnapi->napi);
  4327. } else {
  4328. /* No work, shared interrupt perhaps? re-enable
  4329. * interrupts, and flush that PCI write
  4330. */
  4331. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4332. 0x00000000);
  4333. }
  4334. out:
  4335. return IRQ_RETVAL(handled);
  4336. }
  4337. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4338. {
  4339. struct tg3_napi *tnapi = dev_id;
  4340. struct tg3 *tp = tnapi->tp;
  4341. struct tg3_hw_status *sblk = tnapi->hw_status;
  4342. unsigned int handled = 1;
  4343. /* In INTx mode, it is possible for the interrupt to arrive at
  4344. * the CPU before the status block posted prior to the interrupt.
  4345. * Reading the PCI State register will confirm whether the
  4346. * interrupt is ours and will flush the status block.
  4347. */
  4348. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4349. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4350. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4351. handled = 0;
  4352. goto out;
  4353. }
  4354. }
  4355. /*
  4356. * writing any value to intr-mbox-0 clears PCI INTA# and
  4357. * chip-internal interrupt pending events.
  4358. * writing non-zero to intr-mbox-0 additional tells the
  4359. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4360. * event coalescing.
  4361. *
  4362. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4363. * spurious interrupts. The flush impacts performance but
  4364. * excessive spurious interrupts can be worse in some cases.
  4365. */
  4366. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4367. /*
  4368. * In a shared interrupt configuration, sometimes other devices'
  4369. * interrupts will scream. We record the current status tag here
  4370. * so that the above check can report that the screaming interrupts
  4371. * are unhandled. Eventually they will be silenced.
  4372. */
  4373. tnapi->last_irq_tag = sblk->status_tag;
  4374. if (tg3_irq_sync(tp))
  4375. goto out;
  4376. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4377. napi_schedule(&tnapi->napi);
  4378. out:
  4379. return IRQ_RETVAL(handled);
  4380. }
  4381. /* ISR for interrupt test */
  4382. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4383. {
  4384. struct tg3_napi *tnapi = dev_id;
  4385. struct tg3 *tp = tnapi->tp;
  4386. struct tg3_hw_status *sblk = tnapi->hw_status;
  4387. if ((sblk->status & SD_STATUS_UPDATED) ||
  4388. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4389. tg3_disable_ints(tp);
  4390. return IRQ_RETVAL(1);
  4391. }
  4392. return IRQ_RETVAL(0);
  4393. }
  4394. static int tg3_init_hw(struct tg3 *, int);
  4395. static int tg3_halt(struct tg3 *, int, int);
  4396. /* Restart hardware after configuration changes, self-test, etc.
  4397. * Invoked with tp->lock held.
  4398. */
  4399. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4400. __releases(tp->lock)
  4401. __acquires(tp->lock)
  4402. {
  4403. int err;
  4404. err = tg3_init_hw(tp, reset_phy);
  4405. if (err) {
  4406. netdev_err(tp->dev,
  4407. "Failed to re-initialize device, aborting\n");
  4408. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4409. tg3_full_unlock(tp);
  4410. del_timer_sync(&tp->timer);
  4411. tp->irq_sync = 0;
  4412. tg3_napi_enable(tp);
  4413. dev_close(tp->dev);
  4414. tg3_full_lock(tp, 0);
  4415. }
  4416. return err;
  4417. }
  4418. #ifdef CONFIG_NET_POLL_CONTROLLER
  4419. static void tg3_poll_controller(struct net_device *dev)
  4420. {
  4421. int i;
  4422. struct tg3 *tp = netdev_priv(dev);
  4423. for (i = 0; i < tp->irq_cnt; i++)
  4424. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4425. }
  4426. #endif
  4427. static void tg3_reset_task(struct work_struct *work)
  4428. {
  4429. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4430. int err;
  4431. unsigned int restart_timer;
  4432. tg3_full_lock(tp, 0);
  4433. if (!netif_running(tp->dev)) {
  4434. tg3_full_unlock(tp);
  4435. return;
  4436. }
  4437. tg3_full_unlock(tp);
  4438. tg3_phy_stop(tp);
  4439. tg3_netif_stop(tp);
  4440. tg3_full_lock(tp, 1);
  4441. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4442. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4443. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4444. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4445. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4446. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4447. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4448. }
  4449. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4450. err = tg3_init_hw(tp, 1);
  4451. if (err)
  4452. goto out;
  4453. tg3_netif_start(tp);
  4454. if (restart_timer)
  4455. mod_timer(&tp->timer, jiffies + 1);
  4456. out:
  4457. tg3_full_unlock(tp);
  4458. if (!err)
  4459. tg3_phy_start(tp);
  4460. }
  4461. static void tg3_dump_short_state(struct tg3 *tp)
  4462. {
  4463. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4464. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4465. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4466. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4467. }
  4468. static void tg3_tx_timeout(struct net_device *dev)
  4469. {
  4470. struct tg3 *tp = netdev_priv(dev);
  4471. if (netif_msg_tx_err(tp)) {
  4472. netdev_err(dev, "transmit timed out, resetting\n");
  4473. tg3_dump_short_state(tp);
  4474. }
  4475. schedule_work(&tp->reset_task);
  4476. }
  4477. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4478. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4479. {
  4480. u32 base = (u32) mapping & 0xffffffff;
  4481. return ((base > 0xffffdcc0) &&
  4482. (base + len + 8 < base));
  4483. }
  4484. /* Test for DMA addresses > 40-bit */
  4485. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4486. int len)
  4487. {
  4488. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4489. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4490. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4491. return 0;
  4492. #else
  4493. return 0;
  4494. #endif
  4495. }
  4496. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4497. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4498. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4499. struct sk_buff *skb, u32 last_plus_one,
  4500. u32 *start, u32 base_flags, u32 mss)
  4501. {
  4502. struct tg3 *tp = tnapi->tp;
  4503. struct sk_buff *new_skb;
  4504. dma_addr_t new_addr = 0;
  4505. u32 entry = *start;
  4506. int i, ret = 0;
  4507. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4508. new_skb = skb_copy(skb, GFP_ATOMIC);
  4509. else {
  4510. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4511. new_skb = skb_copy_expand(skb,
  4512. skb_headroom(skb) + more_headroom,
  4513. skb_tailroom(skb), GFP_ATOMIC);
  4514. }
  4515. if (!new_skb) {
  4516. ret = -1;
  4517. } else {
  4518. /* New SKB is guaranteed to be linear. */
  4519. entry = *start;
  4520. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4521. PCI_DMA_TODEVICE);
  4522. /* Make sure the mapping succeeded */
  4523. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4524. ret = -1;
  4525. dev_kfree_skb(new_skb);
  4526. new_skb = NULL;
  4527. /* Make sure new skb does not cross any 4G boundaries.
  4528. * Drop the packet if it does.
  4529. */
  4530. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4531. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4532. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4533. PCI_DMA_TODEVICE);
  4534. ret = -1;
  4535. dev_kfree_skb(new_skb);
  4536. new_skb = NULL;
  4537. } else {
  4538. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4539. base_flags, 1 | (mss << 1));
  4540. *start = NEXT_TX(entry);
  4541. }
  4542. }
  4543. /* Now clean up the sw ring entries. */
  4544. i = 0;
  4545. while (entry != last_plus_one) {
  4546. int len;
  4547. if (i == 0)
  4548. len = skb_headlen(skb);
  4549. else
  4550. len = skb_shinfo(skb)->frags[i-1].size;
  4551. pci_unmap_single(tp->pdev,
  4552. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4553. mapping),
  4554. len, PCI_DMA_TODEVICE);
  4555. if (i == 0) {
  4556. tnapi->tx_buffers[entry].skb = new_skb;
  4557. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4558. new_addr);
  4559. } else {
  4560. tnapi->tx_buffers[entry].skb = NULL;
  4561. }
  4562. entry = NEXT_TX(entry);
  4563. i++;
  4564. }
  4565. dev_kfree_skb(skb);
  4566. return ret;
  4567. }
  4568. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4569. dma_addr_t mapping, int len, u32 flags,
  4570. u32 mss_and_is_end)
  4571. {
  4572. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4573. int is_end = (mss_and_is_end & 0x1);
  4574. u32 mss = (mss_and_is_end >> 1);
  4575. u32 vlan_tag = 0;
  4576. if (is_end)
  4577. flags |= TXD_FLAG_END;
  4578. if (flags & TXD_FLAG_VLAN) {
  4579. vlan_tag = flags >> 16;
  4580. flags &= 0xffff;
  4581. }
  4582. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4583. txd->addr_hi = ((u64) mapping >> 32);
  4584. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4585. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4586. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4587. }
  4588. /* hard_start_xmit for devices that don't have any bugs and
  4589. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4590. */
  4591. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4592. struct net_device *dev)
  4593. {
  4594. struct tg3 *tp = netdev_priv(dev);
  4595. u32 len, entry, base_flags, mss;
  4596. dma_addr_t mapping;
  4597. struct tg3_napi *tnapi;
  4598. struct netdev_queue *txq;
  4599. unsigned int i, last;
  4600. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4601. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4602. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4603. tnapi++;
  4604. /* We are running in BH disabled context with netif_tx_lock
  4605. * and TX reclaim runs via tp->napi.poll inside of a software
  4606. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4607. * no IRQ context deadlocks to worry about either. Rejoice!
  4608. */
  4609. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4610. if (!netif_tx_queue_stopped(txq)) {
  4611. netif_tx_stop_queue(txq);
  4612. /* This is a hard error, log it. */
  4613. netdev_err(dev,
  4614. "BUG! Tx Ring full when queue awake!\n");
  4615. }
  4616. return NETDEV_TX_BUSY;
  4617. }
  4618. entry = tnapi->tx_prod;
  4619. base_flags = 0;
  4620. mss = 0;
  4621. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4622. int tcp_opt_len, ip_tcp_len;
  4623. u32 hdrlen;
  4624. if (skb_header_cloned(skb) &&
  4625. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4626. dev_kfree_skb(skb);
  4627. goto out_unlock;
  4628. }
  4629. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4630. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4631. else {
  4632. struct iphdr *iph = ip_hdr(skb);
  4633. tcp_opt_len = tcp_optlen(skb);
  4634. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4635. iph->check = 0;
  4636. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4637. hdrlen = ip_tcp_len + tcp_opt_len;
  4638. }
  4639. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4640. mss |= (hdrlen & 0xc) << 12;
  4641. if (hdrlen & 0x10)
  4642. base_flags |= 0x00000010;
  4643. base_flags |= (hdrlen & 0x3e0) << 5;
  4644. } else
  4645. mss |= hdrlen << 9;
  4646. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4647. TXD_FLAG_CPU_POST_DMA);
  4648. tcp_hdr(skb)->check = 0;
  4649. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4650. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4651. }
  4652. #if TG3_VLAN_TAG_USED
  4653. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4654. base_flags |= (TXD_FLAG_VLAN |
  4655. (vlan_tx_tag_get(skb) << 16));
  4656. #endif
  4657. len = skb_headlen(skb);
  4658. /* Queue skb data, a.k.a. the main skb fragment. */
  4659. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4660. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4661. dev_kfree_skb(skb);
  4662. goto out_unlock;
  4663. }
  4664. tnapi->tx_buffers[entry].skb = skb;
  4665. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4666. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4667. !mss && skb->len > ETH_DATA_LEN)
  4668. base_flags |= TXD_FLAG_JMB_PKT;
  4669. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4670. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4671. entry = NEXT_TX(entry);
  4672. /* Now loop through additional data fragments, and queue them. */
  4673. if (skb_shinfo(skb)->nr_frags > 0) {
  4674. last = skb_shinfo(skb)->nr_frags - 1;
  4675. for (i = 0; i <= last; i++) {
  4676. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4677. len = frag->size;
  4678. mapping = pci_map_page(tp->pdev,
  4679. frag->page,
  4680. frag->page_offset,
  4681. len, PCI_DMA_TODEVICE);
  4682. if (pci_dma_mapping_error(tp->pdev, mapping))
  4683. goto dma_error;
  4684. tnapi->tx_buffers[entry].skb = NULL;
  4685. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4686. mapping);
  4687. tg3_set_txd(tnapi, entry, mapping, len,
  4688. base_flags, (i == last) | (mss << 1));
  4689. entry = NEXT_TX(entry);
  4690. }
  4691. }
  4692. /* Packets are ready, update Tx producer idx local and on card. */
  4693. tw32_tx_mbox(tnapi->prodmbox, entry);
  4694. tnapi->tx_prod = entry;
  4695. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4696. netif_tx_stop_queue(txq);
  4697. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4698. netif_tx_wake_queue(txq);
  4699. }
  4700. out_unlock:
  4701. mmiowb();
  4702. return NETDEV_TX_OK;
  4703. dma_error:
  4704. last = i;
  4705. entry = tnapi->tx_prod;
  4706. tnapi->tx_buffers[entry].skb = NULL;
  4707. pci_unmap_single(tp->pdev,
  4708. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4709. skb_headlen(skb),
  4710. PCI_DMA_TODEVICE);
  4711. for (i = 0; i <= last; i++) {
  4712. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4713. entry = NEXT_TX(entry);
  4714. pci_unmap_page(tp->pdev,
  4715. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4716. mapping),
  4717. frag->size, PCI_DMA_TODEVICE);
  4718. }
  4719. dev_kfree_skb(skb);
  4720. return NETDEV_TX_OK;
  4721. }
  4722. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4723. struct net_device *);
  4724. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4725. * TSO header is greater than 80 bytes.
  4726. */
  4727. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4728. {
  4729. struct sk_buff *segs, *nskb;
  4730. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4731. /* Estimate the number of fragments in the worst case */
  4732. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4733. netif_stop_queue(tp->dev);
  4734. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4735. return NETDEV_TX_BUSY;
  4736. netif_wake_queue(tp->dev);
  4737. }
  4738. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4739. if (IS_ERR(segs))
  4740. goto tg3_tso_bug_end;
  4741. do {
  4742. nskb = segs;
  4743. segs = segs->next;
  4744. nskb->next = NULL;
  4745. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4746. } while (segs);
  4747. tg3_tso_bug_end:
  4748. dev_kfree_skb(skb);
  4749. return NETDEV_TX_OK;
  4750. }
  4751. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4752. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4753. */
  4754. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4755. struct net_device *dev)
  4756. {
  4757. struct tg3 *tp = netdev_priv(dev);
  4758. u32 len, entry, base_flags, mss;
  4759. int would_hit_hwbug;
  4760. dma_addr_t mapping;
  4761. struct tg3_napi *tnapi;
  4762. struct netdev_queue *txq;
  4763. unsigned int i, last;
  4764. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4765. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4766. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4767. tnapi++;
  4768. /* We are running in BH disabled context with netif_tx_lock
  4769. * and TX reclaim runs via tp->napi.poll inside of a software
  4770. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4771. * no IRQ context deadlocks to worry about either. Rejoice!
  4772. */
  4773. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4774. if (!netif_tx_queue_stopped(txq)) {
  4775. netif_tx_stop_queue(txq);
  4776. /* This is a hard error, log it. */
  4777. netdev_err(dev,
  4778. "BUG! Tx Ring full when queue awake!\n");
  4779. }
  4780. return NETDEV_TX_BUSY;
  4781. }
  4782. entry = tnapi->tx_prod;
  4783. base_flags = 0;
  4784. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4785. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4786. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4787. struct iphdr *iph;
  4788. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4789. if (skb_header_cloned(skb) &&
  4790. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4791. dev_kfree_skb(skb);
  4792. goto out_unlock;
  4793. }
  4794. tcp_opt_len = tcp_optlen(skb);
  4795. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4796. hdr_len = ip_tcp_len + tcp_opt_len;
  4797. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4798. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4799. return (tg3_tso_bug(tp, skb));
  4800. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4801. TXD_FLAG_CPU_POST_DMA);
  4802. iph = ip_hdr(skb);
  4803. iph->check = 0;
  4804. iph->tot_len = htons(mss + hdr_len);
  4805. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4806. tcp_hdr(skb)->check = 0;
  4807. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4808. } else
  4809. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4810. iph->daddr, 0,
  4811. IPPROTO_TCP,
  4812. 0);
  4813. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4814. mss |= (hdr_len & 0xc) << 12;
  4815. if (hdr_len & 0x10)
  4816. base_flags |= 0x00000010;
  4817. base_flags |= (hdr_len & 0x3e0) << 5;
  4818. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4819. mss |= hdr_len << 9;
  4820. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4821. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4822. if (tcp_opt_len || iph->ihl > 5) {
  4823. int tsflags;
  4824. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4825. mss |= (tsflags << 11);
  4826. }
  4827. } else {
  4828. if (tcp_opt_len || iph->ihl > 5) {
  4829. int tsflags;
  4830. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4831. base_flags |= tsflags << 12;
  4832. }
  4833. }
  4834. }
  4835. #if TG3_VLAN_TAG_USED
  4836. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4837. base_flags |= (TXD_FLAG_VLAN |
  4838. (vlan_tx_tag_get(skb) << 16));
  4839. #endif
  4840. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4841. !mss && skb->len > ETH_DATA_LEN)
  4842. base_flags |= TXD_FLAG_JMB_PKT;
  4843. len = skb_headlen(skb);
  4844. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4845. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4846. dev_kfree_skb(skb);
  4847. goto out_unlock;
  4848. }
  4849. tnapi->tx_buffers[entry].skb = skb;
  4850. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4851. would_hit_hwbug = 0;
  4852. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4853. would_hit_hwbug = 1;
  4854. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4855. tg3_4g_overflow_test(mapping, len))
  4856. would_hit_hwbug = 1;
  4857. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4858. tg3_40bit_overflow_test(tp, mapping, len))
  4859. would_hit_hwbug = 1;
  4860. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4861. would_hit_hwbug = 1;
  4862. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4863. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4864. entry = NEXT_TX(entry);
  4865. /* Now loop through additional data fragments, and queue them. */
  4866. if (skb_shinfo(skb)->nr_frags > 0) {
  4867. last = skb_shinfo(skb)->nr_frags - 1;
  4868. for (i = 0; i <= last; i++) {
  4869. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4870. len = frag->size;
  4871. mapping = pci_map_page(tp->pdev,
  4872. frag->page,
  4873. frag->page_offset,
  4874. len, PCI_DMA_TODEVICE);
  4875. tnapi->tx_buffers[entry].skb = NULL;
  4876. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4877. mapping);
  4878. if (pci_dma_mapping_error(tp->pdev, mapping))
  4879. goto dma_error;
  4880. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4881. len <= 8)
  4882. would_hit_hwbug = 1;
  4883. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4884. tg3_4g_overflow_test(mapping, len))
  4885. would_hit_hwbug = 1;
  4886. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4887. tg3_40bit_overflow_test(tp, mapping, len))
  4888. would_hit_hwbug = 1;
  4889. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4890. tg3_set_txd(tnapi, entry, mapping, len,
  4891. base_flags, (i == last)|(mss << 1));
  4892. else
  4893. tg3_set_txd(tnapi, entry, mapping, len,
  4894. base_flags, (i == last));
  4895. entry = NEXT_TX(entry);
  4896. }
  4897. }
  4898. if (would_hit_hwbug) {
  4899. u32 last_plus_one = entry;
  4900. u32 start;
  4901. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4902. start &= (TG3_TX_RING_SIZE - 1);
  4903. /* If the workaround fails due to memory/mapping
  4904. * failure, silently drop this packet.
  4905. */
  4906. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4907. &start, base_flags, mss))
  4908. goto out_unlock;
  4909. entry = start;
  4910. }
  4911. /* Packets are ready, update Tx producer idx local and on card. */
  4912. tw32_tx_mbox(tnapi->prodmbox, entry);
  4913. tnapi->tx_prod = entry;
  4914. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4915. netif_tx_stop_queue(txq);
  4916. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4917. netif_tx_wake_queue(txq);
  4918. }
  4919. out_unlock:
  4920. mmiowb();
  4921. return NETDEV_TX_OK;
  4922. dma_error:
  4923. last = i;
  4924. entry = tnapi->tx_prod;
  4925. tnapi->tx_buffers[entry].skb = NULL;
  4926. pci_unmap_single(tp->pdev,
  4927. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4928. skb_headlen(skb),
  4929. PCI_DMA_TODEVICE);
  4930. for (i = 0; i <= last; i++) {
  4931. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4932. entry = NEXT_TX(entry);
  4933. pci_unmap_page(tp->pdev,
  4934. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4935. mapping),
  4936. frag->size, PCI_DMA_TODEVICE);
  4937. }
  4938. dev_kfree_skb(skb);
  4939. return NETDEV_TX_OK;
  4940. }
  4941. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4942. int new_mtu)
  4943. {
  4944. dev->mtu = new_mtu;
  4945. if (new_mtu > ETH_DATA_LEN) {
  4946. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4947. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4948. ethtool_op_set_tso(dev, 0);
  4949. } else {
  4950. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4951. }
  4952. } else {
  4953. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4954. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4955. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4956. }
  4957. }
  4958. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4959. {
  4960. struct tg3 *tp = netdev_priv(dev);
  4961. int err;
  4962. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4963. return -EINVAL;
  4964. if (!netif_running(dev)) {
  4965. /* We'll just catch it later when the
  4966. * device is up'd.
  4967. */
  4968. tg3_set_mtu(dev, tp, new_mtu);
  4969. return 0;
  4970. }
  4971. tg3_phy_stop(tp);
  4972. tg3_netif_stop(tp);
  4973. tg3_full_lock(tp, 1);
  4974. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4975. tg3_set_mtu(dev, tp, new_mtu);
  4976. err = tg3_restart_hw(tp, 0);
  4977. if (!err)
  4978. tg3_netif_start(tp);
  4979. tg3_full_unlock(tp);
  4980. if (!err)
  4981. tg3_phy_start(tp);
  4982. return err;
  4983. }
  4984. static void tg3_rx_prodring_free(struct tg3 *tp,
  4985. struct tg3_rx_prodring_set *tpr)
  4986. {
  4987. int i;
  4988. if (tpr != &tp->prodring[0]) {
  4989. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  4990. i = (i + 1) % TG3_RX_RING_SIZE)
  4991. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4992. tp->rx_pkt_map_sz);
  4993. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4994. for (i = tpr->rx_jmb_cons_idx;
  4995. i != tpr->rx_jmb_prod_idx;
  4996. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  4997. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4998. TG3_RX_JMB_MAP_SZ);
  4999. }
  5000. }
  5001. return;
  5002. }
  5003. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  5004. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5005. tp->rx_pkt_map_sz);
  5006. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5007. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  5008. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5009. TG3_RX_JMB_MAP_SZ);
  5010. }
  5011. }
  5012. /* Initialize rx rings for packet processing.
  5013. *
  5014. * The chip has been shut down and the driver detached from
  5015. * the networking, so no interrupts or new tx packets will
  5016. * end up in the driver. tp->{tx,}lock are held and thus
  5017. * we may not sleep.
  5018. */
  5019. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5020. struct tg3_rx_prodring_set *tpr)
  5021. {
  5022. u32 i, rx_pkt_dma_sz;
  5023. tpr->rx_std_cons_idx = 0;
  5024. tpr->rx_std_prod_idx = 0;
  5025. tpr->rx_jmb_cons_idx = 0;
  5026. tpr->rx_jmb_prod_idx = 0;
  5027. if (tpr != &tp->prodring[0]) {
  5028. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  5029. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  5030. memset(&tpr->rx_jmb_buffers[0], 0,
  5031. TG3_RX_JMB_BUFF_RING_SIZE);
  5032. goto done;
  5033. }
  5034. /* Zero out all descriptors. */
  5035. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  5036. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5037. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5038. tp->dev->mtu > ETH_DATA_LEN)
  5039. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5040. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5041. /* Initialize invariants of the rings, we only set this
  5042. * stuff once. This works because the card does not
  5043. * write into the rx buffer posting rings.
  5044. */
  5045. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  5046. struct tg3_rx_buffer_desc *rxd;
  5047. rxd = &tpr->rx_std[i];
  5048. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5049. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5050. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5051. (i << RXD_OPAQUE_INDEX_SHIFT));
  5052. }
  5053. /* Now allocate fresh SKBs for each rx ring. */
  5054. for (i = 0; i < tp->rx_pending; i++) {
  5055. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5056. netdev_warn(tp->dev,
  5057. "Using a smaller RX standard ring. Only "
  5058. "%d out of %d buffers were allocated "
  5059. "successfully\n", i, tp->rx_pending);
  5060. if (i == 0)
  5061. goto initfail;
  5062. tp->rx_pending = i;
  5063. break;
  5064. }
  5065. }
  5066. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5067. goto done;
  5068. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5069. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5070. goto done;
  5071. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5072. struct tg3_rx_buffer_desc *rxd;
  5073. rxd = &tpr->rx_jmb[i].std;
  5074. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5075. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5076. RXD_FLAG_JUMBO;
  5077. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5078. (i << RXD_OPAQUE_INDEX_SHIFT));
  5079. }
  5080. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5081. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5082. netdev_warn(tp->dev,
  5083. "Using a smaller RX jumbo ring. Only %d "
  5084. "out of %d buffers were allocated "
  5085. "successfully\n", i, tp->rx_jumbo_pending);
  5086. if (i == 0)
  5087. goto initfail;
  5088. tp->rx_jumbo_pending = i;
  5089. break;
  5090. }
  5091. }
  5092. done:
  5093. return 0;
  5094. initfail:
  5095. tg3_rx_prodring_free(tp, tpr);
  5096. return -ENOMEM;
  5097. }
  5098. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5099. struct tg3_rx_prodring_set *tpr)
  5100. {
  5101. kfree(tpr->rx_std_buffers);
  5102. tpr->rx_std_buffers = NULL;
  5103. kfree(tpr->rx_jmb_buffers);
  5104. tpr->rx_jmb_buffers = NULL;
  5105. if (tpr->rx_std) {
  5106. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5107. tpr->rx_std, tpr->rx_std_mapping);
  5108. tpr->rx_std = NULL;
  5109. }
  5110. if (tpr->rx_jmb) {
  5111. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5112. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5113. tpr->rx_jmb = NULL;
  5114. }
  5115. }
  5116. static int tg3_rx_prodring_init(struct tg3 *tp,
  5117. struct tg3_rx_prodring_set *tpr)
  5118. {
  5119. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5120. if (!tpr->rx_std_buffers)
  5121. return -ENOMEM;
  5122. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5123. &tpr->rx_std_mapping);
  5124. if (!tpr->rx_std)
  5125. goto err_out;
  5126. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5127. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5128. GFP_KERNEL);
  5129. if (!tpr->rx_jmb_buffers)
  5130. goto err_out;
  5131. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5132. TG3_RX_JUMBO_RING_BYTES,
  5133. &tpr->rx_jmb_mapping);
  5134. if (!tpr->rx_jmb)
  5135. goto err_out;
  5136. }
  5137. return 0;
  5138. err_out:
  5139. tg3_rx_prodring_fini(tp, tpr);
  5140. return -ENOMEM;
  5141. }
  5142. /* Free up pending packets in all rx/tx rings.
  5143. *
  5144. * The chip has been shut down and the driver detached from
  5145. * the networking, so no interrupts or new tx packets will
  5146. * end up in the driver. tp->{tx,}lock is not held and we are not
  5147. * in an interrupt context and thus may sleep.
  5148. */
  5149. static void tg3_free_rings(struct tg3 *tp)
  5150. {
  5151. int i, j;
  5152. for (j = 0; j < tp->irq_cnt; j++) {
  5153. struct tg3_napi *tnapi = &tp->napi[j];
  5154. if (!tnapi->tx_buffers)
  5155. continue;
  5156. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5157. struct ring_info *txp;
  5158. struct sk_buff *skb;
  5159. unsigned int k;
  5160. txp = &tnapi->tx_buffers[i];
  5161. skb = txp->skb;
  5162. if (skb == NULL) {
  5163. i++;
  5164. continue;
  5165. }
  5166. pci_unmap_single(tp->pdev,
  5167. pci_unmap_addr(txp, mapping),
  5168. skb_headlen(skb),
  5169. PCI_DMA_TODEVICE);
  5170. txp->skb = NULL;
  5171. i++;
  5172. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5173. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5174. pci_unmap_page(tp->pdev,
  5175. pci_unmap_addr(txp, mapping),
  5176. skb_shinfo(skb)->frags[k].size,
  5177. PCI_DMA_TODEVICE);
  5178. i++;
  5179. }
  5180. dev_kfree_skb_any(skb);
  5181. }
  5182. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5183. }
  5184. }
  5185. /* Initialize tx/rx rings for packet processing.
  5186. *
  5187. * The chip has been shut down and the driver detached from
  5188. * the networking, so no interrupts or new tx packets will
  5189. * end up in the driver. tp->{tx,}lock are held and thus
  5190. * we may not sleep.
  5191. */
  5192. static int tg3_init_rings(struct tg3 *tp)
  5193. {
  5194. int i;
  5195. /* Free up all the SKBs. */
  5196. tg3_free_rings(tp);
  5197. for (i = 0; i < tp->irq_cnt; i++) {
  5198. struct tg3_napi *tnapi = &tp->napi[i];
  5199. tnapi->last_tag = 0;
  5200. tnapi->last_irq_tag = 0;
  5201. tnapi->hw_status->status = 0;
  5202. tnapi->hw_status->status_tag = 0;
  5203. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5204. tnapi->tx_prod = 0;
  5205. tnapi->tx_cons = 0;
  5206. if (tnapi->tx_ring)
  5207. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5208. tnapi->rx_rcb_ptr = 0;
  5209. if (tnapi->rx_rcb)
  5210. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5211. if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
  5212. tg3_free_rings(tp);
  5213. return -ENOMEM;
  5214. }
  5215. }
  5216. return 0;
  5217. }
  5218. /*
  5219. * Must not be invoked with interrupt sources disabled and
  5220. * the hardware shutdown down.
  5221. */
  5222. static void tg3_free_consistent(struct tg3 *tp)
  5223. {
  5224. int i;
  5225. for (i = 0; i < tp->irq_cnt; i++) {
  5226. struct tg3_napi *tnapi = &tp->napi[i];
  5227. if (tnapi->tx_ring) {
  5228. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5229. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5230. tnapi->tx_ring = NULL;
  5231. }
  5232. kfree(tnapi->tx_buffers);
  5233. tnapi->tx_buffers = NULL;
  5234. if (tnapi->rx_rcb) {
  5235. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5236. tnapi->rx_rcb,
  5237. tnapi->rx_rcb_mapping);
  5238. tnapi->rx_rcb = NULL;
  5239. }
  5240. if (tnapi->hw_status) {
  5241. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5242. tnapi->hw_status,
  5243. tnapi->status_mapping);
  5244. tnapi->hw_status = NULL;
  5245. }
  5246. }
  5247. if (tp->hw_stats) {
  5248. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5249. tp->hw_stats, tp->stats_mapping);
  5250. tp->hw_stats = NULL;
  5251. }
  5252. for (i = 0; i < tp->irq_cnt; i++)
  5253. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5254. }
  5255. /*
  5256. * Must not be invoked with interrupt sources disabled and
  5257. * the hardware shutdown down. Can sleep.
  5258. */
  5259. static int tg3_alloc_consistent(struct tg3 *tp)
  5260. {
  5261. int i;
  5262. for (i = 0; i < tp->irq_cnt; i++) {
  5263. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5264. goto err_out;
  5265. }
  5266. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5267. sizeof(struct tg3_hw_stats),
  5268. &tp->stats_mapping);
  5269. if (!tp->hw_stats)
  5270. goto err_out;
  5271. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5272. for (i = 0; i < tp->irq_cnt; i++) {
  5273. struct tg3_napi *tnapi = &tp->napi[i];
  5274. struct tg3_hw_status *sblk;
  5275. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5276. TG3_HW_STATUS_SIZE,
  5277. &tnapi->status_mapping);
  5278. if (!tnapi->hw_status)
  5279. goto err_out;
  5280. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5281. sblk = tnapi->hw_status;
  5282. /* If multivector TSS is enabled, vector 0 does not handle
  5283. * tx interrupts. Don't allocate any resources for it.
  5284. */
  5285. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5286. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5287. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5288. TG3_TX_RING_SIZE,
  5289. GFP_KERNEL);
  5290. if (!tnapi->tx_buffers)
  5291. goto err_out;
  5292. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5293. TG3_TX_RING_BYTES,
  5294. &tnapi->tx_desc_mapping);
  5295. if (!tnapi->tx_ring)
  5296. goto err_out;
  5297. }
  5298. /*
  5299. * When RSS is enabled, the status block format changes
  5300. * slightly. The "rx_jumbo_consumer", "reserved",
  5301. * and "rx_mini_consumer" members get mapped to the
  5302. * other three rx return ring producer indexes.
  5303. */
  5304. switch (i) {
  5305. default:
  5306. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5307. break;
  5308. case 2:
  5309. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5310. break;
  5311. case 3:
  5312. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5313. break;
  5314. case 4:
  5315. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5316. break;
  5317. }
  5318. tnapi->prodring = &tp->prodring[i];
  5319. /*
  5320. * If multivector RSS is enabled, vector 0 does not handle
  5321. * rx or tx interrupts. Don't allocate any resources for it.
  5322. */
  5323. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5324. continue;
  5325. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5326. TG3_RX_RCB_RING_BYTES(tp),
  5327. &tnapi->rx_rcb_mapping);
  5328. if (!tnapi->rx_rcb)
  5329. goto err_out;
  5330. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5331. }
  5332. return 0;
  5333. err_out:
  5334. tg3_free_consistent(tp);
  5335. return -ENOMEM;
  5336. }
  5337. #define MAX_WAIT_CNT 1000
  5338. /* To stop a block, clear the enable bit and poll till it
  5339. * clears. tp->lock is held.
  5340. */
  5341. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5342. {
  5343. unsigned int i;
  5344. u32 val;
  5345. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5346. switch (ofs) {
  5347. case RCVLSC_MODE:
  5348. case DMAC_MODE:
  5349. case MBFREE_MODE:
  5350. case BUFMGR_MODE:
  5351. case MEMARB_MODE:
  5352. /* We can't enable/disable these bits of the
  5353. * 5705/5750, just say success.
  5354. */
  5355. return 0;
  5356. default:
  5357. break;
  5358. }
  5359. }
  5360. val = tr32(ofs);
  5361. val &= ~enable_bit;
  5362. tw32_f(ofs, val);
  5363. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5364. udelay(100);
  5365. val = tr32(ofs);
  5366. if ((val & enable_bit) == 0)
  5367. break;
  5368. }
  5369. if (i == MAX_WAIT_CNT && !silent) {
  5370. dev_err(&tp->pdev->dev,
  5371. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5372. ofs, enable_bit);
  5373. return -ENODEV;
  5374. }
  5375. return 0;
  5376. }
  5377. /* tp->lock is held. */
  5378. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5379. {
  5380. int i, err;
  5381. tg3_disable_ints(tp);
  5382. tp->rx_mode &= ~RX_MODE_ENABLE;
  5383. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5384. udelay(10);
  5385. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5386. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5387. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5388. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5389. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5390. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5391. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5392. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5393. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5394. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5395. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5396. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5397. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5398. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5399. tw32_f(MAC_MODE, tp->mac_mode);
  5400. udelay(40);
  5401. tp->tx_mode &= ~TX_MODE_ENABLE;
  5402. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5403. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5404. udelay(100);
  5405. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5406. break;
  5407. }
  5408. if (i >= MAX_WAIT_CNT) {
  5409. dev_err(&tp->pdev->dev,
  5410. "%s timed out, TX_MODE_ENABLE will not clear "
  5411. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5412. err |= -ENODEV;
  5413. }
  5414. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5415. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5416. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5417. tw32(FTQ_RESET, 0xffffffff);
  5418. tw32(FTQ_RESET, 0x00000000);
  5419. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5420. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5421. for (i = 0; i < tp->irq_cnt; i++) {
  5422. struct tg3_napi *tnapi = &tp->napi[i];
  5423. if (tnapi->hw_status)
  5424. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5425. }
  5426. if (tp->hw_stats)
  5427. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5428. return err;
  5429. }
  5430. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5431. {
  5432. int i;
  5433. u32 apedata;
  5434. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5435. if (apedata != APE_SEG_SIG_MAGIC)
  5436. return;
  5437. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5438. if (!(apedata & APE_FW_STATUS_READY))
  5439. return;
  5440. /* Wait for up to 1 millisecond for APE to service previous event. */
  5441. for (i = 0; i < 10; i++) {
  5442. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5443. return;
  5444. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5445. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5446. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5447. event | APE_EVENT_STATUS_EVENT_PENDING);
  5448. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5449. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5450. break;
  5451. udelay(100);
  5452. }
  5453. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5454. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5455. }
  5456. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5457. {
  5458. u32 event;
  5459. u32 apedata;
  5460. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5461. return;
  5462. switch (kind) {
  5463. case RESET_KIND_INIT:
  5464. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5465. APE_HOST_SEG_SIG_MAGIC);
  5466. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5467. APE_HOST_SEG_LEN_MAGIC);
  5468. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5469. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5470. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5471. APE_HOST_DRIVER_ID_MAGIC);
  5472. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5473. APE_HOST_BEHAV_NO_PHYLOCK);
  5474. event = APE_EVENT_STATUS_STATE_START;
  5475. break;
  5476. case RESET_KIND_SHUTDOWN:
  5477. /* With the interface we are currently using,
  5478. * APE does not track driver state. Wiping
  5479. * out the HOST SEGMENT SIGNATURE forces
  5480. * the APE to assume OS absent status.
  5481. */
  5482. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5483. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5484. break;
  5485. case RESET_KIND_SUSPEND:
  5486. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5487. break;
  5488. default:
  5489. return;
  5490. }
  5491. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5492. tg3_ape_send_event(tp, event);
  5493. }
  5494. /* tp->lock is held. */
  5495. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5496. {
  5497. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5498. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5499. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5500. switch (kind) {
  5501. case RESET_KIND_INIT:
  5502. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5503. DRV_STATE_START);
  5504. break;
  5505. case RESET_KIND_SHUTDOWN:
  5506. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5507. DRV_STATE_UNLOAD);
  5508. break;
  5509. case RESET_KIND_SUSPEND:
  5510. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5511. DRV_STATE_SUSPEND);
  5512. break;
  5513. default:
  5514. break;
  5515. }
  5516. }
  5517. if (kind == RESET_KIND_INIT ||
  5518. kind == RESET_KIND_SUSPEND)
  5519. tg3_ape_driver_state_change(tp, kind);
  5520. }
  5521. /* tp->lock is held. */
  5522. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5523. {
  5524. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5525. switch (kind) {
  5526. case RESET_KIND_INIT:
  5527. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5528. DRV_STATE_START_DONE);
  5529. break;
  5530. case RESET_KIND_SHUTDOWN:
  5531. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5532. DRV_STATE_UNLOAD_DONE);
  5533. break;
  5534. default:
  5535. break;
  5536. }
  5537. }
  5538. if (kind == RESET_KIND_SHUTDOWN)
  5539. tg3_ape_driver_state_change(tp, kind);
  5540. }
  5541. /* tp->lock is held. */
  5542. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5543. {
  5544. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5545. switch (kind) {
  5546. case RESET_KIND_INIT:
  5547. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5548. DRV_STATE_START);
  5549. break;
  5550. case RESET_KIND_SHUTDOWN:
  5551. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5552. DRV_STATE_UNLOAD);
  5553. break;
  5554. case RESET_KIND_SUSPEND:
  5555. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5556. DRV_STATE_SUSPEND);
  5557. break;
  5558. default:
  5559. break;
  5560. }
  5561. }
  5562. }
  5563. static int tg3_poll_fw(struct tg3 *tp)
  5564. {
  5565. int i;
  5566. u32 val;
  5567. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5568. /* Wait up to 20ms for init done. */
  5569. for (i = 0; i < 200; i++) {
  5570. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5571. return 0;
  5572. udelay(100);
  5573. }
  5574. return -ENODEV;
  5575. }
  5576. /* Wait for firmware initialization to complete. */
  5577. for (i = 0; i < 100000; i++) {
  5578. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5579. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5580. break;
  5581. udelay(10);
  5582. }
  5583. /* Chip might not be fitted with firmware. Some Sun onboard
  5584. * parts are configured like that. So don't signal the timeout
  5585. * of the above loop as an error, but do report the lack of
  5586. * running firmware once.
  5587. */
  5588. if (i >= 100000 &&
  5589. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5590. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5591. netdev_info(tp->dev, "No firmware running\n");
  5592. }
  5593. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5594. /* The 57765 A0 needs a little more
  5595. * time to do some important work.
  5596. */
  5597. mdelay(10);
  5598. }
  5599. return 0;
  5600. }
  5601. /* Save PCI command register before chip reset */
  5602. static void tg3_save_pci_state(struct tg3 *tp)
  5603. {
  5604. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5605. }
  5606. /* Restore PCI state after chip reset */
  5607. static void tg3_restore_pci_state(struct tg3 *tp)
  5608. {
  5609. u32 val;
  5610. /* Re-enable indirect register accesses. */
  5611. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5612. tp->misc_host_ctrl);
  5613. /* Set MAX PCI retry to zero. */
  5614. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5615. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5616. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5617. val |= PCISTATE_RETRY_SAME_DMA;
  5618. /* Allow reads and writes to the APE register and memory space. */
  5619. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5620. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5621. PCISTATE_ALLOW_APE_SHMEM_WR;
  5622. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5623. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5624. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5625. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5626. pcie_set_readrq(tp->pdev, 4096);
  5627. else {
  5628. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5629. tp->pci_cacheline_sz);
  5630. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5631. tp->pci_lat_timer);
  5632. }
  5633. }
  5634. /* Make sure PCI-X relaxed ordering bit is clear. */
  5635. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5636. u16 pcix_cmd;
  5637. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5638. &pcix_cmd);
  5639. pcix_cmd &= ~PCI_X_CMD_ERO;
  5640. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5641. pcix_cmd);
  5642. }
  5643. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5644. /* Chip reset on 5780 will reset MSI enable bit,
  5645. * so need to restore it.
  5646. */
  5647. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5648. u16 ctrl;
  5649. pci_read_config_word(tp->pdev,
  5650. tp->msi_cap + PCI_MSI_FLAGS,
  5651. &ctrl);
  5652. pci_write_config_word(tp->pdev,
  5653. tp->msi_cap + PCI_MSI_FLAGS,
  5654. ctrl | PCI_MSI_FLAGS_ENABLE);
  5655. val = tr32(MSGINT_MODE);
  5656. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5657. }
  5658. }
  5659. }
  5660. static void tg3_stop_fw(struct tg3 *);
  5661. /* tp->lock is held. */
  5662. static int tg3_chip_reset(struct tg3 *tp)
  5663. {
  5664. u32 val;
  5665. void (*write_op)(struct tg3 *, u32, u32);
  5666. int i, err;
  5667. tg3_nvram_lock(tp);
  5668. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5669. /* No matching tg3_nvram_unlock() after this because
  5670. * chip reset below will undo the nvram lock.
  5671. */
  5672. tp->nvram_lock_cnt = 0;
  5673. /* GRC_MISC_CFG core clock reset will clear the memory
  5674. * enable bit in PCI register 4 and the MSI enable bit
  5675. * on some chips, so we save relevant registers here.
  5676. */
  5677. tg3_save_pci_state(tp);
  5678. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5679. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5680. tw32(GRC_FASTBOOT_PC, 0);
  5681. /*
  5682. * We must avoid the readl() that normally takes place.
  5683. * It locks machines, causes machine checks, and other
  5684. * fun things. So, temporarily disable the 5701
  5685. * hardware workaround, while we do the reset.
  5686. */
  5687. write_op = tp->write32;
  5688. if (write_op == tg3_write_flush_reg32)
  5689. tp->write32 = tg3_write32;
  5690. /* Prevent the irq handler from reading or writing PCI registers
  5691. * during chip reset when the memory enable bit in the PCI command
  5692. * register may be cleared. The chip does not generate interrupt
  5693. * at this time, but the irq handler may still be called due to irq
  5694. * sharing or irqpoll.
  5695. */
  5696. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5697. for (i = 0; i < tp->irq_cnt; i++) {
  5698. struct tg3_napi *tnapi = &tp->napi[i];
  5699. if (tnapi->hw_status) {
  5700. tnapi->hw_status->status = 0;
  5701. tnapi->hw_status->status_tag = 0;
  5702. }
  5703. tnapi->last_tag = 0;
  5704. tnapi->last_irq_tag = 0;
  5705. }
  5706. smp_mb();
  5707. for (i = 0; i < tp->irq_cnt; i++)
  5708. synchronize_irq(tp->napi[i].irq_vec);
  5709. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5710. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5711. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5712. }
  5713. /* do the reset */
  5714. val = GRC_MISC_CFG_CORECLK_RESET;
  5715. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5716. if (tr32(0x7e2c) == 0x60) {
  5717. tw32(0x7e2c, 0x20);
  5718. }
  5719. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5720. tw32(GRC_MISC_CFG, (1 << 29));
  5721. val |= (1 << 29);
  5722. }
  5723. }
  5724. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5725. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5726. tw32(GRC_VCPU_EXT_CTRL,
  5727. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5728. }
  5729. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5730. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5731. tw32(GRC_MISC_CFG, val);
  5732. /* restore 5701 hardware bug workaround write method */
  5733. tp->write32 = write_op;
  5734. /* Unfortunately, we have to delay before the PCI read back.
  5735. * Some 575X chips even will not respond to a PCI cfg access
  5736. * when the reset command is given to the chip.
  5737. *
  5738. * How do these hardware designers expect things to work
  5739. * properly if the PCI write is posted for a long period
  5740. * of time? It is always necessary to have some method by
  5741. * which a register read back can occur to push the write
  5742. * out which does the reset.
  5743. *
  5744. * For most tg3 variants the trick below was working.
  5745. * Ho hum...
  5746. */
  5747. udelay(120);
  5748. /* Flush PCI posted writes. The normal MMIO registers
  5749. * are inaccessible at this time so this is the only
  5750. * way to make this reliably (actually, this is no longer
  5751. * the case, see above). I tried to use indirect
  5752. * register read/write but this upset some 5701 variants.
  5753. */
  5754. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5755. udelay(120);
  5756. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5757. u16 val16;
  5758. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5759. int i;
  5760. u32 cfg_val;
  5761. /* Wait for link training to complete. */
  5762. for (i = 0; i < 5000; i++)
  5763. udelay(100);
  5764. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5765. pci_write_config_dword(tp->pdev, 0xc4,
  5766. cfg_val | (1 << 15));
  5767. }
  5768. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5769. pci_read_config_word(tp->pdev,
  5770. tp->pcie_cap + PCI_EXP_DEVCTL,
  5771. &val16);
  5772. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5773. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5774. /*
  5775. * Older PCIe devices only support the 128 byte
  5776. * MPS setting. Enforce the restriction.
  5777. */
  5778. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5779. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5780. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5781. pci_write_config_word(tp->pdev,
  5782. tp->pcie_cap + PCI_EXP_DEVCTL,
  5783. val16);
  5784. pcie_set_readrq(tp->pdev, 4096);
  5785. /* Clear error status */
  5786. pci_write_config_word(tp->pdev,
  5787. tp->pcie_cap + PCI_EXP_DEVSTA,
  5788. PCI_EXP_DEVSTA_CED |
  5789. PCI_EXP_DEVSTA_NFED |
  5790. PCI_EXP_DEVSTA_FED |
  5791. PCI_EXP_DEVSTA_URD);
  5792. }
  5793. tg3_restore_pci_state(tp);
  5794. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5795. val = 0;
  5796. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5797. val = tr32(MEMARB_MODE);
  5798. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5799. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5800. tg3_stop_fw(tp);
  5801. tw32(0x5000, 0x400);
  5802. }
  5803. tw32(GRC_MODE, tp->grc_mode);
  5804. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5805. val = tr32(0xc4);
  5806. tw32(0xc4, val | (1 << 15));
  5807. }
  5808. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5809. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5810. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5811. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5812. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5813. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5814. }
  5815. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5816. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5817. tw32_f(MAC_MODE, tp->mac_mode);
  5818. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5819. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5820. tw32_f(MAC_MODE, tp->mac_mode);
  5821. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5822. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5823. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5824. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5825. tw32_f(MAC_MODE, tp->mac_mode);
  5826. } else
  5827. tw32_f(MAC_MODE, 0);
  5828. udelay(40);
  5829. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5830. err = tg3_poll_fw(tp);
  5831. if (err)
  5832. return err;
  5833. tg3_mdio_start(tp);
  5834. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5835. u8 phy_addr;
  5836. phy_addr = tp->phy_addr;
  5837. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5838. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5839. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5840. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5841. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5842. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5843. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5844. udelay(10);
  5845. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5846. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5847. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5848. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5849. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5850. udelay(10);
  5851. tp->phy_addr = phy_addr;
  5852. }
  5853. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5854. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5855. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5856. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  5857. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  5858. val = tr32(0x7c00);
  5859. tw32(0x7c00, val | (1 << 25));
  5860. }
  5861. /* Reprobe ASF enable state. */
  5862. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5863. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5864. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5865. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5866. u32 nic_cfg;
  5867. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5868. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5869. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5870. tp->last_event_jiffies = jiffies;
  5871. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5872. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5873. }
  5874. }
  5875. return 0;
  5876. }
  5877. /* tp->lock is held. */
  5878. static void tg3_stop_fw(struct tg3 *tp)
  5879. {
  5880. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5881. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5882. /* Wait for RX cpu to ACK the previous event. */
  5883. tg3_wait_for_event_ack(tp);
  5884. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5885. tg3_generate_fw_event(tp);
  5886. /* Wait for RX cpu to ACK this event. */
  5887. tg3_wait_for_event_ack(tp);
  5888. }
  5889. }
  5890. /* tp->lock is held. */
  5891. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5892. {
  5893. int err;
  5894. tg3_stop_fw(tp);
  5895. tg3_write_sig_pre_reset(tp, kind);
  5896. tg3_abort_hw(tp, silent);
  5897. err = tg3_chip_reset(tp);
  5898. __tg3_set_mac_addr(tp, 0);
  5899. tg3_write_sig_legacy(tp, kind);
  5900. tg3_write_sig_post_reset(tp, kind);
  5901. if (err)
  5902. return err;
  5903. return 0;
  5904. }
  5905. #define RX_CPU_SCRATCH_BASE 0x30000
  5906. #define RX_CPU_SCRATCH_SIZE 0x04000
  5907. #define TX_CPU_SCRATCH_BASE 0x34000
  5908. #define TX_CPU_SCRATCH_SIZE 0x04000
  5909. /* tp->lock is held. */
  5910. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5911. {
  5912. int i;
  5913. BUG_ON(offset == TX_CPU_BASE &&
  5914. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5915. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5916. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5917. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5918. return 0;
  5919. }
  5920. if (offset == RX_CPU_BASE) {
  5921. for (i = 0; i < 10000; i++) {
  5922. tw32(offset + CPU_STATE, 0xffffffff);
  5923. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5924. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5925. break;
  5926. }
  5927. tw32(offset + CPU_STATE, 0xffffffff);
  5928. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5929. udelay(10);
  5930. } else {
  5931. for (i = 0; i < 10000; i++) {
  5932. tw32(offset + CPU_STATE, 0xffffffff);
  5933. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5934. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5935. break;
  5936. }
  5937. }
  5938. if (i >= 10000) {
  5939. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  5940. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  5941. return -ENODEV;
  5942. }
  5943. /* Clear firmware's nvram arbitration. */
  5944. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5945. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5946. return 0;
  5947. }
  5948. struct fw_info {
  5949. unsigned int fw_base;
  5950. unsigned int fw_len;
  5951. const __be32 *fw_data;
  5952. };
  5953. /* tp->lock is held. */
  5954. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5955. int cpu_scratch_size, struct fw_info *info)
  5956. {
  5957. int err, lock_err, i;
  5958. void (*write_op)(struct tg3 *, u32, u32);
  5959. if (cpu_base == TX_CPU_BASE &&
  5960. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5961. netdev_err(tp->dev,
  5962. "%s: Trying to load TX cpu firmware which is 5705\n",
  5963. __func__);
  5964. return -EINVAL;
  5965. }
  5966. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5967. write_op = tg3_write_mem;
  5968. else
  5969. write_op = tg3_write_indirect_reg32;
  5970. /* It is possible that bootcode is still loading at this point.
  5971. * Get the nvram lock first before halting the cpu.
  5972. */
  5973. lock_err = tg3_nvram_lock(tp);
  5974. err = tg3_halt_cpu(tp, cpu_base);
  5975. if (!lock_err)
  5976. tg3_nvram_unlock(tp);
  5977. if (err)
  5978. goto out;
  5979. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5980. write_op(tp, cpu_scratch_base + i, 0);
  5981. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5982. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5983. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5984. write_op(tp, (cpu_scratch_base +
  5985. (info->fw_base & 0xffff) +
  5986. (i * sizeof(u32))),
  5987. be32_to_cpu(info->fw_data[i]));
  5988. err = 0;
  5989. out:
  5990. return err;
  5991. }
  5992. /* tp->lock is held. */
  5993. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5994. {
  5995. struct fw_info info;
  5996. const __be32 *fw_data;
  5997. int err, i;
  5998. fw_data = (void *)tp->fw->data;
  5999. /* Firmware blob starts with version numbers, followed by
  6000. start address and length. We are setting complete length.
  6001. length = end_address_of_bss - start_address_of_text.
  6002. Remainder is the blob to be loaded contiguously
  6003. from start address. */
  6004. info.fw_base = be32_to_cpu(fw_data[1]);
  6005. info.fw_len = tp->fw->size - 12;
  6006. info.fw_data = &fw_data[3];
  6007. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6008. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6009. &info);
  6010. if (err)
  6011. return err;
  6012. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6013. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6014. &info);
  6015. if (err)
  6016. return err;
  6017. /* Now startup only the RX cpu. */
  6018. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6019. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6020. for (i = 0; i < 5; i++) {
  6021. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6022. break;
  6023. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6024. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6025. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6026. udelay(1000);
  6027. }
  6028. if (i >= 5) {
  6029. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6030. "should be %08x\n", __func__,
  6031. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6032. return -ENODEV;
  6033. }
  6034. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6035. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6036. return 0;
  6037. }
  6038. /* 5705 needs a special version of the TSO firmware. */
  6039. /* tp->lock is held. */
  6040. static int tg3_load_tso_firmware(struct tg3 *tp)
  6041. {
  6042. struct fw_info info;
  6043. const __be32 *fw_data;
  6044. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6045. int err, i;
  6046. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6047. return 0;
  6048. fw_data = (void *)tp->fw->data;
  6049. /* Firmware blob starts with version numbers, followed by
  6050. start address and length. We are setting complete length.
  6051. length = end_address_of_bss - start_address_of_text.
  6052. Remainder is the blob to be loaded contiguously
  6053. from start address. */
  6054. info.fw_base = be32_to_cpu(fw_data[1]);
  6055. cpu_scratch_size = tp->fw_len;
  6056. info.fw_len = tp->fw->size - 12;
  6057. info.fw_data = &fw_data[3];
  6058. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6059. cpu_base = RX_CPU_BASE;
  6060. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6061. } else {
  6062. cpu_base = TX_CPU_BASE;
  6063. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6064. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6065. }
  6066. err = tg3_load_firmware_cpu(tp, cpu_base,
  6067. cpu_scratch_base, cpu_scratch_size,
  6068. &info);
  6069. if (err)
  6070. return err;
  6071. /* Now startup the cpu. */
  6072. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6073. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6074. for (i = 0; i < 5; i++) {
  6075. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6076. break;
  6077. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6078. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6079. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6080. udelay(1000);
  6081. }
  6082. if (i >= 5) {
  6083. netdev_err(tp->dev,
  6084. "%s fails to set CPU PC, is %08x should be %08x\n",
  6085. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6086. return -ENODEV;
  6087. }
  6088. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6089. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6090. return 0;
  6091. }
  6092. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6093. {
  6094. struct tg3 *tp = netdev_priv(dev);
  6095. struct sockaddr *addr = p;
  6096. int err = 0, skip_mac_1 = 0;
  6097. if (!is_valid_ether_addr(addr->sa_data))
  6098. return -EINVAL;
  6099. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6100. if (!netif_running(dev))
  6101. return 0;
  6102. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6103. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6104. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6105. addr0_low = tr32(MAC_ADDR_0_LOW);
  6106. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6107. addr1_low = tr32(MAC_ADDR_1_LOW);
  6108. /* Skip MAC addr 1 if ASF is using it. */
  6109. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6110. !(addr1_high == 0 && addr1_low == 0))
  6111. skip_mac_1 = 1;
  6112. }
  6113. spin_lock_bh(&tp->lock);
  6114. __tg3_set_mac_addr(tp, skip_mac_1);
  6115. spin_unlock_bh(&tp->lock);
  6116. return err;
  6117. }
  6118. /* tp->lock is held. */
  6119. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6120. dma_addr_t mapping, u32 maxlen_flags,
  6121. u32 nic_addr)
  6122. {
  6123. tg3_write_mem(tp,
  6124. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6125. ((u64) mapping >> 32));
  6126. tg3_write_mem(tp,
  6127. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6128. ((u64) mapping & 0xffffffff));
  6129. tg3_write_mem(tp,
  6130. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6131. maxlen_flags);
  6132. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6133. tg3_write_mem(tp,
  6134. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6135. nic_addr);
  6136. }
  6137. static void __tg3_set_rx_mode(struct net_device *);
  6138. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6139. {
  6140. int i;
  6141. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6142. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6143. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6144. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6145. } else {
  6146. tw32(HOSTCC_TXCOL_TICKS, 0);
  6147. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6148. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6149. }
  6150. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6151. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6152. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6153. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6154. } else {
  6155. tw32(HOSTCC_RXCOL_TICKS, 0);
  6156. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6157. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6158. }
  6159. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6160. u32 val = ec->stats_block_coalesce_usecs;
  6161. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6162. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6163. if (!netif_carrier_ok(tp->dev))
  6164. val = 0;
  6165. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6166. }
  6167. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6168. u32 reg;
  6169. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6170. tw32(reg, ec->rx_coalesce_usecs);
  6171. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6172. tw32(reg, ec->rx_max_coalesced_frames);
  6173. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6174. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6175. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6176. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6177. tw32(reg, ec->tx_coalesce_usecs);
  6178. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6179. tw32(reg, ec->tx_max_coalesced_frames);
  6180. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6181. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6182. }
  6183. }
  6184. for (; i < tp->irq_max - 1; i++) {
  6185. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6186. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6187. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6188. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6189. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6190. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6191. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6192. }
  6193. }
  6194. }
  6195. /* tp->lock is held. */
  6196. static void tg3_rings_reset(struct tg3 *tp)
  6197. {
  6198. int i;
  6199. u32 stblk, txrcb, rxrcb, limit;
  6200. struct tg3_napi *tnapi = &tp->napi[0];
  6201. /* Disable all transmit rings but the first. */
  6202. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6203. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6204. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6205. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6206. else
  6207. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6208. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6209. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6210. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6211. BDINFO_FLAGS_DISABLED);
  6212. /* Disable all receive return rings but the first. */
  6213. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6214. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6215. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6216. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6217. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6218. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6219. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6220. else
  6221. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6222. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6223. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6224. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6225. BDINFO_FLAGS_DISABLED);
  6226. /* Disable interrupts */
  6227. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6228. /* Zero mailbox registers. */
  6229. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6230. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6231. tp->napi[i].tx_prod = 0;
  6232. tp->napi[i].tx_cons = 0;
  6233. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6234. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6235. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6236. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6237. }
  6238. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6239. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6240. } else {
  6241. tp->napi[0].tx_prod = 0;
  6242. tp->napi[0].tx_cons = 0;
  6243. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6244. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6245. }
  6246. /* Make sure the NIC-based send BD rings are disabled. */
  6247. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6248. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6249. for (i = 0; i < 16; i++)
  6250. tw32_tx_mbox(mbox + i * 8, 0);
  6251. }
  6252. txrcb = NIC_SRAM_SEND_RCB;
  6253. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6254. /* Clear status block in ram. */
  6255. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6256. /* Set status block DMA address */
  6257. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6258. ((u64) tnapi->status_mapping >> 32));
  6259. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6260. ((u64) tnapi->status_mapping & 0xffffffff));
  6261. if (tnapi->tx_ring) {
  6262. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6263. (TG3_TX_RING_SIZE <<
  6264. BDINFO_FLAGS_MAXLEN_SHIFT),
  6265. NIC_SRAM_TX_BUFFER_DESC);
  6266. txrcb += TG3_BDINFO_SIZE;
  6267. }
  6268. if (tnapi->rx_rcb) {
  6269. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6270. (TG3_RX_RCB_RING_SIZE(tp) <<
  6271. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6272. rxrcb += TG3_BDINFO_SIZE;
  6273. }
  6274. stblk = HOSTCC_STATBLCK_RING1;
  6275. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6276. u64 mapping = (u64)tnapi->status_mapping;
  6277. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6278. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6279. /* Clear status block in ram. */
  6280. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6281. if (tnapi->tx_ring) {
  6282. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6283. (TG3_TX_RING_SIZE <<
  6284. BDINFO_FLAGS_MAXLEN_SHIFT),
  6285. NIC_SRAM_TX_BUFFER_DESC);
  6286. txrcb += TG3_BDINFO_SIZE;
  6287. }
  6288. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6289. (TG3_RX_RCB_RING_SIZE(tp) <<
  6290. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6291. stblk += 8;
  6292. rxrcb += TG3_BDINFO_SIZE;
  6293. }
  6294. }
  6295. /* tp->lock is held. */
  6296. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6297. {
  6298. u32 val, rdmac_mode;
  6299. int i, err, limit;
  6300. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6301. tg3_disable_ints(tp);
  6302. tg3_stop_fw(tp);
  6303. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6304. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6305. tg3_abort_hw(tp, 1);
  6306. if (reset_phy)
  6307. tg3_phy_reset(tp);
  6308. err = tg3_chip_reset(tp);
  6309. if (err)
  6310. return err;
  6311. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6312. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6313. val = tr32(TG3_CPMU_CTRL);
  6314. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6315. tw32(TG3_CPMU_CTRL, val);
  6316. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6317. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6318. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6319. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6320. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6321. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6322. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6323. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6324. val = tr32(TG3_CPMU_HST_ACC);
  6325. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6326. val |= CPMU_HST_ACC_MACCLK_6_25;
  6327. tw32(TG3_CPMU_HST_ACC, val);
  6328. }
  6329. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6330. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6331. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6332. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6333. tw32(PCIE_PWR_MGMT_THRESH, val);
  6334. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6335. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6336. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6337. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6338. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6339. }
  6340. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6341. u32 grc_mode = tr32(GRC_MODE);
  6342. /* Access the lower 1K of PL PCIE block registers. */
  6343. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6344. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6345. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6346. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6347. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6348. tw32(GRC_MODE, grc_mode);
  6349. }
  6350. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6351. u32 grc_mode = tr32(GRC_MODE);
  6352. /* Access the lower 1K of PL PCIE block registers. */
  6353. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6354. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6355. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
  6356. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6357. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6358. tw32(GRC_MODE, grc_mode);
  6359. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6360. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6361. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6362. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6363. }
  6364. /* This works around an issue with Athlon chipsets on
  6365. * B3 tigon3 silicon. This bit has no effect on any
  6366. * other revision. But do not set this on PCI Express
  6367. * chips and don't even touch the clocks if the CPMU is present.
  6368. */
  6369. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6370. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6371. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6372. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6373. }
  6374. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6375. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6376. val = tr32(TG3PCI_PCISTATE);
  6377. val |= PCISTATE_RETRY_SAME_DMA;
  6378. tw32(TG3PCI_PCISTATE, val);
  6379. }
  6380. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6381. /* Allow reads and writes to the
  6382. * APE register and memory space.
  6383. */
  6384. val = tr32(TG3PCI_PCISTATE);
  6385. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6386. PCISTATE_ALLOW_APE_SHMEM_WR;
  6387. tw32(TG3PCI_PCISTATE, val);
  6388. }
  6389. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6390. /* Enable some hw fixes. */
  6391. val = tr32(TG3PCI_MSI_DATA);
  6392. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6393. tw32(TG3PCI_MSI_DATA, val);
  6394. }
  6395. /* Descriptor ring init may make accesses to the
  6396. * NIC SRAM area to setup the TX descriptors, so we
  6397. * can only do this after the hardware has been
  6398. * successfully reset.
  6399. */
  6400. err = tg3_init_rings(tp);
  6401. if (err)
  6402. return err;
  6403. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6404. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6405. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6406. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6407. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6408. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6409. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6410. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6411. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6412. /* This value is determined during the probe time DMA
  6413. * engine test, tg3_test_dma.
  6414. */
  6415. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6416. }
  6417. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6418. GRC_MODE_4X_NIC_SEND_RINGS |
  6419. GRC_MODE_NO_TX_PHDR_CSUM |
  6420. GRC_MODE_NO_RX_PHDR_CSUM);
  6421. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6422. /* Pseudo-header checksum is done by hardware logic and not
  6423. * the offload processers, so make the chip do the pseudo-
  6424. * header checksums on receive. For transmit it is more
  6425. * convenient to do the pseudo-header checksum in software
  6426. * as Linux does that on transmit for us in all cases.
  6427. */
  6428. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6429. tw32(GRC_MODE,
  6430. tp->grc_mode |
  6431. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6432. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6433. val = tr32(GRC_MISC_CFG);
  6434. val &= ~0xff;
  6435. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6436. tw32(GRC_MISC_CFG, val);
  6437. /* Initialize MBUF/DESC pool. */
  6438. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6439. /* Do nothing. */
  6440. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6441. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6442. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6443. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6444. else
  6445. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6446. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6447. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6448. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6449. int fw_len;
  6450. fw_len = tp->fw_len;
  6451. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6452. tw32(BUFMGR_MB_POOL_ADDR,
  6453. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6454. tw32(BUFMGR_MB_POOL_SIZE,
  6455. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6456. }
  6457. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6458. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6459. tp->bufmgr_config.mbuf_read_dma_low_water);
  6460. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6461. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6462. tw32(BUFMGR_MB_HIGH_WATER,
  6463. tp->bufmgr_config.mbuf_high_water);
  6464. } else {
  6465. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6466. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6467. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6468. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6469. tw32(BUFMGR_MB_HIGH_WATER,
  6470. tp->bufmgr_config.mbuf_high_water_jumbo);
  6471. }
  6472. tw32(BUFMGR_DMA_LOW_WATER,
  6473. tp->bufmgr_config.dma_low_water);
  6474. tw32(BUFMGR_DMA_HIGH_WATER,
  6475. tp->bufmgr_config.dma_high_water);
  6476. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6477. for (i = 0; i < 2000; i++) {
  6478. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6479. break;
  6480. udelay(10);
  6481. }
  6482. if (i >= 2000) {
  6483. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6484. return -ENODEV;
  6485. }
  6486. /* Setup replenish threshold. */
  6487. val = tp->rx_pending / 8;
  6488. if (val == 0)
  6489. val = 1;
  6490. else if (val > tp->rx_std_max_post)
  6491. val = tp->rx_std_max_post;
  6492. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6493. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6494. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6495. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6496. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6497. }
  6498. tw32(RCVBDI_STD_THRESH, val);
  6499. /* Initialize TG3_BDINFO's at:
  6500. * RCVDBDI_STD_BD: standard eth size rx ring
  6501. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6502. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6503. *
  6504. * like so:
  6505. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6506. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6507. * ring attribute flags
  6508. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6509. *
  6510. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6511. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6512. *
  6513. * The size of each ring is fixed in the firmware, but the location is
  6514. * configurable.
  6515. */
  6516. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6517. ((u64) tpr->rx_std_mapping >> 32));
  6518. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6519. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6520. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6521. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6522. NIC_SRAM_RX_BUFFER_DESC);
  6523. /* Disable the mini ring */
  6524. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6525. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6526. BDINFO_FLAGS_DISABLED);
  6527. /* Program the jumbo buffer descriptor ring control
  6528. * blocks on those devices that have them.
  6529. */
  6530. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6531. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6532. /* Setup replenish threshold. */
  6533. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6534. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6535. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6536. ((u64) tpr->rx_jmb_mapping >> 32));
  6537. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6538. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6539. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6540. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6541. BDINFO_FLAGS_USE_EXT_RECV);
  6542. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6543. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6544. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6545. } else {
  6546. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6547. BDINFO_FLAGS_DISABLED);
  6548. }
  6549. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6550. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6551. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6552. (RX_STD_MAX_SIZE << 2);
  6553. else
  6554. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6555. } else
  6556. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6557. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6558. tpr->rx_std_prod_idx = tp->rx_pending;
  6559. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6560. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6561. tp->rx_jumbo_pending : 0;
  6562. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6563. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6564. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6565. tw32(STD_REPLENISH_LWM, 32);
  6566. tw32(JMB_REPLENISH_LWM, 16);
  6567. }
  6568. tg3_rings_reset(tp);
  6569. /* Initialize MAC address and backoff seed. */
  6570. __tg3_set_mac_addr(tp, 0);
  6571. /* MTU + ethernet header + FCS + optional VLAN tag */
  6572. tw32(MAC_RX_MTU_SIZE,
  6573. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6574. /* The slot time is changed by tg3_setup_phy if we
  6575. * run at gigabit with half duplex.
  6576. */
  6577. tw32(MAC_TX_LENGTHS,
  6578. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6579. (6 << TX_LENGTHS_IPG_SHIFT) |
  6580. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6581. /* Receive rules. */
  6582. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6583. tw32(RCVLPC_CONFIG, 0x0181);
  6584. /* Calculate RDMAC_MODE setting early, we need it to determine
  6585. * the RCVLPC_STATE_ENABLE mask.
  6586. */
  6587. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6588. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6589. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6590. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6591. RDMAC_MODE_LNGREAD_ENAB);
  6592. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6593. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6594. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6595. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6596. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6597. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6598. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6599. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6600. /* If statement applies to 5705 and 5750 PCI devices only */
  6601. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6602. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6603. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6604. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6605. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6606. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6607. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6608. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6609. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6610. }
  6611. }
  6612. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6613. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6614. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6615. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6616. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6617. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6618. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6619. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6620. /* Receive/send statistics. */
  6621. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6622. val = tr32(RCVLPC_STATS_ENABLE);
  6623. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6624. tw32(RCVLPC_STATS_ENABLE, val);
  6625. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6626. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6627. val = tr32(RCVLPC_STATS_ENABLE);
  6628. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6629. tw32(RCVLPC_STATS_ENABLE, val);
  6630. } else {
  6631. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6632. }
  6633. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6634. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6635. tw32(SNDDATAI_STATSCTRL,
  6636. (SNDDATAI_SCTRL_ENABLE |
  6637. SNDDATAI_SCTRL_FASTUPD));
  6638. /* Setup host coalescing engine. */
  6639. tw32(HOSTCC_MODE, 0);
  6640. for (i = 0; i < 2000; i++) {
  6641. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6642. break;
  6643. udelay(10);
  6644. }
  6645. __tg3_set_coalesce(tp, &tp->coal);
  6646. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6647. /* Status/statistics block address. See tg3_timer,
  6648. * the tg3_periodic_fetch_stats call there, and
  6649. * tg3_get_stats to see how this works for 5705/5750 chips.
  6650. */
  6651. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6652. ((u64) tp->stats_mapping >> 32));
  6653. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6654. ((u64) tp->stats_mapping & 0xffffffff));
  6655. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6656. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6657. /* Clear statistics and status block memory areas */
  6658. for (i = NIC_SRAM_STATS_BLK;
  6659. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6660. i += sizeof(u32)) {
  6661. tg3_write_mem(tp, i, 0);
  6662. udelay(40);
  6663. }
  6664. }
  6665. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6666. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6667. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6668. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6669. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6670. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6671. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6672. /* reset to prevent losing 1st rx packet intermittently */
  6673. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6674. udelay(10);
  6675. }
  6676. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6677. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6678. else
  6679. tp->mac_mode = 0;
  6680. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6681. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6682. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6683. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6684. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6685. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6686. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6687. udelay(40);
  6688. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6689. * If TG3_FLG2_IS_NIC is zero, we should read the
  6690. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6691. * whether used as inputs or outputs, are set by boot code after
  6692. * reset.
  6693. */
  6694. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6695. u32 gpio_mask;
  6696. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6697. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6698. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6699. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6700. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6701. GRC_LCLCTRL_GPIO_OUTPUT3;
  6702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6703. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6704. tp->grc_local_ctrl &= ~gpio_mask;
  6705. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6706. /* GPIO1 must be driven high for eeprom write protect */
  6707. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6708. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6709. GRC_LCLCTRL_GPIO_OUTPUT1);
  6710. }
  6711. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6712. udelay(100);
  6713. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6714. val = tr32(MSGINT_MODE);
  6715. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6716. tw32(MSGINT_MODE, val);
  6717. }
  6718. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6719. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6720. udelay(40);
  6721. }
  6722. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6723. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6724. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6725. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6726. WDMAC_MODE_LNGREAD_ENAB);
  6727. /* If statement applies to 5705 and 5750 PCI devices only */
  6728. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6729. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6730. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6731. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6732. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6733. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6734. /* nothing */
  6735. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6736. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6737. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6738. val |= WDMAC_MODE_RX_ACCEL;
  6739. }
  6740. }
  6741. /* Enable host coalescing bug fix */
  6742. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6743. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6744. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6745. val |= WDMAC_MODE_BURST_ALL_DATA;
  6746. tw32_f(WDMAC_MODE, val);
  6747. udelay(40);
  6748. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6749. u16 pcix_cmd;
  6750. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6751. &pcix_cmd);
  6752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6753. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6754. pcix_cmd |= PCI_X_CMD_READ_2K;
  6755. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6756. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6757. pcix_cmd |= PCI_X_CMD_READ_2K;
  6758. }
  6759. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6760. pcix_cmd);
  6761. }
  6762. tw32_f(RDMAC_MODE, rdmac_mode);
  6763. udelay(40);
  6764. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6765. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6766. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6767. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6768. tw32(SNDDATAC_MODE,
  6769. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6770. else
  6771. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6772. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6773. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6774. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6775. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6776. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6777. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6778. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6779. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6780. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6781. tw32(SNDBDI_MODE, val);
  6782. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6783. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6784. err = tg3_load_5701_a0_firmware_fix(tp);
  6785. if (err)
  6786. return err;
  6787. }
  6788. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6789. err = tg3_load_tso_firmware(tp);
  6790. if (err)
  6791. return err;
  6792. }
  6793. tp->tx_mode = TX_MODE_ENABLE;
  6794. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6795. udelay(100);
  6796. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6797. u32 reg = MAC_RSS_INDIR_TBL_0;
  6798. u8 *ent = (u8 *)&val;
  6799. /* Setup the indirection table */
  6800. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6801. int idx = i % sizeof(val);
  6802. ent[idx] = i % (tp->irq_cnt - 1);
  6803. if (idx == sizeof(val) - 1) {
  6804. tw32(reg, val);
  6805. reg += 4;
  6806. }
  6807. }
  6808. /* Setup the "secret" hash key. */
  6809. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6810. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6811. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6812. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6813. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6814. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6815. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6816. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6817. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6818. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6819. }
  6820. tp->rx_mode = RX_MODE_ENABLE;
  6821. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6822. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6823. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6824. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6825. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6826. RX_MODE_RSS_IPV6_HASH_EN |
  6827. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6828. RX_MODE_RSS_IPV4_HASH_EN |
  6829. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6830. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6831. udelay(10);
  6832. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6833. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6834. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6835. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6836. udelay(10);
  6837. }
  6838. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6839. udelay(10);
  6840. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6841. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6842. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6843. /* Set drive transmission level to 1.2V */
  6844. /* only if the signal pre-emphasis bit is not set */
  6845. val = tr32(MAC_SERDES_CFG);
  6846. val &= 0xfffff000;
  6847. val |= 0x880;
  6848. tw32(MAC_SERDES_CFG, val);
  6849. }
  6850. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6851. tw32(MAC_SERDES_CFG, 0x616000);
  6852. }
  6853. /* Prevent chip from dropping frames when flow control
  6854. * is enabled.
  6855. */
  6856. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6857. val = 1;
  6858. else
  6859. val = 2;
  6860. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6861. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6862. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6863. /* Use hardware link auto-negotiation */
  6864. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6865. }
  6866. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6867. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6868. u32 tmp;
  6869. tmp = tr32(SERDES_RX_CTRL);
  6870. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6871. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6872. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6873. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6874. }
  6875. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6876. if (tp->link_config.phy_is_low_power) {
  6877. tp->link_config.phy_is_low_power = 0;
  6878. tp->link_config.speed = tp->link_config.orig_speed;
  6879. tp->link_config.duplex = tp->link_config.orig_duplex;
  6880. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6881. }
  6882. err = tg3_setup_phy(tp, 0);
  6883. if (err)
  6884. return err;
  6885. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6886. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6887. u32 tmp;
  6888. /* Clear CRC stats. */
  6889. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6890. tg3_writephy(tp, MII_TG3_TEST1,
  6891. tmp | MII_TG3_TEST1_CRC_EN);
  6892. tg3_readphy(tp, 0x14, &tmp);
  6893. }
  6894. }
  6895. }
  6896. __tg3_set_rx_mode(tp->dev);
  6897. /* Initialize receive rules. */
  6898. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6899. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6900. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6901. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6902. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6903. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6904. limit = 8;
  6905. else
  6906. limit = 16;
  6907. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6908. limit -= 4;
  6909. switch (limit) {
  6910. case 16:
  6911. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6912. case 15:
  6913. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6914. case 14:
  6915. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6916. case 13:
  6917. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6918. case 12:
  6919. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6920. case 11:
  6921. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6922. case 10:
  6923. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6924. case 9:
  6925. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6926. case 8:
  6927. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6928. case 7:
  6929. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6930. case 6:
  6931. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6932. case 5:
  6933. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6934. case 4:
  6935. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6936. case 3:
  6937. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6938. case 2:
  6939. case 1:
  6940. default:
  6941. break;
  6942. }
  6943. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6944. /* Write our heartbeat update interval to APE. */
  6945. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6946. APE_HOST_HEARTBEAT_INT_DISABLE);
  6947. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6948. return 0;
  6949. }
  6950. /* Called at device open time to get the chip ready for
  6951. * packet processing. Invoked with tp->lock held.
  6952. */
  6953. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6954. {
  6955. tg3_switch_clocks(tp);
  6956. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6957. return tg3_reset_hw(tp, reset_phy);
  6958. }
  6959. #define TG3_STAT_ADD32(PSTAT, REG) \
  6960. do { u32 __val = tr32(REG); \
  6961. (PSTAT)->low += __val; \
  6962. if ((PSTAT)->low < __val) \
  6963. (PSTAT)->high += 1; \
  6964. } while (0)
  6965. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6966. {
  6967. struct tg3_hw_stats *sp = tp->hw_stats;
  6968. if (!netif_carrier_ok(tp->dev))
  6969. return;
  6970. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6971. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6972. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6973. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6974. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6975. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6976. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6977. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6978. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6979. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6980. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6981. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6982. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6983. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6984. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6985. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6986. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6987. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6988. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6989. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6990. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6991. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6992. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6993. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6994. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6995. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6996. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6997. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6998. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6999. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7000. }
  7001. static void tg3_timer(unsigned long __opaque)
  7002. {
  7003. struct tg3 *tp = (struct tg3 *) __opaque;
  7004. if (tp->irq_sync)
  7005. goto restart_timer;
  7006. spin_lock(&tp->lock);
  7007. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7008. /* All of this garbage is because when using non-tagged
  7009. * IRQ status the mailbox/status_block protocol the chip
  7010. * uses with the cpu is race prone.
  7011. */
  7012. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7013. tw32(GRC_LOCAL_CTRL,
  7014. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7015. } else {
  7016. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7017. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7018. }
  7019. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7020. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7021. spin_unlock(&tp->lock);
  7022. schedule_work(&tp->reset_task);
  7023. return;
  7024. }
  7025. }
  7026. /* This part only runs once per second. */
  7027. if (!--tp->timer_counter) {
  7028. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7029. tg3_periodic_fetch_stats(tp);
  7030. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7031. u32 mac_stat;
  7032. int phy_event;
  7033. mac_stat = tr32(MAC_STATUS);
  7034. phy_event = 0;
  7035. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  7036. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7037. phy_event = 1;
  7038. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7039. phy_event = 1;
  7040. if (phy_event)
  7041. tg3_setup_phy(tp, 0);
  7042. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7043. u32 mac_stat = tr32(MAC_STATUS);
  7044. int need_setup = 0;
  7045. if (netif_carrier_ok(tp->dev) &&
  7046. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7047. need_setup = 1;
  7048. }
  7049. if (! netif_carrier_ok(tp->dev) &&
  7050. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7051. MAC_STATUS_SIGNAL_DET))) {
  7052. need_setup = 1;
  7053. }
  7054. if (need_setup) {
  7055. if (!tp->serdes_counter) {
  7056. tw32_f(MAC_MODE,
  7057. (tp->mac_mode &
  7058. ~MAC_MODE_PORT_MODE_MASK));
  7059. udelay(40);
  7060. tw32_f(MAC_MODE, tp->mac_mode);
  7061. udelay(40);
  7062. }
  7063. tg3_setup_phy(tp, 0);
  7064. }
  7065. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7066. tg3_serdes_parallel_detect(tp);
  7067. tp->timer_counter = tp->timer_multiplier;
  7068. }
  7069. /* Heartbeat is only sent once every 2 seconds.
  7070. *
  7071. * The heartbeat is to tell the ASF firmware that the host
  7072. * driver is still alive. In the event that the OS crashes,
  7073. * ASF needs to reset the hardware to free up the FIFO space
  7074. * that may be filled with rx packets destined for the host.
  7075. * If the FIFO is full, ASF will no longer function properly.
  7076. *
  7077. * Unintended resets have been reported on real time kernels
  7078. * where the timer doesn't run on time. Netpoll will also have
  7079. * same problem.
  7080. *
  7081. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7082. * to check the ring condition when the heartbeat is expiring
  7083. * before doing the reset. This will prevent most unintended
  7084. * resets.
  7085. */
  7086. if (!--tp->asf_counter) {
  7087. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7088. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7089. tg3_wait_for_event_ack(tp);
  7090. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7091. FWCMD_NICDRV_ALIVE3);
  7092. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7093. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7094. TG3_FW_UPDATE_TIMEOUT_SEC);
  7095. tg3_generate_fw_event(tp);
  7096. }
  7097. tp->asf_counter = tp->asf_multiplier;
  7098. }
  7099. spin_unlock(&tp->lock);
  7100. restart_timer:
  7101. tp->timer.expires = jiffies + tp->timer_offset;
  7102. add_timer(&tp->timer);
  7103. }
  7104. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7105. {
  7106. irq_handler_t fn;
  7107. unsigned long flags;
  7108. char *name;
  7109. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7110. if (tp->irq_cnt == 1)
  7111. name = tp->dev->name;
  7112. else {
  7113. name = &tnapi->irq_lbl[0];
  7114. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7115. name[IFNAMSIZ-1] = 0;
  7116. }
  7117. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7118. fn = tg3_msi;
  7119. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7120. fn = tg3_msi_1shot;
  7121. flags = IRQF_SAMPLE_RANDOM;
  7122. } else {
  7123. fn = tg3_interrupt;
  7124. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7125. fn = tg3_interrupt_tagged;
  7126. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7127. }
  7128. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7129. }
  7130. static int tg3_test_interrupt(struct tg3 *tp)
  7131. {
  7132. struct tg3_napi *tnapi = &tp->napi[0];
  7133. struct net_device *dev = tp->dev;
  7134. int err, i, intr_ok = 0;
  7135. u32 val;
  7136. if (!netif_running(dev))
  7137. return -ENODEV;
  7138. tg3_disable_ints(tp);
  7139. free_irq(tnapi->irq_vec, tnapi);
  7140. /*
  7141. * Turn off MSI one shot mode. Otherwise this test has no
  7142. * observable way to know whether the interrupt was delivered.
  7143. */
  7144. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7145. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7146. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7147. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7148. tw32(MSGINT_MODE, val);
  7149. }
  7150. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7151. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7152. if (err)
  7153. return err;
  7154. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7155. tg3_enable_ints(tp);
  7156. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7157. tnapi->coal_now);
  7158. for (i = 0; i < 5; i++) {
  7159. u32 int_mbox, misc_host_ctrl;
  7160. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7161. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7162. if ((int_mbox != 0) ||
  7163. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7164. intr_ok = 1;
  7165. break;
  7166. }
  7167. msleep(10);
  7168. }
  7169. tg3_disable_ints(tp);
  7170. free_irq(tnapi->irq_vec, tnapi);
  7171. err = tg3_request_irq(tp, 0);
  7172. if (err)
  7173. return err;
  7174. if (intr_ok) {
  7175. /* Reenable MSI one shot mode. */
  7176. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7177. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7178. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7179. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7180. tw32(MSGINT_MODE, val);
  7181. }
  7182. return 0;
  7183. }
  7184. return -EIO;
  7185. }
  7186. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7187. * successfully restored
  7188. */
  7189. static int tg3_test_msi(struct tg3 *tp)
  7190. {
  7191. int err;
  7192. u16 pci_cmd;
  7193. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7194. return 0;
  7195. /* Turn off SERR reporting in case MSI terminates with Master
  7196. * Abort.
  7197. */
  7198. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7199. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7200. pci_cmd & ~PCI_COMMAND_SERR);
  7201. err = tg3_test_interrupt(tp);
  7202. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7203. if (!err)
  7204. return 0;
  7205. /* other failures */
  7206. if (err != -EIO)
  7207. return err;
  7208. /* MSI test failed, go back to INTx mode */
  7209. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7210. "to INTx mode. Please report this failure to the PCI "
  7211. "maintainer and include system chipset information\n");
  7212. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7213. pci_disable_msi(tp->pdev);
  7214. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7215. err = tg3_request_irq(tp, 0);
  7216. if (err)
  7217. return err;
  7218. /* Need to reset the chip because the MSI cycle may have terminated
  7219. * with Master Abort.
  7220. */
  7221. tg3_full_lock(tp, 1);
  7222. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7223. err = tg3_init_hw(tp, 1);
  7224. tg3_full_unlock(tp);
  7225. if (err)
  7226. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7227. return err;
  7228. }
  7229. static int tg3_request_firmware(struct tg3 *tp)
  7230. {
  7231. const __be32 *fw_data;
  7232. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7233. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7234. tp->fw_needed);
  7235. return -ENOENT;
  7236. }
  7237. fw_data = (void *)tp->fw->data;
  7238. /* Firmware blob starts with version numbers, followed by
  7239. * start address and _full_ length including BSS sections
  7240. * (which must be longer than the actual data, of course
  7241. */
  7242. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7243. if (tp->fw_len < (tp->fw->size - 12)) {
  7244. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7245. tp->fw_len, tp->fw_needed);
  7246. release_firmware(tp->fw);
  7247. tp->fw = NULL;
  7248. return -EINVAL;
  7249. }
  7250. /* We no longer need firmware; we have it. */
  7251. tp->fw_needed = NULL;
  7252. return 0;
  7253. }
  7254. static bool tg3_enable_msix(struct tg3 *tp)
  7255. {
  7256. int i, rc, cpus = num_online_cpus();
  7257. struct msix_entry msix_ent[tp->irq_max];
  7258. if (cpus == 1)
  7259. /* Just fallback to the simpler MSI mode. */
  7260. return false;
  7261. /*
  7262. * We want as many rx rings enabled as there are cpus.
  7263. * The first MSIX vector only deals with link interrupts, etc,
  7264. * so we add one to the number of vectors we are requesting.
  7265. */
  7266. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7267. for (i = 0; i < tp->irq_max; i++) {
  7268. msix_ent[i].entry = i;
  7269. msix_ent[i].vector = 0;
  7270. }
  7271. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7272. if (rc != 0) {
  7273. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  7274. return false;
  7275. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7276. return false;
  7277. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7278. tp->irq_cnt, rc);
  7279. tp->irq_cnt = rc;
  7280. }
  7281. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7282. for (i = 0; i < tp->irq_max; i++)
  7283. tp->napi[i].irq_vec = msix_ent[i].vector;
  7284. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  7285. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7286. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7287. } else
  7288. tp->dev->real_num_tx_queues = 1;
  7289. return true;
  7290. }
  7291. static void tg3_ints_init(struct tg3 *tp)
  7292. {
  7293. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7294. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7295. /* All MSI supporting chips should support tagged
  7296. * status. Assert that this is the case.
  7297. */
  7298. netdev_warn(tp->dev,
  7299. "MSI without TAGGED_STATUS? Not using MSI\n");
  7300. goto defcfg;
  7301. }
  7302. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7303. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7304. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7305. pci_enable_msi(tp->pdev) == 0)
  7306. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7307. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7308. u32 msi_mode = tr32(MSGINT_MODE);
  7309. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7310. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7311. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7312. }
  7313. defcfg:
  7314. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7315. tp->irq_cnt = 1;
  7316. tp->napi[0].irq_vec = tp->pdev->irq;
  7317. tp->dev->real_num_tx_queues = 1;
  7318. }
  7319. }
  7320. static void tg3_ints_fini(struct tg3 *tp)
  7321. {
  7322. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7323. pci_disable_msix(tp->pdev);
  7324. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7325. pci_disable_msi(tp->pdev);
  7326. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7327. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7328. }
  7329. static int tg3_open(struct net_device *dev)
  7330. {
  7331. struct tg3 *tp = netdev_priv(dev);
  7332. int i, err;
  7333. if (tp->fw_needed) {
  7334. err = tg3_request_firmware(tp);
  7335. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7336. if (err)
  7337. return err;
  7338. } else if (err) {
  7339. netdev_warn(tp->dev, "TSO capability disabled\n");
  7340. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7341. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7342. netdev_notice(tp->dev, "TSO capability restored\n");
  7343. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7344. }
  7345. }
  7346. netif_carrier_off(tp->dev);
  7347. err = tg3_set_power_state(tp, PCI_D0);
  7348. if (err)
  7349. return err;
  7350. tg3_full_lock(tp, 0);
  7351. tg3_disable_ints(tp);
  7352. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7353. tg3_full_unlock(tp);
  7354. /*
  7355. * Setup interrupts first so we know how
  7356. * many NAPI resources to allocate
  7357. */
  7358. tg3_ints_init(tp);
  7359. /* The placement of this call is tied
  7360. * to the setup and use of Host TX descriptors.
  7361. */
  7362. err = tg3_alloc_consistent(tp);
  7363. if (err)
  7364. goto err_out1;
  7365. tg3_napi_enable(tp);
  7366. for (i = 0; i < tp->irq_cnt; i++) {
  7367. struct tg3_napi *tnapi = &tp->napi[i];
  7368. err = tg3_request_irq(tp, i);
  7369. if (err) {
  7370. for (i--; i >= 0; i--)
  7371. free_irq(tnapi->irq_vec, tnapi);
  7372. break;
  7373. }
  7374. }
  7375. if (err)
  7376. goto err_out2;
  7377. tg3_full_lock(tp, 0);
  7378. err = tg3_init_hw(tp, 1);
  7379. if (err) {
  7380. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7381. tg3_free_rings(tp);
  7382. } else {
  7383. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7384. tp->timer_offset = HZ;
  7385. else
  7386. tp->timer_offset = HZ / 10;
  7387. BUG_ON(tp->timer_offset > HZ);
  7388. tp->timer_counter = tp->timer_multiplier =
  7389. (HZ / tp->timer_offset);
  7390. tp->asf_counter = tp->asf_multiplier =
  7391. ((HZ / tp->timer_offset) * 2);
  7392. init_timer(&tp->timer);
  7393. tp->timer.expires = jiffies + tp->timer_offset;
  7394. tp->timer.data = (unsigned long) tp;
  7395. tp->timer.function = tg3_timer;
  7396. }
  7397. tg3_full_unlock(tp);
  7398. if (err)
  7399. goto err_out3;
  7400. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7401. err = tg3_test_msi(tp);
  7402. if (err) {
  7403. tg3_full_lock(tp, 0);
  7404. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7405. tg3_free_rings(tp);
  7406. tg3_full_unlock(tp);
  7407. goto err_out2;
  7408. }
  7409. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7410. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  7411. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7412. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7413. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7414. tw32(PCIE_TRANSACTION_CFG,
  7415. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7416. }
  7417. }
  7418. tg3_phy_start(tp);
  7419. tg3_full_lock(tp, 0);
  7420. add_timer(&tp->timer);
  7421. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7422. tg3_enable_ints(tp);
  7423. tg3_full_unlock(tp);
  7424. netif_tx_start_all_queues(dev);
  7425. return 0;
  7426. err_out3:
  7427. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7428. struct tg3_napi *tnapi = &tp->napi[i];
  7429. free_irq(tnapi->irq_vec, tnapi);
  7430. }
  7431. err_out2:
  7432. tg3_napi_disable(tp);
  7433. tg3_free_consistent(tp);
  7434. err_out1:
  7435. tg3_ints_fini(tp);
  7436. return err;
  7437. }
  7438. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7439. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7440. static int tg3_close(struct net_device *dev)
  7441. {
  7442. int i;
  7443. struct tg3 *tp = netdev_priv(dev);
  7444. tg3_napi_disable(tp);
  7445. cancel_work_sync(&tp->reset_task);
  7446. netif_tx_stop_all_queues(dev);
  7447. del_timer_sync(&tp->timer);
  7448. tg3_phy_stop(tp);
  7449. tg3_full_lock(tp, 1);
  7450. tg3_disable_ints(tp);
  7451. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7452. tg3_free_rings(tp);
  7453. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7454. tg3_full_unlock(tp);
  7455. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7456. struct tg3_napi *tnapi = &tp->napi[i];
  7457. free_irq(tnapi->irq_vec, tnapi);
  7458. }
  7459. tg3_ints_fini(tp);
  7460. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7461. sizeof(tp->net_stats_prev));
  7462. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7463. sizeof(tp->estats_prev));
  7464. tg3_free_consistent(tp);
  7465. tg3_set_power_state(tp, PCI_D3hot);
  7466. netif_carrier_off(tp->dev);
  7467. return 0;
  7468. }
  7469. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7470. {
  7471. unsigned long ret;
  7472. #if (BITS_PER_LONG == 32)
  7473. ret = val->low;
  7474. #else
  7475. ret = ((u64)val->high << 32) | ((u64)val->low);
  7476. #endif
  7477. return ret;
  7478. }
  7479. static inline u64 get_estat64(tg3_stat64_t *val)
  7480. {
  7481. return ((u64)val->high << 32) | ((u64)val->low);
  7482. }
  7483. static unsigned long calc_crc_errors(struct tg3 *tp)
  7484. {
  7485. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7486. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7487. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7488. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7489. u32 val;
  7490. spin_lock_bh(&tp->lock);
  7491. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7492. tg3_writephy(tp, MII_TG3_TEST1,
  7493. val | MII_TG3_TEST1_CRC_EN);
  7494. tg3_readphy(tp, 0x14, &val);
  7495. } else
  7496. val = 0;
  7497. spin_unlock_bh(&tp->lock);
  7498. tp->phy_crc_errors += val;
  7499. return tp->phy_crc_errors;
  7500. }
  7501. return get_stat64(&hw_stats->rx_fcs_errors);
  7502. }
  7503. #define ESTAT_ADD(member) \
  7504. estats->member = old_estats->member + \
  7505. get_estat64(&hw_stats->member)
  7506. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7507. {
  7508. struct tg3_ethtool_stats *estats = &tp->estats;
  7509. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7510. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7511. if (!hw_stats)
  7512. return old_estats;
  7513. ESTAT_ADD(rx_octets);
  7514. ESTAT_ADD(rx_fragments);
  7515. ESTAT_ADD(rx_ucast_packets);
  7516. ESTAT_ADD(rx_mcast_packets);
  7517. ESTAT_ADD(rx_bcast_packets);
  7518. ESTAT_ADD(rx_fcs_errors);
  7519. ESTAT_ADD(rx_align_errors);
  7520. ESTAT_ADD(rx_xon_pause_rcvd);
  7521. ESTAT_ADD(rx_xoff_pause_rcvd);
  7522. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7523. ESTAT_ADD(rx_xoff_entered);
  7524. ESTAT_ADD(rx_frame_too_long_errors);
  7525. ESTAT_ADD(rx_jabbers);
  7526. ESTAT_ADD(rx_undersize_packets);
  7527. ESTAT_ADD(rx_in_length_errors);
  7528. ESTAT_ADD(rx_out_length_errors);
  7529. ESTAT_ADD(rx_64_or_less_octet_packets);
  7530. ESTAT_ADD(rx_65_to_127_octet_packets);
  7531. ESTAT_ADD(rx_128_to_255_octet_packets);
  7532. ESTAT_ADD(rx_256_to_511_octet_packets);
  7533. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7534. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7535. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7536. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7537. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7538. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7539. ESTAT_ADD(tx_octets);
  7540. ESTAT_ADD(tx_collisions);
  7541. ESTAT_ADD(tx_xon_sent);
  7542. ESTAT_ADD(tx_xoff_sent);
  7543. ESTAT_ADD(tx_flow_control);
  7544. ESTAT_ADD(tx_mac_errors);
  7545. ESTAT_ADD(tx_single_collisions);
  7546. ESTAT_ADD(tx_mult_collisions);
  7547. ESTAT_ADD(tx_deferred);
  7548. ESTAT_ADD(tx_excessive_collisions);
  7549. ESTAT_ADD(tx_late_collisions);
  7550. ESTAT_ADD(tx_collide_2times);
  7551. ESTAT_ADD(tx_collide_3times);
  7552. ESTAT_ADD(tx_collide_4times);
  7553. ESTAT_ADD(tx_collide_5times);
  7554. ESTAT_ADD(tx_collide_6times);
  7555. ESTAT_ADD(tx_collide_7times);
  7556. ESTAT_ADD(tx_collide_8times);
  7557. ESTAT_ADD(tx_collide_9times);
  7558. ESTAT_ADD(tx_collide_10times);
  7559. ESTAT_ADD(tx_collide_11times);
  7560. ESTAT_ADD(tx_collide_12times);
  7561. ESTAT_ADD(tx_collide_13times);
  7562. ESTAT_ADD(tx_collide_14times);
  7563. ESTAT_ADD(tx_collide_15times);
  7564. ESTAT_ADD(tx_ucast_packets);
  7565. ESTAT_ADD(tx_mcast_packets);
  7566. ESTAT_ADD(tx_bcast_packets);
  7567. ESTAT_ADD(tx_carrier_sense_errors);
  7568. ESTAT_ADD(tx_discards);
  7569. ESTAT_ADD(tx_errors);
  7570. ESTAT_ADD(dma_writeq_full);
  7571. ESTAT_ADD(dma_write_prioq_full);
  7572. ESTAT_ADD(rxbds_empty);
  7573. ESTAT_ADD(rx_discards);
  7574. ESTAT_ADD(rx_errors);
  7575. ESTAT_ADD(rx_threshold_hit);
  7576. ESTAT_ADD(dma_readq_full);
  7577. ESTAT_ADD(dma_read_prioq_full);
  7578. ESTAT_ADD(tx_comp_queue_full);
  7579. ESTAT_ADD(ring_set_send_prod_index);
  7580. ESTAT_ADD(ring_status_update);
  7581. ESTAT_ADD(nic_irqs);
  7582. ESTAT_ADD(nic_avoided_irqs);
  7583. ESTAT_ADD(nic_tx_threshold_hit);
  7584. return estats;
  7585. }
  7586. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7587. {
  7588. struct tg3 *tp = netdev_priv(dev);
  7589. struct net_device_stats *stats = &tp->net_stats;
  7590. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7591. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7592. if (!hw_stats)
  7593. return old_stats;
  7594. stats->rx_packets = old_stats->rx_packets +
  7595. get_stat64(&hw_stats->rx_ucast_packets) +
  7596. get_stat64(&hw_stats->rx_mcast_packets) +
  7597. get_stat64(&hw_stats->rx_bcast_packets);
  7598. stats->tx_packets = old_stats->tx_packets +
  7599. get_stat64(&hw_stats->tx_ucast_packets) +
  7600. get_stat64(&hw_stats->tx_mcast_packets) +
  7601. get_stat64(&hw_stats->tx_bcast_packets);
  7602. stats->rx_bytes = old_stats->rx_bytes +
  7603. get_stat64(&hw_stats->rx_octets);
  7604. stats->tx_bytes = old_stats->tx_bytes +
  7605. get_stat64(&hw_stats->tx_octets);
  7606. stats->rx_errors = old_stats->rx_errors +
  7607. get_stat64(&hw_stats->rx_errors);
  7608. stats->tx_errors = old_stats->tx_errors +
  7609. get_stat64(&hw_stats->tx_errors) +
  7610. get_stat64(&hw_stats->tx_mac_errors) +
  7611. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7612. get_stat64(&hw_stats->tx_discards);
  7613. stats->multicast = old_stats->multicast +
  7614. get_stat64(&hw_stats->rx_mcast_packets);
  7615. stats->collisions = old_stats->collisions +
  7616. get_stat64(&hw_stats->tx_collisions);
  7617. stats->rx_length_errors = old_stats->rx_length_errors +
  7618. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7619. get_stat64(&hw_stats->rx_undersize_packets);
  7620. stats->rx_over_errors = old_stats->rx_over_errors +
  7621. get_stat64(&hw_stats->rxbds_empty);
  7622. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7623. get_stat64(&hw_stats->rx_align_errors);
  7624. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7625. get_stat64(&hw_stats->tx_discards);
  7626. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7627. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7628. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7629. calc_crc_errors(tp);
  7630. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7631. get_stat64(&hw_stats->rx_discards);
  7632. return stats;
  7633. }
  7634. static inline u32 calc_crc(unsigned char *buf, int len)
  7635. {
  7636. u32 reg;
  7637. u32 tmp;
  7638. int j, k;
  7639. reg = 0xffffffff;
  7640. for (j = 0; j < len; j++) {
  7641. reg ^= buf[j];
  7642. for (k = 0; k < 8; k++) {
  7643. tmp = reg & 0x01;
  7644. reg >>= 1;
  7645. if (tmp)
  7646. reg ^= 0xedb88320;
  7647. }
  7648. }
  7649. return ~reg;
  7650. }
  7651. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7652. {
  7653. /* accept or reject all multicast frames */
  7654. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7655. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7656. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7657. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7658. }
  7659. static void __tg3_set_rx_mode(struct net_device *dev)
  7660. {
  7661. struct tg3 *tp = netdev_priv(dev);
  7662. u32 rx_mode;
  7663. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7664. RX_MODE_KEEP_VLAN_TAG);
  7665. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7666. * flag clear.
  7667. */
  7668. #if TG3_VLAN_TAG_USED
  7669. if (!tp->vlgrp &&
  7670. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7671. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7672. #else
  7673. /* By definition, VLAN is disabled always in this
  7674. * case.
  7675. */
  7676. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7677. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7678. #endif
  7679. if (dev->flags & IFF_PROMISC) {
  7680. /* Promiscuous mode. */
  7681. rx_mode |= RX_MODE_PROMISC;
  7682. } else if (dev->flags & IFF_ALLMULTI) {
  7683. /* Accept all multicast. */
  7684. tg3_set_multi (tp, 1);
  7685. } else if (netdev_mc_empty(dev)) {
  7686. /* Reject all multicast. */
  7687. tg3_set_multi (tp, 0);
  7688. } else {
  7689. /* Accept one or more multicast(s). */
  7690. struct netdev_hw_addr *ha;
  7691. u32 mc_filter[4] = { 0, };
  7692. u32 regidx;
  7693. u32 bit;
  7694. u32 crc;
  7695. netdev_for_each_mc_addr(ha, dev) {
  7696. crc = calc_crc(ha->addr, ETH_ALEN);
  7697. bit = ~crc & 0x7f;
  7698. regidx = (bit & 0x60) >> 5;
  7699. bit &= 0x1f;
  7700. mc_filter[regidx] |= (1 << bit);
  7701. }
  7702. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7703. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7704. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7705. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7706. }
  7707. if (rx_mode != tp->rx_mode) {
  7708. tp->rx_mode = rx_mode;
  7709. tw32_f(MAC_RX_MODE, rx_mode);
  7710. udelay(10);
  7711. }
  7712. }
  7713. static void tg3_set_rx_mode(struct net_device *dev)
  7714. {
  7715. struct tg3 *tp = netdev_priv(dev);
  7716. if (!netif_running(dev))
  7717. return;
  7718. tg3_full_lock(tp, 0);
  7719. __tg3_set_rx_mode(dev);
  7720. tg3_full_unlock(tp);
  7721. }
  7722. #define TG3_REGDUMP_LEN (32 * 1024)
  7723. static int tg3_get_regs_len(struct net_device *dev)
  7724. {
  7725. return TG3_REGDUMP_LEN;
  7726. }
  7727. static void tg3_get_regs(struct net_device *dev,
  7728. struct ethtool_regs *regs, void *_p)
  7729. {
  7730. u32 *p = _p;
  7731. struct tg3 *tp = netdev_priv(dev);
  7732. u8 *orig_p = _p;
  7733. int i;
  7734. regs->version = 0;
  7735. memset(p, 0, TG3_REGDUMP_LEN);
  7736. if (tp->link_config.phy_is_low_power)
  7737. return;
  7738. tg3_full_lock(tp, 0);
  7739. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7740. #define GET_REG32_LOOP(base,len) \
  7741. do { p = (u32 *)(orig_p + (base)); \
  7742. for (i = 0; i < len; i += 4) \
  7743. __GET_REG32((base) + i); \
  7744. } while (0)
  7745. #define GET_REG32_1(reg) \
  7746. do { p = (u32 *)(orig_p + (reg)); \
  7747. __GET_REG32((reg)); \
  7748. } while (0)
  7749. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7750. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7751. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7752. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7753. GET_REG32_1(SNDDATAC_MODE);
  7754. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7755. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7756. GET_REG32_1(SNDBDC_MODE);
  7757. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7758. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7759. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7760. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7761. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7762. GET_REG32_1(RCVDCC_MODE);
  7763. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7764. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7765. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7766. GET_REG32_1(MBFREE_MODE);
  7767. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7768. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7769. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7770. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7771. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7772. GET_REG32_1(RX_CPU_MODE);
  7773. GET_REG32_1(RX_CPU_STATE);
  7774. GET_REG32_1(RX_CPU_PGMCTR);
  7775. GET_REG32_1(RX_CPU_HWBKPT);
  7776. GET_REG32_1(TX_CPU_MODE);
  7777. GET_REG32_1(TX_CPU_STATE);
  7778. GET_REG32_1(TX_CPU_PGMCTR);
  7779. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7780. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7781. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7782. GET_REG32_1(DMAC_MODE);
  7783. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7784. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7785. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7786. #undef __GET_REG32
  7787. #undef GET_REG32_LOOP
  7788. #undef GET_REG32_1
  7789. tg3_full_unlock(tp);
  7790. }
  7791. static int tg3_get_eeprom_len(struct net_device *dev)
  7792. {
  7793. struct tg3 *tp = netdev_priv(dev);
  7794. return tp->nvram_size;
  7795. }
  7796. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7797. {
  7798. struct tg3 *tp = netdev_priv(dev);
  7799. int ret;
  7800. u8 *pd;
  7801. u32 i, offset, len, b_offset, b_count;
  7802. __be32 val;
  7803. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7804. return -EINVAL;
  7805. if (tp->link_config.phy_is_low_power)
  7806. return -EAGAIN;
  7807. offset = eeprom->offset;
  7808. len = eeprom->len;
  7809. eeprom->len = 0;
  7810. eeprom->magic = TG3_EEPROM_MAGIC;
  7811. if (offset & 3) {
  7812. /* adjustments to start on required 4 byte boundary */
  7813. b_offset = offset & 3;
  7814. b_count = 4 - b_offset;
  7815. if (b_count > len) {
  7816. /* i.e. offset=1 len=2 */
  7817. b_count = len;
  7818. }
  7819. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7820. if (ret)
  7821. return ret;
  7822. memcpy(data, ((char*)&val) + b_offset, b_count);
  7823. len -= b_count;
  7824. offset += b_count;
  7825. eeprom->len += b_count;
  7826. }
  7827. /* read bytes upto the last 4 byte boundary */
  7828. pd = &data[eeprom->len];
  7829. for (i = 0; i < (len - (len & 3)); i += 4) {
  7830. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7831. if (ret) {
  7832. eeprom->len += i;
  7833. return ret;
  7834. }
  7835. memcpy(pd + i, &val, 4);
  7836. }
  7837. eeprom->len += i;
  7838. if (len & 3) {
  7839. /* read last bytes not ending on 4 byte boundary */
  7840. pd = &data[eeprom->len];
  7841. b_count = len & 3;
  7842. b_offset = offset + len - b_count;
  7843. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7844. if (ret)
  7845. return ret;
  7846. memcpy(pd, &val, b_count);
  7847. eeprom->len += b_count;
  7848. }
  7849. return 0;
  7850. }
  7851. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7852. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7853. {
  7854. struct tg3 *tp = netdev_priv(dev);
  7855. int ret;
  7856. u32 offset, len, b_offset, odd_len;
  7857. u8 *buf;
  7858. __be32 start, end;
  7859. if (tp->link_config.phy_is_low_power)
  7860. return -EAGAIN;
  7861. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7862. eeprom->magic != TG3_EEPROM_MAGIC)
  7863. return -EINVAL;
  7864. offset = eeprom->offset;
  7865. len = eeprom->len;
  7866. if ((b_offset = (offset & 3))) {
  7867. /* adjustments to start on required 4 byte boundary */
  7868. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7869. if (ret)
  7870. return ret;
  7871. len += b_offset;
  7872. offset &= ~3;
  7873. if (len < 4)
  7874. len = 4;
  7875. }
  7876. odd_len = 0;
  7877. if (len & 3) {
  7878. /* adjustments to end on required 4 byte boundary */
  7879. odd_len = 1;
  7880. len = (len + 3) & ~3;
  7881. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7882. if (ret)
  7883. return ret;
  7884. }
  7885. buf = data;
  7886. if (b_offset || odd_len) {
  7887. buf = kmalloc(len, GFP_KERNEL);
  7888. if (!buf)
  7889. return -ENOMEM;
  7890. if (b_offset)
  7891. memcpy(buf, &start, 4);
  7892. if (odd_len)
  7893. memcpy(buf+len-4, &end, 4);
  7894. memcpy(buf + b_offset, data, eeprom->len);
  7895. }
  7896. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7897. if (buf != data)
  7898. kfree(buf);
  7899. return ret;
  7900. }
  7901. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7902. {
  7903. struct tg3 *tp = netdev_priv(dev);
  7904. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7905. struct phy_device *phydev;
  7906. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7907. return -EAGAIN;
  7908. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7909. return phy_ethtool_gset(phydev, cmd);
  7910. }
  7911. cmd->supported = (SUPPORTED_Autoneg);
  7912. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7913. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7914. SUPPORTED_1000baseT_Full);
  7915. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7916. cmd->supported |= (SUPPORTED_100baseT_Half |
  7917. SUPPORTED_100baseT_Full |
  7918. SUPPORTED_10baseT_Half |
  7919. SUPPORTED_10baseT_Full |
  7920. SUPPORTED_TP);
  7921. cmd->port = PORT_TP;
  7922. } else {
  7923. cmd->supported |= SUPPORTED_FIBRE;
  7924. cmd->port = PORT_FIBRE;
  7925. }
  7926. cmd->advertising = tp->link_config.advertising;
  7927. if (netif_running(dev)) {
  7928. cmd->speed = tp->link_config.active_speed;
  7929. cmd->duplex = tp->link_config.active_duplex;
  7930. }
  7931. cmd->phy_address = tp->phy_addr;
  7932. cmd->transceiver = XCVR_INTERNAL;
  7933. cmd->autoneg = tp->link_config.autoneg;
  7934. cmd->maxtxpkt = 0;
  7935. cmd->maxrxpkt = 0;
  7936. return 0;
  7937. }
  7938. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7939. {
  7940. struct tg3 *tp = netdev_priv(dev);
  7941. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7942. struct phy_device *phydev;
  7943. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7944. return -EAGAIN;
  7945. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7946. return phy_ethtool_sset(phydev, cmd);
  7947. }
  7948. if (cmd->autoneg != AUTONEG_ENABLE &&
  7949. cmd->autoneg != AUTONEG_DISABLE)
  7950. return -EINVAL;
  7951. if (cmd->autoneg == AUTONEG_DISABLE &&
  7952. cmd->duplex != DUPLEX_FULL &&
  7953. cmd->duplex != DUPLEX_HALF)
  7954. return -EINVAL;
  7955. if (cmd->autoneg == AUTONEG_ENABLE) {
  7956. u32 mask = ADVERTISED_Autoneg |
  7957. ADVERTISED_Pause |
  7958. ADVERTISED_Asym_Pause;
  7959. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7960. mask |= ADVERTISED_1000baseT_Half |
  7961. ADVERTISED_1000baseT_Full;
  7962. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7963. mask |= ADVERTISED_100baseT_Half |
  7964. ADVERTISED_100baseT_Full |
  7965. ADVERTISED_10baseT_Half |
  7966. ADVERTISED_10baseT_Full |
  7967. ADVERTISED_TP;
  7968. else
  7969. mask |= ADVERTISED_FIBRE;
  7970. if (cmd->advertising & ~mask)
  7971. return -EINVAL;
  7972. mask &= (ADVERTISED_1000baseT_Half |
  7973. ADVERTISED_1000baseT_Full |
  7974. ADVERTISED_100baseT_Half |
  7975. ADVERTISED_100baseT_Full |
  7976. ADVERTISED_10baseT_Half |
  7977. ADVERTISED_10baseT_Full);
  7978. cmd->advertising &= mask;
  7979. } else {
  7980. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7981. if (cmd->speed != SPEED_1000)
  7982. return -EINVAL;
  7983. if (cmd->duplex != DUPLEX_FULL)
  7984. return -EINVAL;
  7985. } else {
  7986. if (cmd->speed != SPEED_100 &&
  7987. cmd->speed != SPEED_10)
  7988. return -EINVAL;
  7989. }
  7990. }
  7991. tg3_full_lock(tp, 0);
  7992. tp->link_config.autoneg = cmd->autoneg;
  7993. if (cmd->autoneg == AUTONEG_ENABLE) {
  7994. tp->link_config.advertising = (cmd->advertising |
  7995. ADVERTISED_Autoneg);
  7996. tp->link_config.speed = SPEED_INVALID;
  7997. tp->link_config.duplex = DUPLEX_INVALID;
  7998. } else {
  7999. tp->link_config.advertising = 0;
  8000. tp->link_config.speed = cmd->speed;
  8001. tp->link_config.duplex = cmd->duplex;
  8002. }
  8003. tp->link_config.orig_speed = tp->link_config.speed;
  8004. tp->link_config.orig_duplex = tp->link_config.duplex;
  8005. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8006. if (netif_running(dev))
  8007. tg3_setup_phy(tp, 1);
  8008. tg3_full_unlock(tp);
  8009. return 0;
  8010. }
  8011. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8012. {
  8013. struct tg3 *tp = netdev_priv(dev);
  8014. strcpy(info->driver, DRV_MODULE_NAME);
  8015. strcpy(info->version, DRV_MODULE_VERSION);
  8016. strcpy(info->fw_version, tp->fw_ver);
  8017. strcpy(info->bus_info, pci_name(tp->pdev));
  8018. }
  8019. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8020. {
  8021. struct tg3 *tp = netdev_priv(dev);
  8022. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8023. device_can_wakeup(&tp->pdev->dev))
  8024. wol->supported = WAKE_MAGIC;
  8025. else
  8026. wol->supported = 0;
  8027. wol->wolopts = 0;
  8028. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8029. device_can_wakeup(&tp->pdev->dev))
  8030. wol->wolopts = WAKE_MAGIC;
  8031. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8032. }
  8033. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8034. {
  8035. struct tg3 *tp = netdev_priv(dev);
  8036. struct device *dp = &tp->pdev->dev;
  8037. if (wol->wolopts & ~WAKE_MAGIC)
  8038. return -EINVAL;
  8039. if ((wol->wolopts & WAKE_MAGIC) &&
  8040. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8041. return -EINVAL;
  8042. spin_lock_bh(&tp->lock);
  8043. if (wol->wolopts & WAKE_MAGIC) {
  8044. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8045. device_set_wakeup_enable(dp, true);
  8046. } else {
  8047. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8048. device_set_wakeup_enable(dp, false);
  8049. }
  8050. spin_unlock_bh(&tp->lock);
  8051. return 0;
  8052. }
  8053. static u32 tg3_get_msglevel(struct net_device *dev)
  8054. {
  8055. struct tg3 *tp = netdev_priv(dev);
  8056. return tp->msg_enable;
  8057. }
  8058. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8059. {
  8060. struct tg3 *tp = netdev_priv(dev);
  8061. tp->msg_enable = value;
  8062. }
  8063. static int tg3_set_tso(struct net_device *dev, u32 value)
  8064. {
  8065. struct tg3 *tp = netdev_priv(dev);
  8066. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8067. if (value)
  8068. return -EINVAL;
  8069. return 0;
  8070. }
  8071. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8072. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8073. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8074. if (value) {
  8075. dev->features |= NETIF_F_TSO6;
  8076. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8077. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8078. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8079. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8080. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8081. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8082. dev->features |= NETIF_F_TSO_ECN;
  8083. } else
  8084. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8085. }
  8086. return ethtool_op_set_tso(dev, value);
  8087. }
  8088. static int tg3_nway_reset(struct net_device *dev)
  8089. {
  8090. struct tg3 *tp = netdev_priv(dev);
  8091. int r;
  8092. if (!netif_running(dev))
  8093. return -EAGAIN;
  8094. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8095. return -EINVAL;
  8096. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8097. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8098. return -EAGAIN;
  8099. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8100. } else {
  8101. u32 bmcr;
  8102. spin_lock_bh(&tp->lock);
  8103. r = -EINVAL;
  8104. tg3_readphy(tp, MII_BMCR, &bmcr);
  8105. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8106. ((bmcr & BMCR_ANENABLE) ||
  8107. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8108. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8109. BMCR_ANENABLE);
  8110. r = 0;
  8111. }
  8112. spin_unlock_bh(&tp->lock);
  8113. }
  8114. return r;
  8115. }
  8116. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8117. {
  8118. struct tg3 *tp = netdev_priv(dev);
  8119. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8120. ering->rx_mini_max_pending = 0;
  8121. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8122. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8123. else
  8124. ering->rx_jumbo_max_pending = 0;
  8125. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8126. ering->rx_pending = tp->rx_pending;
  8127. ering->rx_mini_pending = 0;
  8128. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8129. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8130. else
  8131. ering->rx_jumbo_pending = 0;
  8132. ering->tx_pending = tp->napi[0].tx_pending;
  8133. }
  8134. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8135. {
  8136. struct tg3 *tp = netdev_priv(dev);
  8137. int i, irq_sync = 0, err = 0;
  8138. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8139. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8140. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8141. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8142. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8143. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8144. return -EINVAL;
  8145. if (netif_running(dev)) {
  8146. tg3_phy_stop(tp);
  8147. tg3_netif_stop(tp);
  8148. irq_sync = 1;
  8149. }
  8150. tg3_full_lock(tp, irq_sync);
  8151. tp->rx_pending = ering->rx_pending;
  8152. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8153. tp->rx_pending > 63)
  8154. tp->rx_pending = 63;
  8155. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8156. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8157. tp->napi[i].tx_pending = ering->tx_pending;
  8158. if (netif_running(dev)) {
  8159. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8160. err = tg3_restart_hw(tp, 1);
  8161. if (!err)
  8162. tg3_netif_start(tp);
  8163. }
  8164. tg3_full_unlock(tp);
  8165. if (irq_sync && !err)
  8166. tg3_phy_start(tp);
  8167. return err;
  8168. }
  8169. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8170. {
  8171. struct tg3 *tp = netdev_priv(dev);
  8172. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8173. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8174. epause->rx_pause = 1;
  8175. else
  8176. epause->rx_pause = 0;
  8177. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8178. epause->tx_pause = 1;
  8179. else
  8180. epause->tx_pause = 0;
  8181. }
  8182. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8183. {
  8184. struct tg3 *tp = netdev_priv(dev);
  8185. int err = 0;
  8186. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8187. u32 newadv;
  8188. struct phy_device *phydev;
  8189. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8190. if (!(phydev->supported & SUPPORTED_Pause) ||
  8191. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8192. ((epause->rx_pause && !epause->tx_pause) ||
  8193. (!epause->rx_pause && epause->tx_pause))))
  8194. return -EINVAL;
  8195. tp->link_config.flowctrl = 0;
  8196. if (epause->rx_pause) {
  8197. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8198. if (epause->tx_pause) {
  8199. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8200. newadv = ADVERTISED_Pause;
  8201. } else
  8202. newadv = ADVERTISED_Pause |
  8203. ADVERTISED_Asym_Pause;
  8204. } else if (epause->tx_pause) {
  8205. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8206. newadv = ADVERTISED_Asym_Pause;
  8207. } else
  8208. newadv = 0;
  8209. if (epause->autoneg)
  8210. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8211. else
  8212. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8213. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8214. u32 oldadv = phydev->advertising &
  8215. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8216. if (oldadv != newadv) {
  8217. phydev->advertising &=
  8218. ~(ADVERTISED_Pause |
  8219. ADVERTISED_Asym_Pause);
  8220. phydev->advertising |= newadv;
  8221. if (phydev->autoneg) {
  8222. /*
  8223. * Always renegotiate the link to
  8224. * inform our link partner of our
  8225. * flow control settings, even if the
  8226. * flow control is forced. Let
  8227. * tg3_adjust_link() do the final
  8228. * flow control setup.
  8229. */
  8230. return phy_start_aneg(phydev);
  8231. }
  8232. }
  8233. if (!epause->autoneg)
  8234. tg3_setup_flow_control(tp, 0, 0);
  8235. } else {
  8236. tp->link_config.orig_advertising &=
  8237. ~(ADVERTISED_Pause |
  8238. ADVERTISED_Asym_Pause);
  8239. tp->link_config.orig_advertising |= newadv;
  8240. }
  8241. } else {
  8242. int irq_sync = 0;
  8243. if (netif_running(dev)) {
  8244. tg3_netif_stop(tp);
  8245. irq_sync = 1;
  8246. }
  8247. tg3_full_lock(tp, irq_sync);
  8248. if (epause->autoneg)
  8249. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8250. else
  8251. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8252. if (epause->rx_pause)
  8253. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8254. else
  8255. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8256. if (epause->tx_pause)
  8257. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8258. else
  8259. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8260. if (netif_running(dev)) {
  8261. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8262. err = tg3_restart_hw(tp, 1);
  8263. if (!err)
  8264. tg3_netif_start(tp);
  8265. }
  8266. tg3_full_unlock(tp);
  8267. }
  8268. return err;
  8269. }
  8270. static u32 tg3_get_rx_csum(struct net_device *dev)
  8271. {
  8272. struct tg3 *tp = netdev_priv(dev);
  8273. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8274. }
  8275. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8276. {
  8277. struct tg3 *tp = netdev_priv(dev);
  8278. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8279. if (data != 0)
  8280. return -EINVAL;
  8281. return 0;
  8282. }
  8283. spin_lock_bh(&tp->lock);
  8284. if (data)
  8285. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8286. else
  8287. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8288. spin_unlock_bh(&tp->lock);
  8289. return 0;
  8290. }
  8291. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8292. {
  8293. struct tg3 *tp = netdev_priv(dev);
  8294. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8295. if (data != 0)
  8296. return -EINVAL;
  8297. return 0;
  8298. }
  8299. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8300. ethtool_op_set_tx_ipv6_csum(dev, data);
  8301. else
  8302. ethtool_op_set_tx_csum(dev, data);
  8303. return 0;
  8304. }
  8305. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8306. {
  8307. switch (sset) {
  8308. case ETH_SS_TEST:
  8309. return TG3_NUM_TEST;
  8310. case ETH_SS_STATS:
  8311. return TG3_NUM_STATS;
  8312. default:
  8313. return -EOPNOTSUPP;
  8314. }
  8315. }
  8316. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8317. {
  8318. switch (stringset) {
  8319. case ETH_SS_STATS:
  8320. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8321. break;
  8322. case ETH_SS_TEST:
  8323. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8324. break;
  8325. default:
  8326. WARN_ON(1); /* we need a WARN() */
  8327. break;
  8328. }
  8329. }
  8330. static int tg3_phys_id(struct net_device *dev, u32 data)
  8331. {
  8332. struct tg3 *tp = netdev_priv(dev);
  8333. int i;
  8334. if (!netif_running(tp->dev))
  8335. return -EAGAIN;
  8336. if (data == 0)
  8337. data = UINT_MAX / 2;
  8338. for (i = 0; i < (data * 2); i++) {
  8339. if ((i % 2) == 0)
  8340. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8341. LED_CTRL_1000MBPS_ON |
  8342. LED_CTRL_100MBPS_ON |
  8343. LED_CTRL_10MBPS_ON |
  8344. LED_CTRL_TRAFFIC_OVERRIDE |
  8345. LED_CTRL_TRAFFIC_BLINK |
  8346. LED_CTRL_TRAFFIC_LED);
  8347. else
  8348. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8349. LED_CTRL_TRAFFIC_OVERRIDE);
  8350. if (msleep_interruptible(500))
  8351. break;
  8352. }
  8353. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8354. return 0;
  8355. }
  8356. static void tg3_get_ethtool_stats (struct net_device *dev,
  8357. struct ethtool_stats *estats, u64 *tmp_stats)
  8358. {
  8359. struct tg3 *tp = netdev_priv(dev);
  8360. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8361. }
  8362. #define NVRAM_TEST_SIZE 0x100
  8363. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8364. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8365. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8366. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8367. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8368. static int tg3_test_nvram(struct tg3 *tp)
  8369. {
  8370. u32 csum, magic;
  8371. __be32 *buf;
  8372. int i, j, k, err = 0, size;
  8373. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8374. return 0;
  8375. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8376. return -EIO;
  8377. if (magic == TG3_EEPROM_MAGIC)
  8378. size = NVRAM_TEST_SIZE;
  8379. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8380. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8381. TG3_EEPROM_SB_FORMAT_1) {
  8382. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8383. case TG3_EEPROM_SB_REVISION_0:
  8384. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8385. break;
  8386. case TG3_EEPROM_SB_REVISION_2:
  8387. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8388. break;
  8389. case TG3_EEPROM_SB_REVISION_3:
  8390. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8391. break;
  8392. default:
  8393. return 0;
  8394. }
  8395. } else
  8396. return 0;
  8397. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8398. size = NVRAM_SELFBOOT_HW_SIZE;
  8399. else
  8400. return -EIO;
  8401. buf = kmalloc(size, GFP_KERNEL);
  8402. if (buf == NULL)
  8403. return -ENOMEM;
  8404. err = -EIO;
  8405. for (i = 0, j = 0; i < size; i += 4, j++) {
  8406. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8407. if (err)
  8408. break;
  8409. }
  8410. if (i < size)
  8411. goto out;
  8412. /* Selfboot format */
  8413. magic = be32_to_cpu(buf[0]);
  8414. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8415. TG3_EEPROM_MAGIC_FW) {
  8416. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8417. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8418. TG3_EEPROM_SB_REVISION_2) {
  8419. /* For rev 2, the csum doesn't include the MBA. */
  8420. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8421. csum8 += buf8[i];
  8422. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8423. csum8 += buf8[i];
  8424. } else {
  8425. for (i = 0; i < size; i++)
  8426. csum8 += buf8[i];
  8427. }
  8428. if (csum8 == 0) {
  8429. err = 0;
  8430. goto out;
  8431. }
  8432. err = -EIO;
  8433. goto out;
  8434. }
  8435. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8436. TG3_EEPROM_MAGIC_HW) {
  8437. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8438. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8439. u8 *buf8 = (u8 *) buf;
  8440. /* Separate the parity bits and the data bytes. */
  8441. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8442. if ((i == 0) || (i == 8)) {
  8443. int l;
  8444. u8 msk;
  8445. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8446. parity[k++] = buf8[i] & msk;
  8447. i++;
  8448. } else if (i == 16) {
  8449. int l;
  8450. u8 msk;
  8451. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8452. parity[k++] = buf8[i] & msk;
  8453. i++;
  8454. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8455. parity[k++] = buf8[i] & msk;
  8456. i++;
  8457. }
  8458. data[j++] = buf8[i];
  8459. }
  8460. err = -EIO;
  8461. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8462. u8 hw8 = hweight8(data[i]);
  8463. if ((hw8 & 0x1) && parity[i])
  8464. goto out;
  8465. else if (!(hw8 & 0x1) && !parity[i])
  8466. goto out;
  8467. }
  8468. err = 0;
  8469. goto out;
  8470. }
  8471. /* Bootstrap checksum at offset 0x10 */
  8472. csum = calc_crc((unsigned char *) buf, 0x10);
  8473. if (csum != be32_to_cpu(buf[0x10/4]))
  8474. goto out;
  8475. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8476. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8477. if (csum != be32_to_cpu(buf[0xfc/4]))
  8478. goto out;
  8479. err = 0;
  8480. out:
  8481. kfree(buf);
  8482. return err;
  8483. }
  8484. #define TG3_SERDES_TIMEOUT_SEC 2
  8485. #define TG3_COPPER_TIMEOUT_SEC 6
  8486. static int tg3_test_link(struct tg3 *tp)
  8487. {
  8488. int i, max;
  8489. if (!netif_running(tp->dev))
  8490. return -ENODEV;
  8491. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8492. max = TG3_SERDES_TIMEOUT_SEC;
  8493. else
  8494. max = TG3_COPPER_TIMEOUT_SEC;
  8495. for (i = 0; i < max; i++) {
  8496. if (netif_carrier_ok(tp->dev))
  8497. return 0;
  8498. if (msleep_interruptible(1000))
  8499. break;
  8500. }
  8501. return -EIO;
  8502. }
  8503. /* Only test the commonly used registers */
  8504. static int tg3_test_registers(struct tg3 *tp)
  8505. {
  8506. int i, is_5705, is_5750;
  8507. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8508. static struct {
  8509. u16 offset;
  8510. u16 flags;
  8511. #define TG3_FL_5705 0x1
  8512. #define TG3_FL_NOT_5705 0x2
  8513. #define TG3_FL_NOT_5788 0x4
  8514. #define TG3_FL_NOT_5750 0x8
  8515. u32 read_mask;
  8516. u32 write_mask;
  8517. } reg_tbl[] = {
  8518. /* MAC Control Registers */
  8519. { MAC_MODE, TG3_FL_NOT_5705,
  8520. 0x00000000, 0x00ef6f8c },
  8521. { MAC_MODE, TG3_FL_5705,
  8522. 0x00000000, 0x01ef6b8c },
  8523. { MAC_STATUS, TG3_FL_NOT_5705,
  8524. 0x03800107, 0x00000000 },
  8525. { MAC_STATUS, TG3_FL_5705,
  8526. 0x03800100, 0x00000000 },
  8527. { MAC_ADDR_0_HIGH, 0x0000,
  8528. 0x00000000, 0x0000ffff },
  8529. { MAC_ADDR_0_LOW, 0x0000,
  8530. 0x00000000, 0xffffffff },
  8531. { MAC_RX_MTU_SIZE, 0x0000,
  8532. 0x00000000, 0x0000ffff },
  8533. { MAC_TX_MODE, 0x0000,
  8534. 0x00000000, 0x00000070 },
  8535. { MAC_TX_LENGTHS, 0x0000,
  8536. 0x00000000, 0x00003fff },
  8537. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8538. 0x00000000, 0x000007fc },
  8539. { MAC_RX_MODE, TG3_FL_5705,
  8540. 0x00000000, 0x000007dc },
  8541. { MAC_HASH_REG_0, 0x0000,
  8542. 0x00000000, 0xffffffff },
  8543. { MAC_HASH_REG_1, 0x0000,
  8544. 0x00000000, 0xffffffff },
  8545. { MAC_HASH_REG_2, 0x0000,
  8546. 0x00000000, 0xffffffff },
  8547. { MAC_HASH_REG_3, 0x0000,
  8548. 0x00000000, 0xffffffff },
  8549. /* Receive Data and Receive BD Initiator Control Registers. */
  8550. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8551. 0x00000000, 0xffffffff },
  8552. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8553. 0x00000000, 0xffffffff },
  8554. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8555. 0x00000000, 0x00000003 },
  8556. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8557. 0x00000000, 0xffffffff },
  8558. { RCVDBDI_STD_BD+0, 0x0000,
  8559. 0x00000000, 0xffffffff },
  8560. { RCVDBDI_STD_BD+4, 0x0000,
  8561. 0x00000000, 0xffffffff },
  8562. { RCVDBDI_STD_BD+8, 0x0000,
  8563. 0x00000000, 0xffff0002 },
  8564. { RCVDBDI_STD_BD+0xc, 0x0000,
  8565. 0x00000000, 0xffffffff },
  8566. /* Receive BD Initiator Control Registers. */
  8567. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8568. 0x00000000, 0xffffffff },
  8569. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8570. 0x00000000, 0x000003ff },
  8571. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8572. 0x00000000, 0xffffffff },
  8573. /* Host Coalescing Control Registers. */
  8574. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8575. 0x00000000, 0x00000004 },
  8576. { HOSTCC_MODE, TG3_FL_5705,
  8577. 0x00000000, 0x000000f6 },
  8578. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8579. 0x00000000, 0xffffffff },
  8580. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8581. 0x00000000, 0x000003ff },
  8582. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8583. 0x00000000, 0xffffffff },
  8584. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8585. 0x00000000, 0x000003ff },
  8586. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8587. 0x00000000, 0xffffffff },
  8588. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8589. 0x00000000, 0x000000ff },
  8590. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8591. 0x00000000, 0xffffffff },
  8592. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8593. 0x00000000, 0x000000ff },
  8594. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8595. 0x00000000, 0xffffffff },
  8596. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8597. 0x00000000, 0xffffffff },
  8598. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8599. 0x00000000, 0xffffffff },
  8600. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8601. 0x00000000, 0x000000ff },
  8602. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8603. 0x00000000, 0xffffffff },
  8604. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8605. 0x00000000, 0x000000ff },
  8606. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8607. 0x00000000, 0xffffffff },
  8608. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8609. 0x00000000, 0xffffffff },
  8610. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8611. 0x00000000, 0xffffffff },
  8612. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8613. 0x00000000, 0xffffffff },
  8614. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8615. 0x00000000, 0xffffffff },
  8616. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8617. 0xffffffff, 0x00000000 },
  8618. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8619. 0xffffffff, 0x00000000 },
  8620. /* Buffer Manager Control Registers. */
  8621. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8622. 0x00000000, 0x007fff80 },
  8623. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8624. 0x00000000, 0x007fffff },
  8625. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8626. 0x00000000, 0x0000003f },
  8627. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8628. 0x00000000, 0x000001ff },
  8629. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8630. 0x00000000, 0x000001ff },
  8631. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8632. 0xffffffff, 0x00000000 },
  8633. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8634. 0xffffffff, 0x00000000 },
  8635. /* Mailbox Registers */
  8636. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8637. 0x00000000, 0x000001ff },
  8638. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8639. 0x00000000, 0x000001ff },
  8640. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8641. 0x00000000, 0x000007ff },
  8642. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8643. 0x00000000, 0x000001ff },
  8644. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8645. };
  8646. is_5705 = is_5750 = 0;
  8647. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8648. is_5705 = 1;
  8649. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8650. is_5750 = 1;
  8651. }
  8652. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8653. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8654. continue;
  8655. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8656. continue;
  8657. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8658. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8659. continue;
  8660. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8661. continue;
  8662. offset = (u32) reg_tbl[i].offset;
  8663. read_mask = reg_tbl[i].read_mask;
  8664. write_mask = reg_tbl[i].write_mask;
  8665. /* Save the original register content */
  8666. save_val = tr32(offset);
  8667. /* Determine the read-only value. */
  8668. read_val = save_val & read_mask;
  8669. /* Write zero to the register, then make sure the read-only bits
  8670. * are not changed and the read/write bits are all zeros.
  8671. */
  8672. tw32(offset, 0);
  8673. val = tr32(offset);
  8674. /* Test the read-only and read/write bits. */
  8675. if (((val & read_mask) != read_val) || (val & write_mask))
  8676. goto out;
  8677. /* Write ones to all the bits defined by RdMask and WrMask, then
  8678. * make sure the read-only bits are not changed and the
  8679. * read/write bits are all ones.
  8680. */
  8681. tw32(offset, read_mask | write_mask);
  8682. val = tr32(offset);
  8683. /* Test the read-only bits. */
  8684. if ((val & read_mask) != read_val)
  8685. goto out;
  8686. /* Test the read/write bits. */
  8687. if ((val & write_mask) != write_mask)
  8688. goto out;
  8689. tw32(offset, save_val);
  8690. }
  8691. return 0;
  8692. out:
  8693. if (netif_msg_hw(tp))
  8694. netdev_err(tp->dev,
  8695. "Register test failed at offset %x\n", offset);
  8696. tw32(offset, save_val);
  8697. return -EIO;
  8698. }
  8699. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8700. {
  8701. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8702. int i;
  8703. u32 j;
  8704. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8705. for (j = 0; j < len; j += 4) {
  8706. u32 val;
  8707. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8708. tg3_read_mem(tp, offset + j, &val);
  8709. if (val != test_pattern[i])
  8710. return -EIO;
  8711. }
  8712. }
  8713. return 0;
  8714. }
  8715. static int tg3_test_memory(struct tg3 *tp)
  8716. {
  8717. static struct mem_entry {
  8718. u32 offset;
  8719. u32 len;
  8720. } mem_tbl_570x[] = {
  8721. { 0x00000000, 0x00b50},
  8722. { 0x00002000, 0x1c000},
  8723. { 0xffffffff, 0x00000}
  8724. }, mem_tbl_5705[] = {
  8725. { 0x00000100, 0x0000c},
  8726. { 0x00000200, 0x00008},
  8727. { 0x00004000, 0x00800},
  8728. { 0x00006000, 0x01000},
  8729. { 0x00008000, 0x02000},
  8730. { 0x00010000, 0x0e000},
  8731. { 0xffffffff, 0x00000}
  8732. }, mem_tbl_5755[] = {
  8733. { 0x00000200, 0x00008},
  8734. { 0x00004000, 0x00800},
  8735. { 0x00006000, 0x00800},
  8736. { 0x00008000, 0x02000},
  8737. { 0x00010000, 0x0c000},
  8738. { 0xffffffff, 0x00000}
  8739. }, mem_tbl_5906[] = {
  8740. { 0x00000200, 0x00008},
  8741. { 0x00004000, 0x00400},
  8742. { 0x00006000, 0x00400},
  8743. { 0x00008000, 0x01000},
  8744. { 0x00010000, 0x01000},
  8745. { 0xffffffff, 0x00000}
  8746. }, mem_tbl_5717[] = {
  8747. { 0x00000200, 0x00008},
  8748. { 0x00010000, 0x0a000},
  8749. { 0x00020000, 0x13c00},
  8750. { 0xffffffff, 0x00000}
  8751. }, mem_tbl_57765[] = {
  8752. { 0x00000200, 0x00008},
  8753. { 0x00004000, 0x00800},
  8754. { 0x00006000, 0x09800},
  8755. { 0x00010000, 0x0a000},
  8756. { 0xffffffff, 0x00000}
  8757. };
  8758. struct mem_entry *mem_tbl;
  8759. int err = 0;
  8760. int i;
  8761. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  8762. mem_tbl = mem_tbl_5717;
  8763. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8764. mem_tbl = mem_tbl_57765;
  8765. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8766. mem_tbl = mem_tbl_5755;
  8767. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8768. mem_tbl = mem_tbl_5906;
  8769. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8770. mem_tbl = mem_tbl_5705;
  8771. else
  8772. mem_tbl = mem_tbl_570x;
  8773. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8774. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8775. mem_tbl[i].len)) != 0)
  8776. break;
  8777. }
  8778. return err;
  8779. }
  8780. #define TG3_MAC_LOOPBACK 0
  8781. #define TG3_PHY_LOOPBACK 1
  8782. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8783. {
  8784. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8785. u32 desc_idx, coal_now;
  8786. struct sk_buff *skb, *rx_skb;
  8787. u8 *tx_data;
  8788. dma_addr_t map;
  8789. int num_pkts, tx_len, rx_len, i, err;
  8790. struct tg3_rx_buffer_desc *desc;
  8791. struct tg3_napi *tnapi, *rnapi;
  8792. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8793. tnapi = &tp->napi[0];
  8794. rnapi = &tp->napi[0];
  8795. if (tp->irq_cnt > 1) {
  8796. rnapi = &tp->napi[1];
  8797. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  8798. tnapi = &tp->napi[1];
  8799. }
  8800. coal_now = tnapi->coal_now | rnapi->coal_now;
  8801. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8802. /* HW errata - mac loopback fails in some cases on 5780.
  8803. * Normal traffic and PHY loopback are not affected by
  8804. * errata.
  8805. */
  8806. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8807. return 0;
  8808. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8809. MAC_MODE_PORT_INT_LPBACK;
  8810. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8811. mac_mode |= MAC_MODE_LINK_POLARITY;
  8812. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8813. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8814. else
  8815. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8816. tw32(MAC_MODE, mac_mode);
  8817. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8818. u32 val;
  8819. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8820. tg3_phy_fet_toggle_apd(tp, false);
  8821. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8822. } else
  8823. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8824. tg3_phy_toggle_automdix(tp, 0);
  8825. tg3_writephy(tp, MII_BMCR, val);
  8826. udelay(40);
  8827. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8828. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8829. tg3_writephy(tp, MII_TG3_FET_PTEST,
  8830. MII_TG3_FET_PTEST_FRC_TX_LINK |
  8831. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  8832. /* The write needs to be flushed for the AC131 */
  8833. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8834. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  8835. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8836. } else
  8837. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8838. /* reset to prevent losing 1st rx packet intermittently */
  8839. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8840. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8841. udelay(10);
  8842. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8843. }
  8844. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8845. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  8846. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  8847. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8848. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  8849. mac_mode |= MAC_MODE_LINK_POLARITY;
  8850. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8851. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8852. }
  8853. tw32(MAC_MODE, mac_mode);
  8854. } else {
  8855. return -EINVAL;
  8856. }
  8857. err = -EIO;
  8858. tx_len = 1514;
  8859. skb = netdev_alloc_skb(tp->dev, tx_len);
  8860. if (!skb)
  8861. return -ENOMEM;
  8862. tx_data = skb_put(skb, tx_len);
  8863. memcpy(tx_data, tp->dev->dev_addr, 6);
  8864. memset(tx_data + 6, 0x0, 8);
  8865. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8866. for (i = 14; i < tx_len; i++)
  8867. tx_data[i] = (u8) (i & 0xff);
  8868. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8869. if (pci_dma_mapping_error(tp->pdev, map)) {
  8870. dev_kfree_skb(skb);
  8871. return -EIO;
  8872. }
  8873. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8874. rnapi->coal_now);
  8875. udelay(10);
  8876. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8877. num_pkts = 0;
  8878. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8879. tnapi->tx_prod++;
  8880. num_pkts++;
  8881. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8882. tr32_mailbox(tnapi->prodmbox);
  8883. udelay(10);
  8884. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8885. for (i = 0; i < 35; i++) {
  8886. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8887. coal_now);
  8888. udelay(10);
  8889. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8890. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8891. if ((tx_idx == tnapi->tx_prod) &&
  8892. (rx_idx == (rx_start_idx + num_pkts)))
  8893. break;
  8894. }
  8895. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8896. dev_kfree_skb(skb);
  8897. if (tx_idx != tnapi->tx_prod)
  8898. goto out;
  8899. if (rx_idx != rx_start_idx + num_pkts)
  8900. goto out;
  8901. desc = &rnapi->rx_rcb[rx_start_idx];
  8902. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8903. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8904. if (opaque_key != RXD_OPAQUE_RING_STD)
  8905. goto out;
  8906. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8907. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8908. goto out;
  8909. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8910. if (rx_len != tx_len)
  8911. goto out;
  8912. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8913. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8914. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8915. for (i = 14; i < tx_len; i++) {
  8916. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8917. goto out;
  8918. }
  8919. err = 0;
  8920. /* tg3_free_rings will unmap and free the rx_skb */
  8921. out:
  8922. return err;
  8923. }
  8924. #define TG3_MAC_LOOPBACK_FAILED 1
  8925. #define TG3_PHY_LOOPBACK_FAILED 2
  8926. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8927. TG3_PHY_LOOPBACK_FAILED)
  8928. static int tg3_test_loopback(struct tg3 *tp)
  8929. {
  8930. int err = 0;
  8931. u32 cpmuctrl = 0;
  8932. if (!netif_running(tp->dev))
  8933. return TG3_LOOPBACK_FAILED;
  8934. err = tg3_reset_hw(tp, 1);
  8935. if (err)
  8936. return TG3_LOOPBACK_FAILED;
  8937. /* Turn off gphy autopowerdown. */
  8938. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8939. tg3_phy_toggle_apd(tp, false);
  8940. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8941. int i;
  8942. u32 status;
  8943. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8944. /* Wait for up to 40 microseconds to acquire lock. */
  8945. for (i = 0; i < 4; i++) {
  8946. status = tr32(TG3_CPMU_MUTEX_GNT);
  8947. if (status == CPMU_MUTEX_GNT_DRIVER)
  8948. break;
  8949. udelay(10);
  8950. }
  8951. if (status != CPMU_MUTEX_GNT_DRIVER)
  8952. return TG3_LOOPBACK_FAILED;
  8953. /* Turn off link-based power management. */
  8954. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8955. tw32(TG3_CPMU_CTRL,
  8956. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8957. CPMU_CTRL_LINK_AWARE_MODE));
  8958. }
  8959. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8960. err |= TG3_MAC_LOOPBACK_FAILED;
  8961. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8962. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8963. /* Release the mutex */
  8964. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8965. }
  8966. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8967. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8968. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8969. err |= TG3_PHY_LOOPBACK_FAILED;
  8970. }
  8971. /* Re-enable gphy autopowerdown. */
  8972. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8973. tg3_phy_toggle_apd(tp, true);
  8974. return err;
  8975. }
  8976. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8977. u64 *data)
  8978. {
  8979. struct tg3 *tp = netdev_priv(dev);
  8980. if (tp->link_config.phy_is_low_power)
  8981. tg3_set_power_state(tp, PCI_D0);
  8982. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8983. if (tg3_test_nvram(tp) != 0) {
  8984. etest->flags |= ETH_TEST_FL_FAILED;
  8985. data[0] = 1;
  8986. }
  8987. if (tg3_test_link(tp) != 0) {
  8988. etest->flags |= ETH_TEST_FL_FAILED;
  8989. data[1] = 1;
  8990. }
  8991. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8992. int err, err2 = 0, irq_sync = 0;
  8993. if (netif_running(dev)) {
  8994. tg3_phy_stop(tp);
  8995. tg3_netif_stop(tp);
  8996. irq_sync = 1;
  8997. }
  8998. tg3_full_lock(tp, irq_sync);
  8999. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9000. err = tg3_nvram_lock(tp);
  9001. tg3_halt_cpu(tp, RX_CPU_BASE);
  9002. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9003. tg3_halt_cpu(tp, TX_CPU_BASE);
  9004. if (!err)
  9005. tg3_nvram_unlock(tp);
  9006. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9007. tg3_phy_reset(tp);
  9008. if (tg3_test_registers(tp) != 0) {
  9009. etest->flags |= ETH_TEST_FL_FAILED;
  9010. data[2] = 1;
  9011. }
  9012. if (tg3_test_memory(tp) != 0) {
  9013. etest->flags |= ETH_TEST_FL_FAILED;
  9014. data[3] = 1;
  9015. }
  9016. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9017. etest->flags |= ETH_TEST_FL_FAILED;
  9018. tg3_full_unlock(tp);
  9019. if (tg3_test_interrupt(tp) != 0) {
  9020. etest->flags |= ETH_TEST_FL_FAILED;
  9021. data[5] = 1;
  9022. }
  9023. tg3_full_lock(tp, 0);
  9024. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9025. if (netif_running(dev)) {
  9026. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9027. err2 = tg3_restart_hw(tp, 1);
  9028. if (!err2)
  9029. tg3_netif_start(tp);
  9030. }
  9031. tg3_full_unlock(tp);
  9032. if (irq_sync && !err2)
  9033. tg3_phy_start(tp);
  9034. }
  9035. if (tp->link_config.phy_is_low_power)
  9036. tg3_set_power_state(tp, PCI_D3hot);
  9037. }
  9038. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9039. {
  9040. struct mii_ioctl_data *data = if_mii(ifr);
  9041. struct tg3 *tp = netdev_priv(dev);
  9042. int err;
  9043. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9044. struct phy_device *phydev;
  9045. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9046. return -EAGAIN;
  9047. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9048. return phy_mii_ioctl(phydev, data, cmd);
  9049. }
  9050. switch (cmd) {
  9051. case SIOCGMIIPHY:
  9052. data->phy_id = tp->phy_addr;
  9053. /* fallthru */
  9054. case SIOCGMIIREG: {
  9055. u32 mii_regval;
  9056. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9057. break; /* We have no PHY */
  9058. if (tp->link_config.phy_is_low_power)
  9059. return -EAGAIN;
  9060. spin_lock_bh(&tp->lock);
  9061. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9062. spin_unlock_bh(&tp->lock);
  9063. data->val_out = mii_regval;
  9064. return err;
  9065. }
  9066. case SIOCSMIIREG:
  9067. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9068. break; /* We have no PHY */
  9069. if (tp->link_config.phy_is_low_power)
  9070. return -EAGAIN;
  9071. spin_lock_bh(&tp->lock);
  9072. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9073. spin_unlock_bh(&tp->lock);
  9074. return err;
  9075. default:
  9076. /* do nothing */
  9077. break;
  9078. }
  9079. return -EOPNOTSUPP;
  9080. }
  9081. #if TG3_VLAN_TAG_USED
  9082. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9083. {
  9084. struct tg3 *tp = netdev_priv(dev);
  9085. if (!netif_running(dev)) {
  9086. tp->vlgrp = grp;
  9087. return;
  9088. }
  9089. tg3_netif_stop(tp);
  9090. tg3_full_lock(tp, 0);
  9091. tp->vlgrp = grp;
  9092. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9093. __tg3_set_rx_mode(dev);
  9094. tg3_netif_start(tp);
  9095. tg3_full_unlock(tp);
  9096. }
  9097. #endif
  9098. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9099. {
  9100. struct tg3 *tp = netdev_priv(dev);
  9101. memcpy(ec, &tp->coal, sizeof(*ec));
  9102. return 0;
  9103. }
  9104. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9105. {
  9106. struct tg3 *tp = netdev_priv(dev);
  9107. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9108. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9109. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9110. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9111. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9112. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9113. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9114. }
  9115. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9116. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9117. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9118. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9119. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9120. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9121. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9122. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9123. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9124. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9125. return -EINVAL;
  9126. /* No rx interrupts will be generated if both are zero */
  9127. if ((ec->rx_coalesce_usecs == 0) &&
  9128. (ec->rx_max_coalesced_frames == 0))
  9129. return -EINVAL;
  9130. /* No tx interrupts will be generated if both are zero */
  9131. if ((ec->tx_coalesce_usecs == 0) &&
  9132. (ec->tx_max_coalesced_frames == 0))
  9133. return -EINVAL;
  9134. /* Only copy relevant parameters, ignore all others. */
  9135. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9136. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9137. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9138. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9139. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9140. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9141. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9142. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9143. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9144. if (netif_running(dev)) {
  9145. tg3_full_lock(tp, 0);
  9146. __tg3_set_coalesce(tp, &tp->coal);
  9147. tg3_full_unlock(tp);
  9148. }
  9149. return 0;
  9150. }
  9151. static const struct ethtool_ops tg3_ethtool_ops = {
  9152. .get_settings = tg3_get_settings,
  9153. .set_settings = tg3_set_settings,
  9154. .get_drvinfo = tg3_get_drvinfo,
  9155. .get_regs_len = tg3_get_regs_len,
  9156. .get_regs = tg3_get_regs,
  9157. .get_wol = tg3_get_wol,
  9158. .set_wol = tg3_set_wol,
  9159. .get_msglevel = tg3_get_msglevel,
  9160. .set_msglevel = tg3_set_msglevel,
  9161. .nway_reset = tg3_nway_reset,
  9162. .get_link = ethtool_op_get_link,
  9163. .get_eeprom_len = tg3_get_eeprom_len,
  9164. .get_eeprom = tg3_get_eeprom,
  9165. .set_eeprom = tg3_set_eeprom,
  9166. .get_ringparam = tg3_get_ringparam,
  9167. .set_ringparam = tg3_set_ringparam,
  9168. .get_pauseparam = tg3_get_pauseparam,
  9169. .set_pauseparam = tg3_set_pauseparam,
  9170. .get_rx_csum = tg3_get_rx_csum,
  9171. .set_rx_csum = tg3_set_rx_csum,
  9172. .set_tx_csum = tg3_set_tx_csum,
  9173. .set_sg = ethtool_op_set_sg,
  9174. .set_tso = tg3_set_tso,
  9175. .self_test = tg3_self_test,
  9176. .get_strings = tg3_get_strings,
  9177. .phys_id = tg3_phys_id,
  9178. .get_ethtool_stats = tg3_get_ethtool_stats,
  9179. .get_coalesce = tg3_get_coalesce,
  9180. .set_coalesce = tg3_set_coalesce,
  9181. .get_sset_count = tg3_get_sset_count,
  9182. };
  9183. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9184. {
  9185. u32 cursize, val, magic;
  9186. tp->nvram_size = EEPROM_CHIP_SIZE;
  9187. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9188. return;
  9189. if ((magic != TG3_EEPROM_MAGIC) &&
  9190. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9191. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9192. return;
  9193. /*
  9194. * Size the chip by reading offsets at increasing powers of two.
  9195. * When we encounter our validation signature, we know the addressing
  9196. * has wrapped around, and thus have our chip size.
  9197. */
  9198. cursize = 0x10;
  9199. while (cursize < tp->nvram_size) {
  9200. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9201. return;
  9202. if (val == magic)
  9203. break;
  9204. cursize <<= 1;
  9205. }
  9206. tp->nvram_size = cursize;
  9207. }
  9208. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9209. {
  9210. u32 val;
  9211. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9212. tg3_nvram_read(tp, 0, &val) != 0)
  9213. return;
  9214. /* Selfboot format */
  9215. if (val != TG3_EEPROM_MAGIC) {
  9216. tg3_get_eeprom_size(tp);
  9217. return;
  9218. }
  9219. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9220. if (val != 0) {
  9221. /* This is confusing. We want to operate on the
  9222. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9223. * call will read from NVRAM and byteswap the data
  9224. * according to the byteswapping settings for all
  9225. * other register accesses. This ensures the data we
  9226. * want will always reside in the lower 16-bits.
  9227. * However, the data in NVRAM is in LE format, which
  9228. * means the data from the NVRAM read will always be
  9229. * opposite the endianness of the CPU. The 16-bit
  9230. * byteswap then brings the data to CPU endianness.
  9231. */
  9232. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9233. return;
  9234. }
  9235. }
  9236. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9237. }
  9238. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9239. {
  9240. u32 nvcfg1;
  9241. nvcfg1 = tr32(NVRAM_CFG1);
  9242. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9243. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9244. } else {
  9245. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9246. tw32(NVRAM_CFG1, nvcfg1);
  9247. }
  9248. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9249. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9250. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9251. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9252. tp->nvram_jedecnum = JEDEC_ATMEL;
  9253. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9254. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9255. break;
  9256. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9257. tp->nvram_jedecnum = JEDEC_ATMEL;
  9258. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9259. break;
  9260. case FLASH_VENDOR_ATMEL_EEPROM:
  9261. tp->nvram_jedecnum = JEDEC_ATMEL;
  9262. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9263. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9264. break;
  9265. case FLASH_VENDOR_ST:
  9266. tp->nvram_jedecnum = JEDEC_ST;
  9267. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9268. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9269. break;
  9270. case FLASH_VENDOR_SAIFUN:
  9271. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9272. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9273. break;
  9274. case FLASH_VENDOR_SST_SMALL:
  9275. case FLASH_VENDOR_SST_LARGE:
  9276. tp->nvram_jedecnum = JEDEC_SST;
  9277. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9278. break;
  9279. }
  9280. } else {
  9281. tp->nvram_jedecnum = JEDEC_ATMEL;
  9282. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9283. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9284. }
  9285. }
  9286. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9287. {
  9288. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9289. case FLASH_5752PAGE_SIZE_256:
  9290. tp->nvram_pagesize = 256;
  9291. break;
  9292. case FLASH_5752PAGE_SIZE_512:
  9293. tp->nvram_pagesize = 512;
  9294. break;
  9295. case FLASH_5752PAGE_SIZE_1K:
  9296. tp->nvram_pagesize = 1024;
  9297. break;
  9298. case FLASH_5752PAGE_SIZE_2K:
  9299. tp->nvram_pagesize = 2048;
  9300. break;
  9301. case FLASH_5752PAGE_SIZE_4K:
  9302. tp->nvram_pagesize = 4096;
  9303. break;
  9304. case FLASH_5752PAGE_SIZE_264:
  9305. tp->nvram_pagesize = 264;
  9306. break;
  9307. case FLASH_5752PAGE_SIZE_528:
  9308. tp->nvram_pagesize = 528;
  9309. break;
  9310. }
  9311. }
  9312. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9313. {
  9314. u32 nvcfg1;
  9315. nvcfg1 = tr32(NVRAM_CFG1);
  9316. /* NVRAM protection for TPM */
  9317. if (nvcfg1 & (1 << 27))
  9318. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9319. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9320. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9321. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9322. tp->nvram_jedecnum = JEDEC_ATMEL;
  9323. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9324. break;
  9325. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9326. tp->nvram_jedecnum = JEDEC_ATMEL;
  9327. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9328. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9329. break;
  9330. case FLASH_5752VENDOR_ST_M45PE10:
  9331. case FLASH_5752VENDOR_ST_M45PE20:
  9332. case FLASH_5752VENDOR_ST_M45PE40:
  9333. tp->nvram_jedecnum = JEDEC_ST;
  9334. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9335. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9336. break;
  9337. }
  9338. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9339. tg3_nvram_get_pagesize(tp, nvcfg1);
  9340. } else {
  9341. /* For eeprom, set pagesize to maximum eeprom size */
  9342. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9343. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9344. tw32(NVRAM_CFG1, nvcfg1);
  9345. }
  9346. }
  9347. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9348. {
  9349. u32 nvcfg1, protect = 0;
  9350. nvcfg1 = tr32(NVRAM_CFG1);
  9351. /* NVRAM protection for TPM */
  9352. if (nvcfg1 & (1 << 27)) {
  9353. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9354. protect = 1;
  9355. }
  9356. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9357. switch (nvcfg1) {
  9358. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9359. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9360. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9361. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9362. tp->nvram_jedecnum = JEDEC_ATMEL;
  9363. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9364. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9365. tp->nvram_pagesize = 264;
  9366. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9367. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9368. tp->nvram_size = (protect ? 0x3e200 :
  9369. TG3_NVRAM_SIZE_512KB);
  9370. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9371. tp->nvram_size = (protect ? 0x1f200 :
  9372. TG3_NVRAM_SIZE_256KB);
  9373. else
  9374. tp->nvram_size = (protect ? 0x1f200 :
  9375. TG3_NVRAM_SIZE_128KB);
  9376. break;
  9377. case FLASH_5752VENDOR_ST_M45PE10:
  9378. case FLASH_5752VENDOR_ST_M45PE20:
  9379. case FLASH_5752VENDOR_ST_M45PE40:
  9380. tp->nvram_jedecnum = JEDEC_ST;
  9381. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9382. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9383. tp->nvram_pagesize = 256;
  9384. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9385. tp->nvram_size = (protect ?
  9386. TG3_NVRAM_SIZE_64KB :
  9387. TG3_NVRAM_SIZE_128KB);
  9388. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9389. tp->nvram_size = (protect ?
  9390. TG3_NVRAM_SIZE_64KB :
  9391. TG3_NVRAM_SIZE_256KB);
  9392. else
  9393. tp->nvram_size = (protect ?
  9394. TG3_NVRAM_SIZE_128KB :
  9395. TG3_NVRAM_SIZE_512KB);
  9396. break;
  9397. }
  9398. }
  9399. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9400. {
  9401. u32 nvcfg1;
  9402. nvcfg1 = tr32(NVRAM_CFG1);
  9403. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9404. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9405. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9406. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9407. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9408. tp->nvram_jedecnum = JEDEC_ATMEL;
  9409. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9410. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9411. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9412. tw32(NVRAM_CFG1, nvcfg1);
  9413. break;
  9414. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9415. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9416. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9417. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9418. tp->nvram_jedecnum = JEDEC_ATMEL;
  9419. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9420. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9421. tp->nvram_pagesize = 264;
  9422. break;
  9423. case FLASH_5752VENDOR_ST_M45PE10:
  9424. case FLASH_5752VENDOR_ST_M45PE20:
  9425. case FLASH_5752VENDOR_ST_M45PE40:
  9426. tp->nvram_jedecnum = JEDEC_ST;
  9427. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9428. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9429. tp->nvram_pagesize = 256;
  9430. break;
  9431. }
  9432. }
  9433. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9434. {
  9435. u32 nvcfg1, protect = 0;
  9436. nvcfg1 = tr32(NVRAM_CFG1);
  9437. /* NVRAM protection for TPM */
  9438. if (nvcfg1 & (1 << 27)) {
  9439. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9440. protect = 1;
  9441. }
  9442. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9443. switch (nvcfg1) {
  9444. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9445. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9446. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9447. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9448. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9449. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9450. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9451. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9452. tp->nvram_jedecnum = JEDEC_ATMEL;
  9453. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9454. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9455. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9456. tp->nvram_pagesize = 256;
  9457. break;
  9458. case FLASH_5761VENDOR_ST_A_M45PE20:
  9459. case FLASH_5761VENDOR_ST_A_M45PE40:
  9460. case FLASH_5761VENDOR_ST_A_M45PE80:
  9461. case FLASH_5761VENDOR_ST_A_M45PE16:
  9462. case FLASH_5761VENDOR_ST_M_M45PE20:
  9463. case FLASH_5761VENDOR_ST_M_M45PE40:
  9464. case FLASH_5761VENDOR_ST_M_M45PE80:
  9465. case FLASH_5761VENDOR_ST_M_M45PE16:
  9466. tp->nvram_jedecnum = JEDEC_ST;
  9467. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9468. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9469. tp->nvram_pagesize = 256;
  9470. break;
  9471. }
  9472. if (protect) {
  9473. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9474. } else {
  9475. switch (nvcfg1) {
  9476. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9477. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9478. case FLASH_5761VENDOR_ST_A_M45PE16:
  9479. case FLASH_5761VENDOR_ST_M_M45PE16:
  9480. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9481. break;
  9482. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9483. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9484. case FLASH_5761VENDOR_ST_A_M45PE80:
  9485. case FLASH_5761VENDOR_ST_M_M45PE80:
  9486. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9487. break;
  9488. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9489. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9490. case FLASH_5761VENDOR_ST_A_M45PE40:
  9491. case FLASH_5761VENDOR_ST_M_M45PE40:
  9492. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9493. break;
  9494. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9495. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9496. case FLASH_5761VENDOR_ST_A_M45PE20:
  9497. case FLASH_5761VENDOR_ST_M_M45PE20:
  9498. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9499. break;
  9500. }
  9501. }
  9502. }
  9503. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9504. {
  9505. tp->nvram_jedecnum = JEDEC_ATMEL;
  9506. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9507. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9508. }
  9509. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9510. {
  9511. u32 nvcfg1;
  9512. nvcfg1 = tr32(NVRAM_CFG1);
  9513. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9514. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9515. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9516. tp->nvram_jedecnum = JEDEC_ATMEL;
  9517. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9518. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9519. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9520. tw32(NVRAM_CFG1, nvcfg1);
  9521. return;
  9522. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9523. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9524. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9525. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9526. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9527. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9528. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9529. tp->nvram_jedecnum = JEDEC_ATMEL;
  9530. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9531. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9532. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9533. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9534. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9535. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9536. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9537. break;
  9538. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9539. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9540. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9541. break;
  9542. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9543. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9544. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9545. break;
  9546. }
  9547. break;
  9548. case FLASH_5752VENDOR_ST_M45PE10:
  9549. case FLASH_5752VENDOR_ST_M45PE20:
  9550. case FLASH_5752VENDOR_ST_M45PE40:
  9551. tp->nvram_jedecnum = JEDEC_ST;
  9552. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9553. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9554. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9555. case FLASH_5752VENDOR_ST_M45PE10:
  9556. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9557. break;
  9558. case FLASH_5752VENDOR_ST_M45PE20:
  9559. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9560. break;
  9561. case FLASH_5752VENDOR_ST_M45PE40:
  9562. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9563. break;
  9564. }
  9565. break;
  9566. default:
  9567. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9568. return;
  9569. }
  9570. tg3_nvram_get_pagesize(tp, nvcfg1);
  9571. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9572. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9573. }
  9574. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9575. {
  9576. u32 nvcfg1;
  9577. nvcfg1 = tr32(NVRAM_CFG1);
  9578. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9579. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9580. case FLASH_5717VENDOR_MICRO_EEPROM:
  9581. tp->nvram_jedecnum = JEDEC_ATMEL;
  9582. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9583. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9584. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9585. tw32(NVRAM_CFG1, nvcfg1);
  9586. return;
  9587. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9588. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9589. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9590. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9591. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9592. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9593. case FLASH_5717VENDOR_ATMEL_45USPT:
  9594. tp->nvram_jedecnum = JEDEC_ATMEL;
  9595. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9596. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9597. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9598. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9599. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9600. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9601. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9602. break;
  9603. default:
  9604. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9605. break;
  9606. }
  9607. break;
  9608. case FLASH_5717VENDOR_ST_M_M25PE10:
  9609. case FLASH_5717VENDOR_ST_A_M25PE10:
  9610. case FLASH_5717VENDOR_ST_M_M45PE10:
  9611. case FLASH_5717VENDOR_ST_A_M45PE10:
  9612. case FLASH_5717VENDOR_ST_M_M25PE20:
  9613. case FLASH_5717VENDOR_ST_A_M25PE20:
  9614. case FLASH_5717VENDOR_ST_M_M45PE20:
  9615. case FLASH_5717VENDOR_ST_A_M45PE20:
  9616. case FLASH_5717VENDOR_ST_25USPT:
  9617. case FLASH_5717VENDOR_ST_45USPT:
  9618. tp->nvram_jedecnum = JEDEC_ST;
  9619. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9620. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9621. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9622. case FLASH_5717VENDOR_ST_M_M25PE20:
  9623. case FLASH_5717VENDOR_ST_A_M25PE20:
  9624. case FLASH_5717VENDOR_ST_M_M45PE20:
  9625. case FLASH_5717VENDOR_ST_A_M45PE20:
  9626. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9627. break;
  9628. default:
  9629. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9630. break;
  9631. }
  9632. break;
  9633. default:
  9634. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9635. return;
  9636. }
  9637. tg3_nvram_get_pagesize(tp, nvcfg1);
  9638. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9639. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9640. }
  9641. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9642. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9643. {
  9644. tw32_f(GRC_EEPROM_ADDR,
  9645. (EEPROM_ADDR_FSM_RESET |
  9646. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9647. EEPROM_ADDR_CLKPERD_SHIFT)));
  9648. msleep(1);
  9649. /* Enable seeprom accesses. */
  9650. tw32_f(GRC_LOCAL_CTRL,
  9651. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9652. udelay(100);
  9653. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9654. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9655. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9656. if (tg3_nvram_lock(tp)) {
  9657. netdev_warn(tp->dev,
  9658. "Cannot get nvram lock, %s failed\n",
  9659. __func__);
  9660. return;
  9661. }
  9662. tg3_enable_nvram_access(tp);
  9663. tp->nvram_size = 0;
  9664. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9665. tg3_get_5752_nvram_info(tp);
  9666. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9667. tg3_get_5755_nvram_info(tp);
  9668. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9669. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9670. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9671. tg3_get_5787_nvram_info(tp);
  9672. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9673. tg3_get_5761_nvram_info(tp);
  9674. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9675. tg3_get_5906_nvram_info(tp);
  9676. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9677. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9678. tg3_get_57780_nvram_info(tp);
  9679. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9680. tg3_get_5717_nvram_info(tp);
  9681. else
  9682. tg3_get_nvram_info(tp);
  9683. if (tp->nvram_size == 0)
  9684. tg3_get_nvram_size(tp);
  9685. tg3_disable_nvram_access(tp);
  9686. tg3_nvram_unlock(tp);
  9687. } else {
  9688. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9689. tg3_get_eeprom_size(tp);
  9690. }
  9691. }
  9692. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9693. u32 offset, u32 len, u8 *buf)
  9694. {
  9695. int i, j, rc = 0;
  9696. u32 val;
  9697. for (i = 0; i < len; i += 4) {
  9698. u32 addr;
  9699. __be32 data;
  9700. addr = offset + i;
  9701. memcpy(&data, buf + i, 4);
  9702. /*
  9703. * The SEEPROM interface expects the data to always be opposite
  9704. * the native endian format. We accomplish this by reversing
  9705. * all the operations that would have been performed on the
  9706. * data from a call to tg3_nvram_read_be32().
  9707. */
  9708. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9709. val = tr32(GRC_EEPROM_ADDR);
  9710. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9711. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9712. EEPROM_ADDR_READ);
  9713. tw32(GRC_EEPROM_ADDR, val |
  9714. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9715. (addr & EEPROM_ADDR_ADDR_MASK) |
  9716. EEPROM_ADDR_START |
  9717. EEPROM_ADDR_WRITE);
  9718. for (j = 0; j < 1000; j++) {
  9719. val = tr32(GRC_EEPROM_ADDR);
  9720. if (val & EEPROM_ADDR_COMPLETE)
  9721. break;
  9722. msleep(1);
  9723. }
  9724. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9725. rc = -EBUSY;
  9726. break;
  9727. }
  9728. }
  9729. return rc;
  9730. }
  9731. /* offset and length are dword aligned */
  9732. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9733. u8 *buf)
  9734. {
  9735. int ret = 0;
  9736. u32 pagesize = tp->nvram_pagesize;
  9737. u32 pagemask = pagesize - 1;
  9738. u32 nvram_cmd;
  9739. u8 *tmp;
  9740. tmp = kmalloc(pagesize, GFP_KERNEL);
  9741. if (tmp == NULL)
  9742. return -ENOMEM;
  9743. while (len) {
  9744. int j;
  9745. u32 phy_addr, page_off, size;
  9746. phy_addr = offset & ~pagemask;
  9747. for (j = 0; j < pagesize; j += 4) {
  9748. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9749. (__be32 *) (tmp + j));
  9750. if (ret)
  9751. break;
  9752. }
  9753. if (ret)
  9754. break;
  9755. page_off = offset & pagemask;
  9756. size = pagesize;
  9757. if (len < size)
  9758. size = len;
  9759. len -= size;
  9760. memcpy(tmp + page_off, buf, size);
  9761. offset = offset + (pagesize - page_off);
  9762. tg3_enable_nvram_access(tp);
  9763. /*
  9764. * Before we can erase the flash page, we need
  9765. * to issue a special "write enable" command.
  9766. */
  9767. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9768. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9769. break;
  9770. /* Erase the target page */
  9771. tw32(NVRAM_ADDR, phy_addr);
  9772. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9773. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9774. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9775. break;
  9776. /* Issue another write enable to start the write. */
  9777. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9778. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9779. break;
  9780. for (j = 0; j < pagesize; j += 4) {
  9781. __be32 data;
  9782. data = *((__be32 *) (tmp + j));
  9783. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9784. tw32(NVRAM_ADDR, phy_addr + j);
  9785. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9786. NVRAM_CMD_WR;
  9787. if (j == 0)
  9788. nvram_cmd |= NVRAM_CMD_FIRST;
  9789. else if (j == (pagesize - 4))
  9790. nvram_cmd |= NVRAM_CMD_LAST;
  9791. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9792. break;
  9793. }
  9794. if (ret)
  9795. break;
  9796. }
  9797. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9798. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9799. kfree(tmp);
  9800. return ret;
  9801. }
  9802. /* offset and length are dword aligned */
  9803. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9804. u8 *buf)
  9805. {
  9806. int i, ret = 0;
  9807. for (i = 0; i < len; i += 4, offset += 4) {
  9808. u32 page_off, phy_addr, nvram_cmd;
  9809. __be32 data;
  9810. memcpy(&data, buf + i, 4);
  9811. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9812. page_off = offset % tp->nvram_pagesize;
  9813. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9814. tw32(NVRAM_ADDR, phy_addr);
  9815. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9816. if (page_off == 0 || i == 0)
  9817. nvram_cmd |= NVRAM_CMD_FIRST;
  9818. if (page_off == (tp->nvram_pagesize - 4))
  9819. nvram_cmd |= NVRAM_CMD_LAST;
  9820. if (i == (len - 4))
  9821. nvram_cmd |= NVRAM_CMD_LAST;
  9822. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9823. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9824. (tp->nvram_jedecnum == JEDEC_ST) &&
  9825. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9826. if ((ret = tg3_nvram_exec_cmd(tp,
  9827. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9828. NVRAM_CMD_DONE)))
  9829. break;
  9830. }
  9831. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9832. /* We always do complete word writes to eeprom. */
  9833. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9834. }
  9835. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9836. break;
  9837. }
  9838. return ret;
  9839. }
  9840. /* offset and length are dword aligned */
  9841. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9842. {
  9843. int ret;
  9844. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9845. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9846. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9847. udelay(40);
  9848. }
  9849. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9850. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9851. } else {
  9852. u32 grc_mode;
  9853. ret = tg3_nvram_lock(tp);
  9854. if (ret)
  9855. return ret;
  9856. tg3_enable_nvram_access(tp);
  9857. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9858. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9859. tw32(NVRAM_WRITE1, 0x406);
  9860. grc_mode = tr32(GRC_MODE);
  9861. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9862. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9863. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9864. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9865. buf);
  9866. } else {
  9867. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9868. buf);
  9869. }
  9870. grc_mode = tr32(GRC_MODE);
  9871. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9872. tg3_disable_nvram_access(tp);
  9873. tg3_nvram_unlock(tp);
  9874. }
  9875. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9876. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9877. udelay(40);
  9878. }
  9879. return ret;
  9880. }
  9881. struct subsys_tbl_ent {
  9882. u16 subsys_vendor, subsys_devid;
  9883. u32 phy_id;
  9884. };
  9885. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  9886. /* Broadcom boards. */
  9887. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9888. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  9889. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9890. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  9891. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9892. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  9893. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9894. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  9895. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9896. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  9897. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9898. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  9899. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9900. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  9901. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9902. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  9903. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9904. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  9905. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9906. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  9907. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9908. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  9909. /* 3com boards. */
  9910. { TG3PCI_SUBVENDOR_ID_3COM,
  9911. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  9912. { TG3PCI_SUBVENDOR_ID_3COM,
  9913. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  9914. { TG3PCI_SUBVENDOR_ID_3COM,
  9915. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  9916. { TG3PCI_SUBVENDOR_ID_3COM,
  9917. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  9918. { TG3PCI_SUBVENDOR_ID_3COM,
  9919. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  9920. /* DELL boards. */
  9921. { TG3PCI_SUBVENDOR_ID_DELL,
  9922. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  9923. { TG3PCI_SUBVENDOR_ID_DELL,
  9924. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  9925. { TG3PCI_SUBVENDOR_ID_DELL,
  9926. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  9927. { TG3PCI_SUBVENDOR_ID_DELL,
  9928. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  9929. /* Compaq boards. */
  9930. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9931. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  9932. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9933. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  9934. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9935. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  9936. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9937. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  9938. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9939. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  9940. /* IBM boards. */
  9941. { TG3PCI_SUBVENDOR_ID_IBM,
  9942. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  9943. };
  9944. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  9945. {
  9946. int i;
  9947. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9948. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9949. tp->pdev->subsystem_vendor) &&
  9950. (subsys_id_to_phy_id[i].subsys_devid ==
  9951. tp->pdev->subsystem_device))
  9952. return &subsys_id_to_phy_id[i];
  9953. }
  9954. return NULL;
  9955. }
  9956. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9957. {
  9958. u32 val;
  9959. u16 pmcsr;
  9960. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9961. * so need make sure we're in D0.
  9962. */
  9963. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9964. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9965. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9966. msleep(1);
  9967. /* Make sure register accesses (indirect or otherwise)
  9968. * will function correctly.
  9969. */
  9970. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9971. tp->misc_host_ctrl);
  9972. /* The memory arbiter has to be enabled in order for SRAM accesses
  9973. * to succeed. Normally on powerup the tg3 chip firmware will make
  9974. * sure it is enabled, but other entities such as system netboot
  9975. * code might disable it.
  9976. */
  9977. val = tr32(MEMARB_MODE);
  9978. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9979. tp->phy_id = TG3_PHY_ID_INVALID;
  9980. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9981. /* Assume an onboard device and WOL capable by default. */
  9982. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9983. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9984. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9985. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9986. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9987. }
  9988. val = tr32(VCPU_CFGSHDW);
  9989. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9990. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9991. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9992. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9993. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9994. goto done;
  9995. }
  9996. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9997. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9998. u32 nic_cfg, led_cfg;
  9999. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10000. int eeprom_phy_serdes = 0;
  10001. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10002. tp->nic_sram_data_cfg = nic_cfg;
  10003. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10004. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10005. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10006. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10007. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10008. (ver > 0) && (ver < 0x100))
  10009. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10010. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10011. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10012. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10013. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10014. eeprom_phy_serdes = 1;
  10015. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10016. if (nic_phy_id != 0) {
  10017. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10018. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10019. eeprom_phy_id = (id1 >> 16) << 10;
  10020. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10021. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10022. } else
  10023. eeprom_phy_id = 0;
  10024. tp->phy_id = eeprom_phy_id;
  10025. if (eeprom_phy_serdes) {
  10026. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10027. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10028. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10029. else
  10030. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10031. }
  10032. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10033. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10034. SHASTA_EXT_LED_MODE_MASK);
  10035. else
  10036. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10037. switch (led_cfg) {
  10038. default:
  10039. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10040. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10041. break;
  10042. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10043. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10044. break;
  10045. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10046. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10047. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10048. * read on some older 5700/5701 bootcode.
  10049. */
  10050. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10051. ASIC_REV_5700 ||
  10052. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10053. ASIC_REV_5701)
  10054. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10055. break;
  10056. case SHASTA_EXT_LED_SHARED:
  10057. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10058. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10059. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10060. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10061. LED_CTRL_MODE_PHY_2);
  10062. break;
  10063. case SHASTA_EXT_LED_MAC:
  10064. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10065. break;
  10066. case SHASTA_EXT_LED_COMBO:
  10067. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10068. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10069. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10070. LED_CTRL_MODE_PHY_2);
  10071. break;
  10072. }
  10073. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10074. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10075. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10076. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10077. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10078. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10079. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10080. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10081. if ((tp->pdev->subsystem_vendor ==
  10082. PCI_VENDOR_ID_ARIMA) &&
  10083. (tp->pdev->subsystem_device == 0x205a ||
  10084. tp->pdev->subsystem_device == 0x2063))
  10085. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10086. } else {
  10087. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10088. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10089. }
  10090. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10091. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10092. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10093. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10094. }
  10095. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10096. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10097. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10098. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10099. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10100. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10101. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10102. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10103. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10104. if (cfg2 & (1 << 17))
  10105. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10106. /* serdes signal pre-emphasis in register 0x590 set by */
  10107. /* bootcode if bit 18 is set */
  10108. if (cfg2 & (1 << 18))
  10109. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10110. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10111. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10112. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10113. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10114. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10115. u32 cfg3;
  10116. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10117. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10118. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10119. }
  10120. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10121. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10122. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10123. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10124. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10125. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10126. }
  10127. done:
  10128. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10129. device_set_wakeup_enable(&tp->pdev->dev,
  10130. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10131. }
  10132. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10133. {
  10134. int i;
  10135. u32 val;
  10136. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10137. tw32(OTP_CTRL, cmd);
  10138. /* Wait for up to 1 ms for command to execute. */
  10139. for (i = 0; i < 100; i++) {
  10140. val = tr32(OTP_STATUS);
  10141. if (val & OTP_STATUS_CMD_DONE)
  10142. break;
  10143. udelay(10);
  10144. }
  10145. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10146. }
  10147. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10148. * configuration is a 32-bit value that straddles the alignment boundary.
  10149. * We do two 32-bit reads and then shift and merge the results.
  10150. */
  10151. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10152. {
  10153. u32 bhalf_otp, thalf_otp;
  10154. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10155. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10156. return 0;
  10157. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10158. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10159. return 0;
  10160. thalf_otp = tr32(OTP_READ_DATA);
  10161. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10162. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10163. return 0;
  10164. bhalf_otp = tr32(OTP_READ_DATA);
  10165. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10166. }
  10167. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10168. {
  10169. u32 hw_phy_id_1, hw_phy_id_2;
  10170. u32 hw_phy_id, hw_phy_id_masked;
  10171. int err;
  10172. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10173. return tg3_phy_init(tp);
  10174. /* Reading the PHY ID register can conflict with ASF
  10175. * firmware access to the PHY hardware.
  10176. */
  10177. err = 0;
  10178. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10179. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10180. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10181. } else {
  10182. /* Now read the physical PHY_ID from the chip and verify
  10183. * that it is sane. If it doesn't look good, we fall back
  10184. * to either the hard-coded table based PHY_ID and failing
  10185. * that the value found in the eeprom area.
  10186. */
  10187. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10188. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10189. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10190. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10191. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10192. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10193. }
  10194. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10195. tp->phy_id = hw_phy_id;
  10196. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10197. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10198. else
  10199. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10200. } else {
  10201. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10202. /* Do nothing, phy ID already set up in
  10203. * tg3_get_eeprom_hw_cfg().
  10204. */
  10205. } else {
  10206. struct subsys_tbl_ent *p;
  10207. /* No eeprom signature? Try the hardcoded
  10208. * subsys device table.
  10209. */
  10210. p = tg3_lookup_by_subsys(tp);
  10211. if (!p)
  10212. return -ENODEV;
  10213. tp->phy_id = p->phy_id;
  10214. if (!tp->phy_id ||
  10215. tp->phy_id == TG3_PHY_ID_BCM8002)
  10216. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10217. }
  10218. }
  10219. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10220. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10221. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10222. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10223. tg3_readphy(tp, MII_BMSR, &bmsr);
  10224. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10225. (bmsr & BMSR_LSTATUS))
  10226. goto skip_phy_reset;
  10227. err = tg3_phy_reset(tp);
  10228. if (err)
  10229. return err;
  10230. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10231. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10232. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10233. tg3_ctrl = 0;
  10234. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10235. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10236. MII_TG3_CTRL_ADV_1000_FULL);
  10237. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10238. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10239. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10240. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10241. }
  10242. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10243. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10244. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10245. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10246. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10247. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10248. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10249. tg3_writephy(tp, MII_BMCR,
  10250. BMCR_ANENABLE | BMCR_ANRESTART);
  10251. }
  10252. tg3_phy_set_wirespeed(tp);
  10253. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10254. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10255. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10256. }
  10257. skip_phy_reset:
  10258. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10259. err = tg3_init_5401phy_dsp(tp);
  10260. if (err)
  10261. return err;
  10262. err = tg3_init_5401phy_dsp(tp);
  10263. }
  10264. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10265. tp->link_config.advertising =
  10266. (ADVERTISED_1000baseT_Half |
  10267. ADVERTISED_1000baseT_Full |
  10268. ADVERTISED_Autoneg |
  10269. ADVERTISED_FIBRE);
  10270. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10271. tp->link_config.advertising &=
  10272. ~(ADVERTISED_1000baseT_Half |
  10273. ADVERTISED_1000baseT_Full);
  10274. return err;
  10275. }
  10276. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10277. {
  10278. u8 vpd_data[TG3_NVM_VPD_LEN];
  10279. unsigned int block_end, rosize, len;
  10280. int j, i = 0;
  10281. u32 magic;
  10282. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10283. tg3_nvram_read(tp, 0x0, &magic))
  10284. goto out_not_found;
  10285. if (magic == TG3_EEPROM_MAGIC) {
  10286. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10287. u32 tmp;
  10288. /* The data is in little-endian format in NVRAM.
  10289. * Use the big-endian read routines to preserve
  10290. * the byte order as it exists in NVRAM.
  10291. */
  10292. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10293. goto out_not_found;
  10294. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10295. }
  10296. } else {
  10297. ssize_t cnt;
  10298. unsigned int pos = 0;
  10299. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10300. cnt = pci_read_vpd(tp->pdev, pos,
  10301. TG3_NVM_VPD_LEN - pos,
  10302. &vpd_data[pos]);
  10303. if (cnt == -ETIMEDOUT || -EINTR)
  10304. cnt = 0;
  10305. else if (cnt < 0)
  10306. goto out_not_found;
  10307. }
  10308. if (pos != TG3_NVM_VPD_LEN)
  10309. goto out_not_found;
  10310. }
  10311. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10312. PCI_VPD_LRDT_RO_DATA);
  10313. if (i < 0)
  10314. goto out_not_found;
  10315. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10316. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10317. i += PCI_VPD_LRDT_TAG_SIZE;
  10318. if (block_end > TG3_NVM_VPD_LEN)
  10319. goto out_not_found;
  10320. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10321. PCI_VPD_RO_KEYWORD_MFR_ID);
  10322. if (j > 0) {
  10323. len = pci_vpd_info_field_size(&vpd_data[j]);
  10324. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10325. if (j + len > block_end || len != 4 ||
  10326. memcmp(&vpd_data[j], "1028", 4))
  10327. goto partno;
  10328. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10329. PCI_VPD_RO_KEYWORD_VENDOR0);
  10330. if (j < 0)
  10331. goto partno;
  10332. len = pci_vpd_info_field_size(&vpd_data[j]);
  10333. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10334. if (j + len > block_end)
  10335. goto partno;
  10336. memcpy(tp->fw_ver, &vpd_data[j], len);
  10337. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10338. }
  10339. partno:
  10340. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10341. PCI_VPD_RO_KEYWORD_PARTNO);
  10342. if (i < 0)
  10343. goto out_not_found;
  10344. len = pci_vpd_info_field_size(&vpd_data[i]);
  10345. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10346. if (len > TG3_BPN_SIZE ||
  10347. (len + i) > TG3_NVM_VPD_LEN)
  10348. goto out_not_found;
  10349. memcpy(tp->board_part_number, &vpd_data[i], len);
  10350. return;
  10351. out_not_found:
  10352. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10353. strcpy(tp->board_part_number, "BCM95906");
  10354. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10355. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10356. strcpy(tp->board_part_number, "BCM57780");
  10357. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10358. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10359. strcpy(tp->board_part_number, "BCM57760");
  10360. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10361. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10362. strcpy(tp->board_part_number, "BCM57790");
  10363. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10364. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10365. strcpy(tp->board_part_number, "BCM57788");
  10366. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10367. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10368. strcpy(tp->board_part_number, "BCM57761");
  10369. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10370. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10371. strcpy(tp->board_part_number, "BCM57765");
  10372. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10373. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10374. strcpy(tp->board_part_number, "BCM57781");
  10375. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10376. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10377. strcpy(tp->board_part_number, "BCM57785");
  10378. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10379. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10380. strcpy(tp->board_part_number, "BCM57791");
  10381. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10382. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10383. strcpy(tp->board_part_number, "BCM57795");
  10384. else
  10385. strcpy(tp->board_part_number, "none");
  10386. }
  10387. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10388. {
  10389. u32 val;
  10390. if (tg3_nvram_read(tp, offset, &val) ||
  10391. (val & 0xfc000000) != 0x0c000000 ||
  10392. tg3_nvram_read(tp, offset + 4, &val) ||
  10393. val != 0)
  10394. return 0;
  10395. return 1;
  10396. }
  10397. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10398. {
  10399. u32 val, offset, start, ver_offset;
  10400. int i, dst_off;
  10401. bool newver = false;
  10402. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10403. tg3_nvram_read(tp, 0x4, &start))
  10404. return;
  10405. offset = tg3_nvram_logical_addr(tp, offset);
  10406. if (tg3_nvram_read(tp, offset, &val))
  10407. return;
  10408. if ((val & 0xfc000000) == 0x0c000000) {
  10409. if (tg3_nvram_read(tp, offset + 4, &val))
  10410. return;
  10411. if (val == 0)
  10412. newver = true;
  10413. }
  10414. dst_off = strlen(tp->fw_ver);
  10415. if (newver) {
  10416. if (TG3_VER_SIZE - dst_off < 16 ||
  10417. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10418. return;
  10419. offset = offset + ver_offset - start;
  10420. for (i = 0; i < 16; i += 4) {
  10421. __be32 v;
  10422. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10423. return;
  10424. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10425. }
  10426. } else {
  10427. u32 major, minor;
  10428. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10429. return;
  10430. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10431. TG3_NVM_BCVER_MAJSFT;
  10432. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10433. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10434. "v%d.%02d", major, minor);
  10435. }
  10436. }
  10437. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10438. {
  10439. u32 val, major, minor;
  10440. /* Use native endian representation */
  10441. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10442. return;
  10443. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10444. TG3_NVM_HWSB_CFG1_MAJSFT;
  10445. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10446. TG3_NVM_HWSB_CFG1_MINSFT;
  10447. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10448. }
  10449. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10450. {
  10451. u32 offset, major, minor, build;
  10452. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10453. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10454. return;
  10455. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10456. case TG3_EEPROM_SB_REVISION_0:
  10457. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10458. break;
  10459. case TG3_EEPROM_SB_REVISION_2:
  10460. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10461. break;
  10462. case TG3_EEPROM_SB_REVISION_3:
  10463. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10464. break;
  10465. case TG3_EEPROM_SB_REVISION_4:
  10466. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10467. break;
  10468. case TG3_EEPROM_SB_REVISION_5:
  10469. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10470. break;
  10471. default:
  10472. return;
  10473. }
  10474. if (tg3_nvram_read(tp, offset, &val))
  10475. return;
  10476. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10477. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10478. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10479. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10480. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10481. if (minor > 99 || build > 26)
  10482. return;
  10483. offset = strlen(tp->fw_ver);
  10484. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10485. " v%d.%02d", major, minor);
  10486. if (build > 0) {
  10487. offset = strlen(tp->fw_ver);
  10488. if (offset < TG3_VER_SIZE - 1)
  10489. tp->fw_ver[offset] = 'a' + build - 1;
  10490. }
  10491. }
  10492. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10493. {
  10494. u32 val, offset, start;
  10495. int i, vlen;
  10496. for (offset = TG3_NVM_DIR_START;
  10497. offset < TG3_NVM_DIR_END;
  10498. offset += TG3_NVM_DIRENT_SIZE) {
  10499. if (tg3_nvram_read(tp, offset, &val))
  10500. return;
  10501. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10502. break;
  10503. }
  10504. if (offset == TG3_NVM_DIR_END)
  10505. return;
  10506. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10507. start = 0x08000000;
  10508. else if (tg3_nvram_read(tp, offset - 4, &start))
  10509. return;
  10510. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10511. !tg3_fw_img_is_valid(tp, offset) ||
  10512. tg3_nvram_read(tp, offset + 8, &val))
  10513. return;
  10514. offset += val - start;
  10515. vlen = strlen(tp->fw_ver);
  10516. tp->fw_ver[vlen++] = ',';
  10517. tp->fw_ver[vlen++] = ' ';
  10518. for (i = 0; i < 4; i++) {
  10519. __be32 v;
  10520. if (tg3_nvram_read_be32(tp, offset, &v))
  10521. return;
  10522. offset += sizeof(v);
  10523. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10524. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10525. break;
  10526. }
  10527. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10528. vlen += sizeof(v);
  10529. }
  10530. }
  10531. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10532. {
  10533. int vlen;
  10534. u32 apedata;
  10535. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10536. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10537. return;
  10538. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10539. if (apedata != APE_SEG_SIG_MAGIC)
  10540. return;
  10541. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10542. if (!(apedata & APE_FW_STATUS_READY))
  10543. return;
  10544. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10545. vlen = strlen(tp->fw_ver);
  10546. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10547. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10548. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10549. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10550. (apedata & APE_FW_VERSION_BLDMSK));
  10551. }
  10552. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10553. {
  10554. u32 val;
  10555. bool vpd_vers = false;
  10556. if (tp->fw_ver[0] != 0)
  10557. vpd_vers = true;
  10558. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10559. strcat(tp->fw_ver, "sb");
  10560. return;
  10561. }
  10562. if (tg3_nvram_read(tp, 0, &val))
  10563. return;
  10564. if (val == TG3_EEPROM_MAGIC)
  10565. tg3_read_bc_ver(tp);
  10566. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10567. tg3_read_sb_ver(tp, val);
  10568. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10569. tg3_read_hwsb_ver(tp);
  10570. else
  10571. return;
  10572. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10573. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10574. goto done;
  10575. tg3_read_mgmtfw_ver(tp);
  10576. done:
  10577. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10578. }
  10579. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10580. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10581. {
  10582. static struct pci_device_id write_reorder_chipsets[] = {
  10583. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10584. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10585. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10586. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10587. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10588. PCI_DEVICE_ID_VIA_8385_0) },
  10589. { },
  10590. };
  10591. u32 misc_ctrl_reg;
  10592. u32 pci_state_reg, grc_misc_cfg;
  10593. u32 val;
  10594. u16 pci_cmd;
  10595. int err;
  10596. /* Force memory write invalidate off. If we leave it on,
  10597. * then on 5700_BX chips we have to enable a workaround.
  10598. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10599. * to match the cacheline size. The Broadcom driver have this
  10600. * workaround but turns MWI off all the times so never uses
  10601. * it. This seems to suggest that the workaround is insufficient.
  10602. */
  10603. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10604. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10605. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10606. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10607. * has the register indirect write enable bit set before
  10608. * we try to access any of the MMIO registers. It is also
  10609. * critical that the PCI-X hw workaround situation is decided
  10610. * before that as well.
  10611. */
  10612. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10613. &misc_ctrl_reg);
  10614. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10615. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10616. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10617. u32 prod_id_asic_rev;
  10618. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10619. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10620. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
  10621. pci_read_config_dword(tp->pdev,
  10622. TG3PCI_GEN2_PRODID_ASICREV,
  10623. &prod_id_asic_rev);
  10624. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10625. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10626. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10627. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10628. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10629. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10630. pci_read_config_dword(tp->pdev,
  10631. TG3PCI_GEN15_PRODID_ASICREV,
  10632. &prod_id_asic_rev);
  10633. else
  10634. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10635. &prod_id_asic_rev);
  10636. tp->pci_chip_rev_id = prod_id_asic_rev;
  10637. }
  10638. /* Wrong chip ID in 5752 A0. This code can be removed later
  10639. * as A0 is not in production.
  10640. */
  10641. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10642. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10643. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10644. * we need to disable memory and use config. cycles
  10645. * only to access all registers. The 5702/03 chips
  10646. * can mistakenly decode the special cycles from the
  10647. * ICH chipsets as memory write cycles, causing corruption
  10648. * of register and memory space. Only certain ICH bridges
  10649. * will drive special cycles with non-zero data during the
  10650. * address phase which can fall within the 5703's address
  10651. * range. This is not an ICH bug as the PCI spec allows
  10652. * non-zero address during special cycles. However, only
  10653. * these ICH bridges are known to drive non-zero addresses
  10654. * during special cycles.
  10655. *
  10656. * Since special cycles do not cross PCI bridges, we only
  10657. * enable this workaround if the 5703 is on the secondary
  10658. * bus of these ICH bridges.
  10659. */
  10660. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10661. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10662. static struct tg3_dev_id {
  10663. u32 vendor;
  10664. u32 device;
  10665. u32 rev;
  10666. } ich_chipsets[] = {
  10667. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10668. PCI_ANY_ID },
  10669. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10670. PCI_ANY_ID },
  10671. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10672. 0xa },
  10673. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10674. PCI_ANY_ID },
  10675. { },
  10676. };
  10677. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10678. struct pci_dev *bridge = NULL;
  10679. while (pci_id->vendor != 0) {
  10680. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10681. bridge);
  10682. if (!bridge) {
  10683. pci_id++;
  10684. continue;
  10685. }
  10686. if (pci_id->rev != PCI_ANY_ID) {
  10687. if (bridge->revision > pci_id->rev)
  10688. continue;
  10689. }
  10690. if (bridge->subordinate &&
  10691. (bridge->subordinate->number ==
  10692. tp->pdev->bus->number)) {
  10693. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10694. pci_dev_put(bridge);
  10695. break;
  10696. }
  10697. }
  10698. }
  10699. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10700. static struct tg3_dev_id {
  10701. u32 vendor;
  10702. u32 device;
  10703. } bridge_chipsets[] = {
  10704. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10705. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10706. { },
  10707. };
  10708. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10709. struct pci_dev *bridge = NULL;
  10710. while (pci_id->vendor != 0) {
  10711. bridge = pci_get_device(pci_id->vendor,
  10712. pci_id->device,
  10713. bridge);
  10714. if (!bridge) {
  10715. pci_id++;
  10716. continue;
  10717. }
  10718. if (bridge->subordinate &&
  10719. (bridge->subordinate->number <=
  10720. tp->pdev->bus->number) &&
  10721. (bridge->subordinate->subordinate >=
  10722. tp->pdev->bus->number)) {
  10723. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10724. pci_dev_put(bridge);
  10725. break;
  10726. }
  10727. }
  10728. }
  10729. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10730. * DMA addresses > 40-bit. This bridge may have other additional
  10731. * 57xx devices behind it in some 4-port NIC designs for example.
  10732. * Any tg3 device found behind the bridge will also need the 40-bit
  10733. * DMA workaround.
  10734. */
  10735. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10736. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10737. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10738. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10739. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10740. } else {
  10741. struct pci_dev *bridge = NULL;
  10742. do {
  10743. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10744. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10745. bridge);
  10746. if (bridge && bridge->subordinate &&
  10747. (bridge->subordinate->number <=
  10748. tp->pdev->bus->number) &&
  10749. (bridge->subordinate->subordinate >=
  10750. tp->pdev->bus->number)) {
  10751. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10752. pci_dev_put(bridge);
  10753. break;
  10754. }
  10755. } while (bridge);
  10756. }
  10757. /* Initialize misc host control in PCI block. */
  10758. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10759. MISC_HOST_CTRL_CHIPREV);
  10760. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10761. tp->misc_host_ctrl);
  10762. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10763. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10764. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10765. tp->pdev_peer = tg3_find_peer(tp);
  10766. /* Intentionally exclude ASIC_REV_5906 */
  10767. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10768. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10769. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10770. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10771. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10772. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10773. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10774. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10775. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10776. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10777. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10778. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10779. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10780. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10781. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10782. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10783. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10784. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10785. /* 5700 B0 chips do not support checksumming correctly due
  10786. * to hardware bugs.
  10787. */
  10788. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10789. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10790. else {
  10791. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10792. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10793. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10794. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10795. }
  10796. /* Determine TSO capabilities */
  10797. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10798. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10799. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10800. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10801. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10802. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10803. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10804. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10805. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10806. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10807. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10808. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10809. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10810. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10811. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10812. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10813. tp->fw_needed = FIRMWARE_TG3TSO5;
  10814. else
  10815. tp->fw_needed = FIRMWARE_TG3TSO;
  10816. }
  10817. tp->irq_max = 1;
  10818. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10819. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10820. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10821. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10822. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10823. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10824. tp->pdev_peer == tp->pdev))
  10825. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10826. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10827. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10828. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10829. }
  10830. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10831. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10832. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10833. tp->irq_max = TG3_IRQ_MAX_VECS;
  10834. }
  10835. }
  10836. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10837. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10838. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10839. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10840. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10841. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10842. }
  10843. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10844. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10845. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  10846. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10847. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10848. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  10849. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10850. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10851. &pci_state_reg);
  10852. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10853. if (tp->pcie_cap != 0) {
  10854. u16 lnkctl;
  10855. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10856. pcie_set_readrq(tp->pdev, 4096);
  10857. pci_read_config_word(tp->pdev,
  10858. tp->pcie_cap + PCI_EXP_LNKCTL,
  10859. &lnkctl);
  10860. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10861. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10862. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10864. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10865. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10866. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10867. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10868. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  10869. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  10870. }
  10871. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10872. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10873. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10874. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10875. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10876. if (!tp->pcix_cap) {
  10877. dev_err(&tp->pdev->dev,
  10878. "Cannot find PCI-X capability, aborting\n");
  10879. return -EIO;
  10880. }
  10881. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10882. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10883. }
  10884. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10885. * reordering to the mailbox registers done by the host
  10886. * controller can cause major troubles. We read back from
  10887. * every mailbox register write to force the writes to be
  10888. * posted to the chip in order.
  10889. */
  10890. if (pci_dev_present(write_reorder_chipsets) &&
  10891. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10892. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10893. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10894. &tp->pci_cacheline_sz);
  10895. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10896. &tp->pci_lat_timer);
  10897. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10898. tp->pci_lat_timer < 64) {
  10899. tp->pci_lat_timer = 64;
  10900. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10901. tp->pci_lat_timer);
  10902. }
  10903. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10904. /* 5700 BX chips need to have their TX producer index
  10905. * mailboxes written twice to workaround a bug.
  10906. */
  10907. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10908. /* If we are in PCI-X mode, enable register write workaround.
  10909. *
  10910. * The workaround is to use indirect register accesses
  10911. * for all chip writes not to mailbox registers.
  10912. */
  10913. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10914. u32 pm_reg;
  10915. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10916. /* The chip can have it's power management PCI config
  10917. * space registers clobbered due to this bug.
  10918. * So explicitly force the chip into D0 here.
  10919. */
  10920. pci_read_config_dword(tp->pdev,
  10921. tp->pm_cap + PCI_PM_CTRL,
  10922. &pm_reg);
  10923. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10924. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10925. pci_write_config_dword(tp->pdev,
  10926. tp->pm_cap + PCI_PM_CTRL,
  10927. pm_reg);
  10928. /* Also, force SERR#/PERR# in PCI command. */
  10929. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10930. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10931. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10932. }
  10933. }
  10934. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10935. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10936. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10937. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10938. /* Chip-specific fixup from Broadcom driver */
  10939. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10940. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10941. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10942. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10943. }
  10944. /* Default fast path register access methods */
  10945. tp->read32 = tg3_read32;
  10946. tp->write32 = tg3_write32;
  10947. tp->read32_mbox = tg3_read32;
  10948. tp->write32_mbox = tg3_write32;
  10949. tp->write32_tx_mbox = tg3_write32;
  10950. tp->write32_rx_mbox = tg3_write32;
  10951. /* Various workaround register access methods */
  10952. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10953. tp->write32 = tg3_write_indirect_reg32;
  10954. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10955. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10956. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10957. /*
  10958. * Back to back register writes can cause problems on these
  10959. * chips, the workaround is to read back all reg writes
  10960. * except those to mailbox regs.
  10961. *
  10962. * See tg3_write_indirect_reg32().
  10963. */
  10964. tp->write32 = tg3_write_flush_reg32;
  10965. }
  10966. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10967. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10968. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10969. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10970. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10971. }
  10972. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10973. tp->read32 = tg3_read_indirect_reg32;
  10974. tp->write32 = tg3_write_indirect_reg32;
  10975. tp->read32_mbox = tg3_read_indirect_mbox;
  10976. tp->write32_mbox = tg3_write_indirect_mbox;
  10977. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10978. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10979. iounmap(tp->regs);
  10980. tp->regs = NULL;
  10981. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10982. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10983. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10984. }
  10985. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10986. tp->read32_mbox = tg3_read32_mbox_5906;
  10987. tp->write32_mbox = tg3_write32_mbox_5906;
  10988. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10989. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10990. }
  10991. if (tp->write32 == tg3_write_indirect_reg32 ||
  10992. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10993. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10994. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10995. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10996. /* Get eeprom hw config before calling tg3_set_power_state().
  10997. * In particular, the TG3_FLG2_IS_NIC flag must be
  10998. * determined before calling tg3_set_power_state() so that
  10999. * we know whether or not to switch out of Vaux power.
  11000. * When the flag is set, it means that GPIO1 is used for eeprom
  11001. * write protect and also implies that it is a LOM where GPIOs
  11002. * are not used to switch power.
  11003. */
  11004. tg3_get_eeprom_hw_cfg(tp);
  11005. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11006. /* Allow reads and writes to the
  11007. * APE register and memory space.
  11008. */
  11009. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11010. PCISTATE_ALLOW_APE_SHMEM_WR;
  11011. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11012. pci_state_reg);
  11013. }
  11014. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11015. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11016. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11017. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11018. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11019. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11020. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11021. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11022. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11023. * It is also used as eeprom write protect on LOMs.
  11024. */
  11025. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11026. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11027. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11028. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11029. GRC_LCLCTRL_GPIO_OUTPUT1);
  11030. /* Unused GPIO3 must be driven as output on 5752 because there
  11031. * are no pull-up resistors on unused GPIO pins.
  11032. */
  11033. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11034. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11035. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11036. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11037. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11038. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11039. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11040. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11041. /* Turn off the debug UART. */
  11042. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11043. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11044. /* Keep VMain power. */
  11045. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11046. GRC_LCLCTRL_GPIO_OUTPUT0;
  11047. }
  11048. /* Force the chip into D0. */
  11049. err = tg3_set_power_state(tp, PCI_D0);
  11050. if (err) {
  11051. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11052. return err;
  11053. }
  11054. /* Derive initial jumbo mode from MTU assigned in
  11055. * ether_setup() via the alloc_etherdev() call
  11056. */
  11057. if (tp->dev->mtu > ETH_DATA_LEN &&
  11058. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11059. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11060. /* Determine WakeOnLan speed to use. */
  11061. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11062. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11063. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11064. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11065. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11066. } else {
  11067. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11068. }
  11069. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11070. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11071. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11072. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11073. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11074. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11075. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11076. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11077. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11078. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11079. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11080. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11081. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11082. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11083. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11084. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11085. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11086. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11087. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11088. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11089. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11090. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11091. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11092. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11093. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11094. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11095. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11096. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11097. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11098. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11099. } else
  11100. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11101. }
  11102. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11103. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11104. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11105. if (tp->phy_otp == 0)
  11106. tp->phy_otp = TG3_OTP_DEFAULT;
  11107. }
  11108. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11109. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11110. else
  11111. tp->mi_mode = MAC_MI_MODE_BASE;
  11112. tp->coalesce_mode = 0;
  11113. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11114. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11115. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11116. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11117. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11118. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11119. err = tg3_mdio_init(tp);
  11120. if (err)
  11121. return err;
  11122. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  11123. (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 ||
  11124. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  11125. return -ENOTSUPP;
  11126. /* Initialize data/descriptor byte/word swapping. */
  11127. val = tr32(GRC_MODE);
  11128. val &= GRC_MODE_HOST_STACKUP;
  11129. tw32(GRC_MODE, val | tp->grc_mode);
  11130. tg3_switch_clocks(tp);
  11131. /* Clear this out for sanity. */
  11132. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11133. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11134. &pci_state_reg);
  11135. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11136. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11137. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11138. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11139. chiprevid == CHIPREV_ID_5701_B0 ||
  11140. chiprevid == CHIPREV_ID_5701_B2 ||
  11141. chiprevid == CHIPREV_ID_5701_B5) {
  11142. void __iomem *sram_base;
  11143. /* Write some dummy words into the SRAM status block
  11144. * area, see if it reads back correctly. If the return
  11145. * value is bad, force enable the PCIX workaround.
  11146. */
  11147. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11148. writel(0x00000000, sram_base);
  11149. writel(0x00000000, sram_base + 4);
  11150. writel(0xffffffff, sram_base + 4);
  11151. if (readl(sram_base) != 0x00000000)
  11152. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11153. }
  11154. }
  11155. udelay(50);
  11156. tg3_nvram_init(tp);
  11157. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11158. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11159. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11160. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11161. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11162. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11163. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11164. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11165. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11166. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11167. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11168. HOSTCC_MODE_CLRTICK_TXBD);
  11169. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11170. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11171. tp->misc_host_ctrl);
  11172. }
  11173. /* Preserve the APE MAC_MODE bits */
  11174. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11175. tp->mac_mode = tr32(MAC_MODE) |
  11176. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11177. else
  11178. tp->mac_mode = TG3_DEF_MAC_MODE;
  11179. /* these are limited to 10/100 only */
  11180. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11181. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11182. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11183. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11184. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11185. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11186. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11187. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11188. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11189. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11190. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11191. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11192. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11193. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11194. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11195. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11196. err = tg3_phy_probe(tp);
  11197. if (err) {
  11198. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11199. /* ... but do not return immediately ... */
  11200. tg3_mdio_fini(tp);
  11201. }
  11202. tg3_read_vpd(tp);
  11203. tg3_read_fw_ver(tp);
  11204. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11205. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11206. } else {
  11207. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11208. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11209. else
  11210. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11211. }
  11212. /* 5700 {AX,BX} chips have a broken status block link
  11213. * change bit implementation, so we must use the
  11214. * status register in those cases.
  11215. */
  11216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11217. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11218. else
  11219. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11220. /* The led_ctrl is set during tg3_phy_probe, here we might
  11221. * have to force the link status polling mechanism based
  11222. * upon subsystem IDs.
  11223. */
  11224. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11225. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11226. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11227. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11228. TG3_FLAG_USE_LINKCHG_REG);
  11229. }
  11230. /* For all SERDES we poll the MAC status register. */
  11231. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11232. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11233. else
  11234. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11235. tp->rx_offset = NET_IP_ALIGN;
  11236. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11237. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11238. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11239. tp->rx_offset = 0;
  11240. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11241. tp->rx_copy_thresh = ~0;
  11242. #endif
  11243. }
  11244. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11245. /* Increment the rx prod index on the rx std ring by at most
  11246. * 8 for these chips to workaround hw errata.
  11247. */
  11248. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11249. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11250. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11251. tp->rx_std_max_post = 8;
  11252. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11253. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11254. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11255. return err;
  11256. }
  11257. #ifdef CONFIG_SPARC
  11258. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11259. {
  11260. struct net_device *dev = tp->dev;
  11261. struct pci_dev *pdev = tp->pdev;
  11262. struct device_node *dp = pci_device_to_OF_node(pdev);
  11263. const unsigned char *addr;
  11264. int len;
  11265. addr = of_get_property(dp, "local-mac-address", &len);
  11266. if (addr && len == 6) {
  11267. memcpy(dev->dev_addr, addr, 6);
  11268. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11269. return 0;
  11270. }
  11271. return -ENODEV;
  11272. }
  11273. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11274. {
  11275. struct net_device *dev = tp->dev;
  11276. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11277. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11278. return 0;
  11279. }
  11280. #endif
  11281. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11282. {
  11283. struct net_device *dev = tp->dev;
  11284. u32 hi, lo, mac_offset;
  11285. int addr_ok = 0;
  11286. #ifdef CONFIG_SPARC
  11287. if (!tg3_get_macaddr_sparc(tp))
  11288. return 0;
  11289. #endif
  11290. mac_offset = 0x7c;
  11291. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11292. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11293. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11294. mac_offset = 0xcc;
  11295. if (tg3_nvram_lock(tp))
  11296. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11297. else
  11298. tg3_nvram_unlock(tp);
  11299. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11300. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11301. mac_offset = 0xcc;
  11302. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11303. mac_offset = 0x10;
  11304. /* First try to get it from MAC address mailbox. */
  11305. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11306. if ((hi >> 16) == 0x484b) {
  11307. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11308. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11309. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11310. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11311. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11312. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11313. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11314. /* Some old bootcode may report a 0 MAC address in SRAM */
  11315. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11316. }
  11317. if (!addr_ok) {
  11318. /* Next, try NVRAM. */
  11319. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11320. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11321. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11322. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11323. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11324. }
  11325. /* Finally just fetch it out of the MAC control regs. */
  11326. else {
  11327. hi = tr32(MAC_ADDR_0_HIGH);
  11328. lo = tr32(MAC_ADDR_0_LOW);
  11329. dev->dev_addr[5] = lo & 0xff;
  11330. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11331. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11332. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11333. dev->dev_addr[1] = hi & 0xff;
  11334. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11335. }
  11336. }
  11337. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11338. #ifdef CONFIG_SPARC
  11339. if (!tg3_get_default_macaddr_sparc(tp))
  11340. return 0;
  11341. #endif
  11342. return -EINVAL;
  11343. }
  11344. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11345. return 0;
  11346. }
  11347. #define BOUNDARY_SINGLE_CACHELINE 1
  11348. #define BOUNDARY_MULTI_CACHELINE 2
  11349. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11350. {
  11351. int cacheline_size;
  11352. u8 byte;
  11353. int goal;
  11354. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11355. if (byte == 0)
  11356. cacheline_size = 1024;
  11357. else
  11358. cacheline_size = (int) byte * 4;
  11359. /* On 5703 and later chips, the boundary bits have no
  11360. * effect.
  11361. */
  11362. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11363. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11364. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11365. goto out;
  11366. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11367. goal = BOUNDARY_MULTI_CACHELINE;
  11368. #else
  11369. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11370. goal = BOUNDARY_SINGLE_CACHELINE;
  11371. #else
  11372. goal = 0;
  11373. #endif
  11374. #endif
  11375. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11376. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11377. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11378. goto out;
  11379. }
  11380. if (!goal)
  11381. goto out;
  11382. /* PCI controllers on most RISC systems tend to disconnect
  11383. * when a device tries to burst across a cache-line boundary.
  11384. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11385. *
  11386. * Unfortunately, for PCI-E there are only limited
  11387. * write-side controls for this, and thus for reads
  11388. * we will still get the disconnects. We'll also waste
  11389. * these PCI cycles for both read and write for chips
  11390. * other than 5700 and 5701 which do not implement the
  11391. * boundary bits.
  11392. */
  11393. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11394. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11395. switch (cacheline_size) {
  11396. case 16:
  11397. case 32:
  11398. case 64:
  11399. case 128:
  11400. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11401. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11402. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11403. } else {
  11404. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11405. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11406. }
  11407. break;
  11408. case 256:
  11409. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11410. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11411. break;
  11412. default:
  11413. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11414. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11415. break;
  11416. }
  11417. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11418. switch (cacheline_size) {
  11419. case 16:
  11420. case 32:
  11421. case 64:
  11422. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11423. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11424. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11425. break;
  11426. }
  11427. /* fallthrough */
  11428. case 128:
  11429. default:
  11430. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11431. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11432. break;
  11433. }
  11434. } else {
  11435. switch (cacheline_size) {
  11436. case 16:
  11437. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11438. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11439. DMA_RWCTRL_WRITE_BNDRY_16);
  11440. break;
  11441. }
  11442. /* fallthrough */
  11443. case 32:
  11444. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11445. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11446. DMA_RWCTRL_WRITE_BNDRY_32);
  11447. break;
  11448. }
  11449. /* fallthrough */
  11450. case 64:
  11451. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11452. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11453. DMA_RWCTRL_WRITE_BNDRY_64);
  11454. break;
  11455. }
  11456. /* fallthrough */
  11457. case 128:
  11458. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11459. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11460. DMA_RWCTRL_WRITE_BNDRY_128);
  11461. break;
  11462. }
  11463. /* fallthrough */
  11464. case 256:
  11465. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11466. DMA_RWCTRL_WRITE_BNDRY_256);
  11467. break;
  11468. case 512:
  11469. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11470. DMA_RWCTRL_WRITE_BNDRY_512);
  11471. break;
  11472. case 1024:
  11473. default:
  11474. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11475. DMA_RWCTRL_WRITE_BNDRY_1024);
  11476. break;
  11477. }
  11478. }
  11479. out:
  11480. return val;
  11481. }
  11482. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11483. {
  11484. struct tg3_internal_buffer_desc test_desc;
  11485. u32 sram_dma_descs;
  11486. int i, ret;
  11487. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11488. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11489. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11490. tw32(RDMAC_STATUS, 0);
  11491. tw32(WDMAC_STATUS, 0);
  11492. tw32(BUFMGR_MODE, 0);
  11493. tw32(FTQ_RESET, 0);
  11494. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11495. test_desc.addr_lo = buf_dma & 0xffffffff;
  11496. test_desc.nic_mbuf = 0x00002100;
  11497. test_desc.len = size;
  11498. /*
  11499. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11500. * the *second* time the tg3 driver was getting loaded after an
  11501. * initial scan.
  11502. *
  11503. * Broadcom tells me:
  11504. * ...the DMA engine is connected to the GRC block and a DMA
  11505. * reset may affect the GRC block in some unpredictable way...
  11506. * The behavior of resets to individual blocks has not been tested.
  11507. *
  11508. * Broadcom noted the GRC reset will also reset all sub-components.
  11509. */
  11510. if (to_device) {
  11511. test_desc.cqid_sqid = (13 << 8) | 2;
  11512. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11513. udelay(40);
  11514. } else {
  11515. test_desc.cqid_sqid = (16 << 8) | 7;
  11516. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11517. udelay(40);
  11518. }
  11519. test_desc.flags = 0x00000005;
  11520. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11521. u32 val;
  11522. val = *(((u32 *)&test_desc) + i);
  11523. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11524. sram_dma_descs + (i * sizeof(u32)));
  11525. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11526. }
  11527. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11528. if (to_device)
  11529. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11530. else
  11531. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11532. ret = -ENODEV;
  11533. for (i = 0; i < 40; i++) {
  11534. u32 val;
  11535. if (to_device)
  11536. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11537. else
  11538. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11539. if ((val & 0xffff) == sram_dma_descs) {
  11540. ret = 0;
  11541. break;
  11542. }
  11543. udelay(100);
  11544. }
  11545. return ret;
  11546. }
  11547. #define TEST_BUFFER_SIZE 0x2000
  11548. static int __devinit tg3_test_dma(struct tg3 *tp)
  11549. {
  11550. dma_addr_t buf_dma;
  11551. u32 *buf, saved_dma_rwctrl;
  11552. int ret = 0;
  11553. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11554. if (!buf) {
  11555. ret = -ENOMEM;
  11556. goto out_nofree;
  11557. }
  11558. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11559. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11560. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11561. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11562. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11563. goto out;
  11564. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11565. /* DMA read watermark not used on PCIE */
  11566. tp->dma_rwctrl |= 0x00180000;
  11567. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11568. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11569. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11570. tp->dma_rwctrl |= 0x003f0000;
  11571. else
  11572. tp->dma_rwctrl |= 0x003f000f;
  11573. } else {
  11574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11576. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11577. u32 read_water = 0x7;
  11578. /* If the 5704 is behind the EPB bridge, we can
  11579. * do the less restrictive ONE_DMA workaround for
  11580. * better performance.
  11581. */
  11582. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11583. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11584. tp->dma_rwctrl |= 0x8000;
  11585. else if (ccval == 0x6 || ccval == 0x7)
  11586. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11587. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11588. read_water = 4;
  11589. /* Set bit 23 to enable PCIX hw bug fix */
  11590. tp->dma_rwctrl |=
  11591. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11592. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11593. (1 << 23);
  11594. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11595. /* 5780 always in PCIX mode */
  11596. tp->dma_rwctrl |= 0x00144000;
  11597. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11598. /* 5714 always in PCIX mode */
  11599. tp->dma_rwctrl |= 0x00148000;
  11600. } else {
  11601. tp->dma_rwctrl |= 0x001b000f;
  11602. }
  11603. }
  11604. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11605. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11606. tp->dma_rwctrl &= 0xfffffff0;
  11607. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11608. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11609. /* Remove this if it causes problems for some boards. */
  11610. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11611. /* On 5700/5701 chips, we need to set this bit.
  11612. * Otherwise the chip will issue cacheline transactions
  11613. * to streamable DMA memory with not all the byte
  11614. * enables turned on. This is an error on several
  11615. * RISC PCI controllers, in particular sparc64.
  11616. *
  11617. * On 5703/5704 chips, this bit has been reassigned
  11618. * a different meaning. In particular, it is used
  11619. * on those chips to enable a PCI-X workaround.
  11620. */
  11621. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11622. }
  11623. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11624. #if 0
  11625. /* Unneeded, already done by tg3_get_invariants. */
  11626. tg3_switch_clocks(tp);
  11627. #endif
  11628. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11629. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11630. goto out;
  11631. /* It is best to perform DMA test with maximum write burst size
  11632. * to expose the 5700/5701 write DMA bug.
  11633. */
  11634. saved_dma_rwctrl = tp->dma_rwctrl;
  11635. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11636. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11637. while (1) {
  11638. u32 *p = buf, i;
  11639. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11640. p[i] = i;
  11641. /* Send the buffer to the chip. */
  11642. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11643. if (ret) {
  11644. dev_err(&tp->pdev->dev,
  11645. "%s: Buffer write failed. err = %d\n",
  11646. __func__, ret);
  11647. break;
  11648. }
  11649. #if 0
  11650. /* validate data reached card RAM correctly. */
  11651. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11652. u32 val;
  11653. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11654. if (le32_to_cpu(val) != p[i]) {
  11655. dev_err(&tp->pdev->dev,
  11656. "%s: Buffer corrupted on device! "
  11657. "(%d != %d)\n", __func__, val, i);
  11658. /* ret = -ENODEV here? */
  11659. }
  11660. p[i] = 0;
  11661. }
  11662. #endif
  11663. /* Now read it back. */
  11664. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11665. if (ret) {
  11666. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11667. "err = %d\n", __func__, ret);
  11668. break;
  11669. }
  11670. /* Verify it. */
  11671. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11672. if (p[i] == i)
  11673. continue;
  11674. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11675. DMA_RWCTRL_WRITE_BNDRY_16) {
  11676. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11677. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11678. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11679. break;
  11680. } else {
  11681. dev_err(&tp->pdev->dev,
  11682. "%s: Buffer corrupted on read back! "
  11683. "(%d != %d)\n", __func__, p[i], i);
  11684. ret = -ENODEV;
  11685. goto out;
  11686. }
  11687. }
  11688. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11689. /* Success. */
  11690. ret = 0;
  11691. break;
  11692. }
  11693. }
  11694. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11695. DMA_RWCTRL_WRITE_BNDRY_16) {
  11696. static struct pci_device_id dma_wait_state_chipsets[] = {
  11697. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11698. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11699. { },
  11700. };
  11701. /* DMA test passed without adjusting DMA boundary,
  11702. * now look for chipsets that are known to expose the
  11703. * DMA bug without failing the test.
  11704. */
  11705. if (pci_dev_present(dma_wait_state_chipsets)) {
  11706. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11707. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11708. } else {
  11709. /* Safe to use the calculated DMA boundary. */
  11710. tp->dma_rwctrl = saved_dma_rwctrl;
  11711. }
  11712. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11713. }
  11714. out:
  11715. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11716. out_nofree:
  11717. return ret;
  11718. }
  11719. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11720. {
  11721. tp->link_config.advertising =
  11722. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11723. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11724. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11725. ADVERTISED_Autoneg | ADVERTISED_MII);
  11726. tp->link_config.speed = SPEED_INVALID;
  11727. tp->link_config.duplex = DUPLEX_INVALID;
  11728. tp->link_config.autoneg = AUTONEG_ENABLE;
  11729. tp->link_config.active_speed = SPEED_INVALID;
  11730. tp->link_config.active_duplex = DUPLEX_INVALID;
  11731. tp->link_config.phy_is_low_power = 0;
  11732. tp->link_config.orig_speed = SPEED_INVALID;
  11733. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11734. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11735. }
  11736. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11737. {
  11738. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11739. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11740. tp->bufmgr_config.mbuf_read_dma_low_water =
  11741. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11742. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11743. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11744. tp->bufmgr_config.mbuf_high_water =
  11745. DEFAULT_MB_HIGH_WATER_57765;
  11746. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11747. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11748. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11749. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11750. tp->bufmgr_config.mbuf_high_water_jumbo =
  11751. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11752. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11753. tp->bufmgr_config.mbuf_read_dma_low_water =
  11754. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11755. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11756. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11757. tp->bufmgr_config.mbuf_high_water =
  11758. DEFAULT_MB_HIGH_WATER_5705;
  11759. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11760. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11761. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11762. tp->bufmgr_config.mbuf_high_water =
  11763. DEFAULT_MB_HIGH_WATER_5906;
  11764. }
  11765. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11766. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11767. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11768. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11769. tp->bufmgr_config.mbuf_high_water_jumbo =
  11770. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11771. } else {
  11772. tp->bufmgr_config.mbuf_read_dma_low_water =
  11773. DEFAULT_MB_RDMA_LOW_WATER;
  11774. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11775. DEFAULT_MB_MACRX_LOW_WATER;
  11776. tp->bufmgr_config.mbuf_high_water =
  11777. DEFAULT_MB_HIGH_WATER;
  11778. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11779. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11780. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11781. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11782. tp->bufmgr_config.mbuf_high_water_jumbo =
  11783. DEFAULT_MB_HIGH_WATER_JUMBO;
  11784. }
  11785. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11786. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11787. }
  11788. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11789. {
  11790. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  11791. case TG3_PHY_ID_BCM5400: return "5400";
  11792. case TG3_PHY_ID_BCM5401: return "5401";
  11793. case TG3_PHY_ID_BCM5411: return "5411";
  11794. case TG3_PHY_ID_BCM5701: return "5701";
  11795. case TG3_PHY_ID_BCM5703: return "5703";
  11796. case TG3_PHY_ID_BCM5704: return "5704";
  11797. case TG3_PHY_ID_BCM5705: return "5705";
  11798. case TG3_PHY_ID_BCM5750: return "5750";
  11799. case TG3_PHY_ID_BCM5752: return "5752";
  11800. case TG3_PHY_ID_BCM5714: return "5714";
  11801. case TG3_PHY_ID_BCM5780: return "5780";
  11802. case TG3_PHY_ID_BCM5755: return "5755";
  11803. case TG3_PHY_ID_BCM5787: return "5787";
  11804. case TG3_PHY_ID_BCM5784: return "5784";
  11805. case TG3_PHY_ID_BCM5756: return "5722/5756";
  11806. case TG3_PHY_ID_BCM5906: return "5906";
  11807. case TG3_PHY_ID_BCM5761: return "5761";
  11808. case TG3_PHY_ID_BCM5718C: return "5718C";
  11809. case TG3_PHY_ID_BCM5718S: return "5718S";
  11810. case TG3_PHY_ID_BCM57765: return "57765";
  11811. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  11812. case 0: return "serdes";
  11813. default: return "unknown";
  11814. }
  11815. }
  11816. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11817. {
  11818. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11819. strcpy(str, "PCI Express");
  11820. return str;
  11821. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11822. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11823. strcpy(str, "PCIX:");
  11824. if ((clock_ctrl == 7) ||
  11825. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11826. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11827. strcat(str, "133MHz");
  11828. else if (clock_ctrl == 0)
  11829. strcat(str, "33MHz");
  11830. else if (clock_ctrl == 2)
  11831. strcat(str, "50MHz");
  11832. else if (clock_ctrl == 4)
  11833. strcat(str, "66MHz");
  11834. else if (clock_ctrl == 6)
  11835. strcat(str, "100MHz");
  11836. } else {
  11837. strcpy(str, "PCI:");
  11838. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11839. strcat(str, "66MHz");
  11840. else
  11841. strcat(str, "33MHz");
  11842. }
  11843. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11844. strcat(str, ":32-bit");
  11845. else
  11846. strcat(str, ":64-bit");
  11847. return str;
  11848. }
  11849. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11850. {
  11851. struct pci_dev *peer;
  11852. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11853. for (func = 0; func < 8; func++) {
  11854. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11855. if (peer && peer != tp->pdev)
  11856. break;
  11857. pci_dev_put(peer);
  11858. }
  11859. /* 5704 can be configured in single-port mode, set peer to
  11860. * tp->pdev in that case.
  11861. */
  11862. if (!peer) {
  11863. peer = tp->pdev;
  11864. return peer;
  11865. }
  11866. /*
  11867. * We don't need to keep the refcount elevated; there's no way
  11868. * to remove one half of this device without removing the other
  11869. */
  11870. pci_dev_put(peer);
  11871. return peer;
  11872. }
  11873. static void __devinit tg3_init_coal(struct tg3 *tp)
  11874. {
  11875. struct ethtool_coalesce *ec = &tp->coal;
  11876. memset(ec, 0, sizeof(*ec));
  11877. ec->cmd = ETHTOOL_GCOALESCE;
  11878. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11879. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11880. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11881. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11882. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11883. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11884. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11885. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11886. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11887. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11888. HOSTCC_MODE_CLRTICK_TXBD)) {
  11889. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11890. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11891. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11892. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11893. }
  11894. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11895. ec->rx_coalesce_usecs_irq = 0;
  11896. ec->tx_coalesce_usecs_irq = 0;
  11897. ec->stats_block_coalesce_usecs = 0;
  11898. }
  11899. }
  11900. static const struct net_device_ops tg3_netdev_ops = {
  11901. .ndo_open = tg3_open,
  11902. .ndo_stop = tg3_close,
  11903. .ndo_start_xmit = tg3_start_xmit,
  11904. .ndo_get_stats = tg3_get_stats,
  11905. .ndo_validate_addr = eth_validate_addr,
  11906. .ndo_set_multicast_list = tg3_set_rx_mode,
  11907. .ndo_set_mac_address = tg3_set_mac_addr,
  11908. .ndo_do_ioctl = tg3_ioctl,
  11909. .ndo_tx_timeout = tg3_tx_timeout,
  11910. .ndo_change_mtu = tg3_change_mtu,
  11911. #if TG3_VLAN_TAG_USED
  11912. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11913. #endif
  11914. #ifdef CONFIG_NET_POLL_CONTROLLER
  11915. .ndo_poll_controller = tg3_poll_controller,
  11916. #endif
  11917. };
  11918. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11919. .ndo_open = tg3_open,
  11920. .ndo_stop = tg3_close,
  11921. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11922. .ndo_get_stats = tg3_get_stats,
  11923. .ndo_validate_addr = eth_validate_addr,
  11924. .ndo_set_multicast_list = tg3_set_rx_mode,
  11925. .ndo_set_mac_address = tg3_set_mac_addr,
  11926. .ndo_do_ioctl = tg3_ioctl,
  11927. .ndo_tx_timeout = tg3_tx_timeout,
  11928. .ndo_change_mtu = tg3_change_mtu,
  11929. #if TG3_VLAN_TAG_USED
  11930. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11931. #endif
  11932. #ifdef CONFIG_NET_POLL_CONTROLLER
  11933. .ndo_poll_controller = tg3_poll_controller,
  11934. #endif
  11935. };
  11936. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11937. const struct pci_device_id *ent)
  11938. {
  11939. struct net_device *dev;
  11940. struct tg3 *tp;
  11941. int i, err, pm_cap;
  11942. u32 sndmbx, rcvmbx, intmbx;
  11943. char str[40];
  11944. u64 dma_mask, persist_dma_mask;
  11945. printk_once(KERN_INFO "%s\n", version);
  11946. err = pci_enable_device(pdev);
  11947. if (err) {
  11948. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  11949. return err;
  11950. }
  11951. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11952. if (err) {
  11953. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  11954. goto err_out_disable_pdev;
  11955. }
  11956. pci_set_master(pdev);
  11957. /* Find power-management capability. */
  11958. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11959. if (pm_cap == 0) {
  11960. dev_err(&pdev->dev,
  11961. "Cannot find Power Management capability, aborting\n");
  11962. err = -EIO;
  11963. goto err_out_free_res;
  11964. }
  11965. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  11966. if (!dev) {
  11967. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  11968. err = -ENOMEM;
  11969. goto err_out_free_res;
  11970. }
  11971. SET_NETDEV_DEV(dev, &pdev->dev);
  11972. #if TG3_VLAN_TAG_USED
  11973. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11974. #endif
  11975. tp = netdev_priv(dev);
  11976. tp->pdev = pdev;
  11977. tp->dev = dev;
  11978. tp->pm_cap = pm_cap;
  11979. tp->rx_mode = TG3_DEF_RX_MODE;
  11980. tp->tx_mode = TG3_DEF_TX_MODE;
  11981. if (tg3_debug > 0)
  11982. tp->msg_enable = tg3_debug;
  11983. else
  11984. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11985. /* The word/byte swap controls here control register access byte
  11986. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11987. * setting below.
  11988. */
  11989. tp->misc_host_ctrl =
  11990. MISC_HOST_CTRL_MASK_PCI_INT |
  11991. MISC_HOST_CTRL_WORD_SWAP |
  11992. MISC_HOST_CTRL_INDIR_ACCESS |
  11993. MISC_HOST_CTRL_PCISTATE_RW;
  11994. /* The NONFRM (non-frame) byte/word swap controls take effect
  11995. * on descriptor entries, anything which isn't packet data.
  11996. *
  11997. * The StrongARM chips on the board (one for tx, one for rx)
  11998. * are running in big-endian mode.
  11999. */
  12000. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12001. GRC_MODE_WSWAP_NONFRM_DATA);
  12002. #ifdef __BIG_ENDIAN
  12003. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12004. #endif
  12005. spin_lock_init(&tp->lock);
  12006. spin_lock_init(&tp->indirect_lock);
  12007. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12008. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12009. if (!tp->regs) {
  12010. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12011. err = -ENOMEM;
  12012. goto err_out_free_dev;
  12013. }
  12014. tg3_init_link_config(tp);
  12015. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12016. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12017. dev->ethtool_ops = &tg3_ethtool_ops;
  12018. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12019. dev->irq = pdev->irq;
  12020. err = tg3_get_invariants(tp);
  12021. if (err) {
  12022. dev_err(&pdev->dev,
  12023. "Problem fetching invariants of chip, aborting\n");
  12024. goto err_out_iounmap;
  12025. }
  12026. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12027. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  12028. dev->netdev_ops = &tg3_netdev_ops;
  12029. else
  12030. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12031. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12032. * device behind the EPB cannot support DMA addresses > 40-bit.
  12033. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12034. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12035. * do DMA address check in tg3_start_xmit().
  12036. */
  12037. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12038. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12039. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12040. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12041. #ifdef CONFIG_HIGHMEM
  12042. dma_mask = DMA_BIT_MASK(64);
  12043. #endif
  12044. } else
  12045. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12046. /* Configure DMA attributes. */
  12047. if (dma_mask > DMA_BIT_MASK(32)) {
  12048. err = pci_set_dma_mask(pdev, dma_mask);
  12049. if (!err) {
  12050. dev->features |= NETIF_F_HIGHDMA;
  12051. err = pci_set_consistent_dma_mask(pdev,
  12052. persist_dma_mask);
  12053. if (err < 0) {
  12054. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12055. "DMA for consistent allocations\n");
  12056. goto err_out_iounmap;
  12057. }
  12058. }
  12059. }
  12060. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12061. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12062. if (err) {
  12063. dev_err(&pdev->dev,
  12064. "No usable DMA configuration, aborting\n");
  12065. goto err_out_iounmap;
  12066. }
  12067. }
  12068. tg3_init_bufmgr_config(tp);
  12069. /* Selectively allow TSO based on operating conditions */
  12070. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12071. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12072. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12073. else {
  12074. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12075. tp->fw_needed = NULL;
  12076. }
  12077. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12078. tp->fw_needed = FIRMWARE_TG3;
  12079. /* TSO is on by default on chips that support hardware TSO.
  12080. * Firmware TSO on older chips gives lower performance, so it
  12081. * is off by default, but can be enabled using ethtool.
  12082. */
  12083. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12084. (dev->features & NETIF_F_IP_CSUM))
  12085. dev->features |= NETIF_F_TSO;
  12086. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12087. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12088. if (dev->features & NETIF_F_IPV6_CSUM)
  12089. dev->features |= NETIF_F_TSO6;
  12090. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12091. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12092. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12093. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12094. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12095. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12096. dev->features |= NETIF_F_TSO_ECN;
  12097. }
  12098. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12099. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12100. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12101. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12102. tp->rx_pending = 63;
  12103. }
  12104. err = tg3_get_device_address(tp);
  12105. if (err) {
  12106. dev_err(&pdev->dev,
  12107. "Could not obtain valid ethernet address, aborting\n");
  12108. goto err_out_iounmap;
  12109. }
  12110. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12111. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12112. if (!tp->aperegs) {
  12113. dev_err(&pdev->dev,
  12114. "Cannot map APE registers, aborting\n");
  12115. err = -ENOMEM;
  12116. goto err_out_iounmap;
  12117. }
  12118. tg3_ape_lock_init(tp);
  12119. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12120. tg3_read_dash_ver(tp);
  12121. }
  12122. /*
  12123. * Reset chip in case UNDI or EFI driver did not shutdown
  12124. * DMA self test will enable WDMAC and we'll see (spurious)
  12125. * pending DMA on the PCI bus at that point.
  12126. */
  12127. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12128. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12129. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12130. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12131. }
  12132. err = tg3_test_dma(tp);
  12133. if (err) {
  12134. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12135. goto err_out_apeunmap;
  12136. }
  12137. /* flow control autonegotiation is default behavior */
  12138. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12139. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12140. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12141. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12142. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12143. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12144. struct tg3_napi *tnapi = &tp->napi[i];
  12145. tnapi->tp = tp;
  12146. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12147. tnapi->int_mbox = intmbx;
  12148. if (i < 4)
  12149. intmbx += 0x8;
  12150. else
  12151. intmbx += 0x4;
  12152. tnapi->consmbox = rcvmbx;
  12153. tnapi->prodmbox = sndmbx;
  12154. if (i) {
  12155. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12156. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12157. } else {
  12158. tnapi->coal_now = HOSTCC_MODE_NOW;
  12159. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12160. }
  12161. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12162. break;
  12163. /*
  12164. * If we support MSIX, we'll be using RSS. If we're using
  12165. * RSS, the first vector only handles link interrupts and the
  12166. * remaining vectors handle rx and tx interrupts. Reuse the
  12167. * mailbox values for the next iteration. The values we setup
  12168. * above are still useful for the single vectored mode.
  12169. */
  12170. if (!i)
  12171. continue;
  12172. rcvmbx += 0x8;
  12173. if (sndmbx & 0x4)
  12174. sndmbx -= 0x4;
  12175. else
  12176. sndmbx += 0xc;
  12177. }
  12178. tg3_init_coal(tp);
  12179. pci_set_drvdata(pdev, dev);
  12180. err = register_netdev(dev);
  12181. if (err) {
  12182. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12183. goto err_out_apeunmap;
  12184. }
  12185. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12186. tp->board_part_number,
  12187. tp->pci_chip_rev_id,
  12188. tg3_bus_string(tp, str),
  12189. dev->dev_addr);
  12190. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12191. struct phy_device *phydev;
  12192. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12193. netdev_info(dev,
  12194. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12195. phydev->drv->name, dev_name(&phydev->dev));
  12196. } else
  12197. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12198. "(WireSpeed[%d])\n", tg3_phy_string(tp),
  12199. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12200. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12201. "10/100/1000Base-T")),
  12202. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12203. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12204. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12205. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12206. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12207. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12208. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12209. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12210. tp->dma_rwctrl,
  12211. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12212. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12213. return 0;
  12214. err_out_apeunmap:
  12215. if (tp->aperegs) {
  12216. iounmap(tp->aperegs);
  12217. tp->aperegs = NULL;
  12218. }
  12219. err_out_iounmap:
  12220. if (tp->regs) {
  12221. iounmap(tp->regs);
  12222. tp->regs = NULL;
  12223. }
  12224. err_out_free_dev:
  12225. free_netdev(dev);
  12226. err_out_free_res:
  12227. pci_release_regions(pdev);
  12228. err_out_disable_pdev:
  12229. pci_disable_device(pdev);
  12230. pci_set_drvdata(pdev, NULL);
  12231. return err;
  12232. }
  12233. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12234. {
  12235. struct net_device *dev = pci_get_drvdata(pdev);
  12236. if (dev) {
  12237. struct tg3 *tp = netdev_priv(dev);
  12238. if (tp->fw)
  12239. release_firmware(tp->fw);
  12240. flush_scheduled_work();
  12241. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12242. tg3_phy_fini(tp);
  12243. tg3_mdio_fini(tp);
  12244. }
  12245. unregister_netdev(dev);
  12246. if (tp->aperegs) {
  12247. iounmap(tp->aperegs);
  12248. tp->aperegs = NULL;
  12249. }
  12250. if (tp->regs) {
  12251. iounmap(tp->regs);
  12252. tp->regs = NULL;
  12253. }
  12254. free_netdev(dev);
  12255. pci_release_regions(pdev);
  12256. pci_disable_device(pdev);
  12257. pci_set_drvdata(pdev, NULL);
  12258. }
  12259. }
  12260. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12261. {
  12262. struct net_device *dev = pci_get_drvdata(pdev);
  12263. struct tg3 *tp = netdev_priv(dev);
  12264. pci_power_t target_state;
  12265. int err;
  12266. /* PCI register 4 needs to be saved whether netif_running() or not.
  12267. * MSI address and data need to be saved if using MSI and
  12268. * netif_running().
  12269. */
  12270. pci_save_state(pdev);
  12271. if (!netif_running(dev))
  12272. return 0;
  12273. flush_scheduled_work();
  12274. tg3_phy_stop(tp);
  12275. tg3_netif_stop(tp);
  12276. del_timer_sync(&tp->timer);
  12277. tg3_full_lock(tp, 1);
  12278. tg3_disable_ints(tp);
  12279. tg3_full_unlock(tp);
  12280. netif_device_detach(dev);
  12281. tg3_full_lock(tp, 0);
  12282. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12283. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12284. tg3_full_unlock(tp);
  12285. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12286. err = tg3_set_power_state(tp, target_state);
  12287. if (err) {
  12288. int err2;
  12289. tg3_full_lock(tp, 0);
  12290. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12291. err2 = tg3_restart_hw(tp, 1);
  12292. if (err2)
  12293. goto out;
  12294. tp->timer.expires = jiffies + tp->timer_offset;
  12295. add_timer(&tp->timer);
  12296. netif_device_attach(dev);
  12297. tg3_netif_start(tp);
  12298. out:
  12299. tg3_full_unlock(tp);
  12300. if (!err2)
  12301. tg3_phy_start(tp);
  12302. }
  12303. return err;
  12304. }
  12305. static int tg3_resume(struct pci_dev *pdev)
  12306. {
  12307. struct net_device *dev = pci_get_drvdata(pdev);
  12308. struct tg3 *tp = netdev_priv(dev);
  12309. int err;
  12310. pci_restore_state(tp->pdev);
  12311. if (!netif_running(dev))
  12312. return 0;
  12313. err = tg3_set_power_state(tp, PCI_D0);
  12314. if (err)
  12315. return err;
  12316. netif_device_attach(dev);
  12317. tg3_full_lock(tp, 0);
  12318. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12319. err = tg3_restart_hw(tp, 1);
  12320. if (err)
  12321. goto out;
  12322. tp->timer.expires = jiffies + tp->timer_offset;
  12323. add_timer(&tp->timer);
  12324. tg3_netif_start(tp);
  12325. out:
  12326. tg3_full_unlock(tp);
  12327. if (!err)
  12328. tg3_phy_start(tp);
  12329. return err;
  12330. }
  12331. static struct pci_driver tg3_driver = {
  12332. .name = DRV_MODULE_NAME,
  12333. .id_table = tg3_pci_tbl,
  12334. .probe = tg3_init_one,
  12335. .remove = __devexit_p(tg3_remove_one),
  12336. .suspend = tg3_suspend,
  12337. .resume = tg3_resume
  12338. };
  12339. static int __init tg3_init(void)
  12340. {
  12341. return pci_register_driver(&tg3_driver);
  12342. }
  12343. static void __exit tg3_cleanup(void)
  12344. {
  12345. pci_unregister_driver(&tg3_driver);
  12346. }
  12347. module_init(tg3_init);
  12348. module_exit(tg3_cleanup);