phy_n.c 97 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. #include "main.h"
  24. struct nphy_txgains {
  25. u16 txgm[2];
  26. u16 pga[2];
  27. u16 pad[2];
  28. u16 ipa[2];
  29. };
  30. struct nphy_iqcal_params {
  31. u16 txgm;
  32. u16 pga;
  33. u16 pad;
  34. u16 ipa;
  35. u16 cal_gain;
  36. u16 ncorr[5];
  37. };
  38. struct nphy_iq_est {
  39. s32 iq0_prod;
  40. u32 i0_pwr;
  41. u32 q0_pwr;
  42. s32 iq1_prod;
  43. u32 i1_pwr;
  44. u32 q1_pwr;
  45. };
  46. enum b43_nphy_rf_sequence {
  47. B43_RFSEQ_RX2TX,
  48. B43_RFSEQ_TX2RX,
  49. B43_RFSEQ_RESET2RX,
  50. B43_RFSEQ_UPDATE_GAINH,
  51. B43_RFSEQ_UPDATE_GAINL,
  52. B43_RFSEQ_UPDATE_GAINU,
  53. };
  54. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  55. u8 *events, u8 *delays, u8 length);
  56. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  57. enum b43_nphy_rf_sequence seq);
  58. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  59. u16 value, u8 core, bool off);
  60. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  61. u16 value, u8 core);
  62. static inline bool b43_empty_chanspec(struct b43_chanspec *chanspec)
  63. {
  64. return !chanspec->channel && !chanspec->sideband &&
  65. !chanspec->b_width && !chanspec->b_freq;
  66. }
  67. static inline bool b43_eq_chanspecs(struct b43_chanspec *chanspec1,
  68. struct b43_chanspec *chanspec2)
  69. {
  70. return (chanspec1->channel == chanspec2->channel &&
  71. chanspec1->sideband == chanspec2->sideband &&
  72. chanspec1->b_width == chanspec2->b_width &&
  73. chanspec1->b_freq == chanspec2->b_freq);
  74. }
  75. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  76. {//TODO
  77. }
  78. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  79. {//TODO
  80. }
  81. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  82. bool ignore_tssi)
  83. {//TODO
  84. return B43_TXPWR_RES_DONE;
  85. }
  86. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  87. const struct b43_nphy_channeltab_entry *e)
  88. {
  89. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  90. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  91. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  92. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  93. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  94. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  95. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  96. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  97. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  98. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  99. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  100. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  101. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  102. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  103. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  104. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  105. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  106. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  107. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  108. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  109. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  110. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  111. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  112. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  113. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  114. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  115. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  116. }
  117. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  118. const struct b43_nphy_channeltab_entry *e)
  119. {
  120. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  121. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  122. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  123. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  124. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  125. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  126. }
  127. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  128. {
  129. //TODO
  130. }
  131. /* Tune the hardware to a new channel. */
  132. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  133. {
  134. const struct b43_nphy_channeltab_entry *tabent;
  135. tabent = b43_nphy_get_chantabent(dev, channel);
  136. if (!tabent)
  137. return -ESRCH;
  138. //FIXME enable/disable band select upper20 in RXCTL
  139. if (0 /*FIXME 5Ghz*/)
  140. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  141. else
  142. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  143. b43_chantab_radio_upload(dev, tabent);
  144. udelay(50);
  145. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  146. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  147. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  148. udelay(300);
  149. if (0 /*FIXME 5Ghz*/)
  150. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  151. else
  152. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  153. b43_chantab_phy_upload(dev, tabent);
  154. b43_nphy_tx_power_fix(dev);
  155. return 0;
  156. }
  157. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  158. {
  159. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  160. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  161. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  162. B43_NPHY_RFCTL_CMD_CHIP0PU |
  163. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  164. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  165. B43_NPHY_RFCTL_CMD_PORFORCE);
  166. }
  167. static void b43_radio_init2055_post(struct b43_wldev *dev)
  168. {
  169. struct b43_phy_n *nphy = dev->phy.n;
  170. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  171. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  172. int i;
  173. u16 val;
  174. bool workaround = false;
  175. if (sprom->revision < 4)
  176. workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
  177. binfo->type != 0x46D ||
  178. binfo->rev < 0x41);
  179. else
  180. workaround = ((sprom->boardflags_hi & B43_BFH_NOPA) == 0);
  181. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  182. if (workaround) {
  183. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  184. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  185. }
  186. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  187. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  188. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  189. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  190. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  191. msleep(1);
  192. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  193. for (i = 0; i < 200; i++) {
  194. val = b43_radio_read(dev, B2055_CAL_COUT2);
  195. if (val & 0x80) {
  196. i = 0;
  197. break;
  198. }
  199. udelay(10);
  200. }
  201. if (i)
  202. b43err(dev->wl, "radio post init timeout\n");
  203. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  204. nphy_channel_switch(dev, dev->phy.channel);
  205. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  206. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  207. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  208. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  209. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  210. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  211. if (!nphy->gain_boost) {
  212. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  213. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  214. } else {
  215. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  216. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  217. }
  218. udelay(2);
  219. }
  220. /*
  221. * Initialize a Broadcom 2055 N-radio
  222. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  223. */
  224. static void b43_radio_init2055(struct b43_wldev *dev)
  225. {
  226. b43_radio_init2055_pre(dev);
  227. if (b43_status(dev) < B43_STAT_INITIALIZED)
  228. b2055_upload_inittab(dev, 0, 1);
  229. else
  230. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  231. b43_radio_init2055_post(dev);
  232. }
  233. /*
  234. * Upload the N-PHY tables.
  235. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  236. */
  237. static void b43_nphy_tables_init(struct b43_wldev *dev)
  238. {
  239. if (dev->phy.rev < 3)
  240. b43_nphy_rev0_1_2_tables_init(dev);
  241. else
  242. b43_nphy_rev3plus_tables_init(dev);
  243. }
  244. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  245. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  246. {
  247. struct b43_phy_n *nphy = dev->phy.n;
  248. enum ieee80211_band band;
  249. u16 tmp;
  250. if (!enable) {
  251. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  252. B43_NPHY_RFCTL_INTC1);
  253. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  254. B43_NPHY_RFCTL_INTC2);
  255. band = b43_current_band(dev->wl);
  256. if (dev->phy.rev >= 3) {
  257. if (band == IEEE80211_BAND_5GHZ)
  258. tmp = 0x600;
  259. else
  260. tmp = 0x480;
  261. } else {
  262. if (band == IEEE80211_BAND_5GHZ)
  263. tmp = 0x180;
  264. else
  265. tmp = 0x120;
  266. }
  267. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  268. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  269. } else {
  270. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  271. nphy->rfctrl_intc1_save);
  272. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  273. nphy->rfctrl_intc2_save);
  274. }
  275. }
  276. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  277. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  278. {
  279. struct b43_phy_n *nphy = dev->phy.n;
  280. u16 tmp;
  281. enum ieee80211_band band = b43_current_band(dev->wl);
  282. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  283. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  284. if (dev->phy.rev >= 3) {
  285. if (ipa) {
  286. tmp = 4;
  287. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  288. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  289. }
  290. tmp = 1;
  291. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  292. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  293. }
  294. }
  295. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  296. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  297. {
  298. u32 tmslow;
  299. if (dev->phy.type != B43_PHYTYPE_N)
  300. return;
  301. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  302. if (force)
  303. tmslow |= SSB_TMSLOW_FGC;
  304. else
  305. tmslow &= ~SSB_TMSLOW_FGC;
  306. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  307. }
  308. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  309. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  310. {
  311. u16 bbcfg;
  312. b43_nphy_bmac_clock_fgc(dev, 1);
  313. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  314. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  315. udelay(1);
  316. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  317. b43_nphy_bmac_clock_fgc(dev, 0);
  318. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  319. }
  320. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  321. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  322. {
  323. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  324. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  325. if (preamble == 1)
  326. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  327. else
  328. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  329. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  330. }
  331. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  332. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  333. {
  334. struct b43_phy_n *nphy = dev->phy.n;
  335. bool override = false;
  336. u16 chain = 0x33;
  337. if (nphy->txrx_chain == 0) {
  338. chain = 0x11;
  339. override = true;
  340. } else if (nphy->txrx_chain == 1) {
  341. chain = 0x22;
  342. override = true;
  343. }
  344. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  345. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  346. chain);
  347. if (override)
  348. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  349. B43_NPHY_RFSEQMODE_CAOVER);
  350. else
  351. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  352. ~B43_NPHY_RFSEQMODE_CAOVER);
  353. }
  354. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  355. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  356. u16 samps, u8 time, bool wait)
  357. {
  358. int i;
  359. u16 tmp;
  360. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  361. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  362. if (wait)
  363. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  364. else
  365. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  366. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  367. for (i = 1000; i; i--) {
  368. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  369. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  370. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  371. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  372. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  373. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  374. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  375. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  376. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  377. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  378. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  379. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  380. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  381. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  382. return;
  383. }
  384. udelay(10);
  385. }
  386. memset(est, 0, sizeof(*est));
  387. }
  388. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  389. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  390. struct b43_phy_n_iq_comp *pcomp)
  391. {
  392. if (write) {
  393. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  394. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  395. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  396. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  397. } else {
  398. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  399. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  400. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  401. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  402. }
  403. }
  404. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  405. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  406. {
  407. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  408. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  409. if (core == 0) {
  410. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  411. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  412. } else {
  413. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  414. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  415. }
  416. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  417. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  418. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  419. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  420. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  421. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  422. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  423. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  424. }
  425. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  426. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  427. {
  428. u8 rxval, txval;
  429. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  430. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  431. if (core == 0) {
  432. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  433. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  434. } else {
  435. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  436. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  437. }
  438. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  439. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  440. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  441. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  442. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  443. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  444. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  445. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  446. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  447. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  448. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
  449. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  450. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  451. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  452. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  453. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  454. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  455. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  456. if (core == 0) {
  457. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  458. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  459. } else {
  460. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  461. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  462. }
  463. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  464. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  465. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  466. if (core == 0) {
  467. rxval = 1;
  468. txval = 8;
  469. } else {
  470. rxval = 4;
  471. txval = 2;
  472. }
  473. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  474. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  475. }
  476. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  477. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  478. {
  479. int i;
  480. s32 iq;
  481. u32 ii;
  482. u32 qq;
  483. int iq_nbits, qq_nbits;
  484. int arsh, brsh;
  485. u16 tmp, a, b;
  486. struct nphy_iq_est est;
  487. struct b43_phy_n_iq_comp old;
  488. struct b43_phy_n_iq_comp new = { };
  489. bool error = false;
  490. if (mask == 0)
  491. return;
  492. b43_nphy_rx_iq_coeffs(dev, false, &old);
  493. b43_nphy_rx_iq_coeffs(dev, true, &new);
  494. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  495. new = old;
  496. for (i = 0; i < 2; i++) {
  497. if (i == 0 && (mask & 1)) {
  498. iq = est.iq0_prod;
  499. ii = est.i0_pwr;
  500. qq = est.q0_pwr;
  501. } else if (i == 1 && (mask & 2)) {
  502. iq = est.iq1_prod;
  503. ii = est.i1_pwr;
  504. qq = est.q1_pwr;
  505. } else {
  506. B43_WARN_ON(1);
  507. continue;
  508. }
  509. if (ii + qq < 2) {
  510. error = true;
  511. break;
  512. }
  513. iq_nbits = fls(abs(iq));
  514. qq_nbits = fls(qq);
  515. arsh = iq_nbits - 20;
  516. if (arsh >= 0) {
  517. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  518. tmp = ii >> arsh;
  519. } else {
  520. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  521. tmp = ii << -arsh;
  522. }
  523. if (tmp == 0) {
  524. error = true;
  525. break;
  526. }
  527. a /= tmp;
  528. brsh = qq_nbits - 11;
  529. if (brsh >= 0) {
  530. b = (qq << (31 - qq_nbits));
  531. tmp = ii >> brsh;
  532. } else {
  533. b = (qq << (31 - qq_nbits));
  534. tmp = ii << -brsh;
  535. }
  536. if (tmp == 0) {
  537. error = true;
  538. break;
  539. }
  540. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  541. if (i == 0 && (mask & 0x1)) {
  542. if (dev->phy.rev >= 3) {
  543. new.a0 = a & 0x3FF;
  544. new.b0 = b & 0x3FF;
  545. } else {
  546. new.a0 = b & 0x3FF;
  547. new.b0 = a & 0x3FF;
  548. }
  549. } else if (i == 1 && (mask & 0x2)) {
  550. if (dev->phy.rev >= 3) {
  551. new.a1 = a & 0x3FF;
  552. new.b1 = b & 0x3FF;
  553. } else {
  554. new.a1 = b & 0x3FF;
  555. new.b1 = a & 0x3FF;
  556. }
  557. }
  558. }
  559. if (error)
  560. new = old;
  561. b43_nphy_rx_iq_coeffs(dev, true, &new);
  562. }
  563. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  564. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  565. {
  566. u16 array[4];
  567. int i;
  568. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  569. for (i = 0; i < 4; i++)
  570. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  571. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  572. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  573. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  574. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  575. }
  576. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  577. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  578. {
  579. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  580. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  581. }
  582. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  583. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  584. {
  585. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  586. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  587. }
  588. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  589. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  590. {
  591. if (dev->phy.rev >= 3) {
  592. if (!init)
  593. return;
  594. if (0 /* FIXME */) {
  595. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  596. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  597. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  598. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  599. }
  600. } else {
  601. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  602. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  603. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  604. 0xFC00);
  605. b43_write32(dev, B43_MMIO_MACCTL,
  606. b43_read32(dev, B43_MMIO_MACCTL) &
  607. ~B43_MACCTL_GPOUTSMSK);
  608. b43_write16(dev, B43_MMIO_GPIO_MASK,
  609. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  610. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  611. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  612. if (init) {
  613. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  614. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  615. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  616. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  617. }
  618. }
  619. }
  620. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  621. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  622. {
  623. u16 tmp;
  624. if (dev->dev->id.revision == 16)
  625. b43_mac_suspend(dev);
  626. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  627. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  628. B43_NPHY_CLASSCTL_WAITEDEN);
  629. tmp &= ~mask;
  630. tmp |= (val & mask);
  631. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  632. if (dev->dev->id.revision == 16)
  633. b43_mac_enable(dev);
  634. return tmp;
  635. }
  636. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  637. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  638. {
  639. struct b43_phy *phy = &dev->phy;
  640. struct b43_phy_n *nphy = phy->n;
  641. if (enable) {
  642. u16 clip[] = { 0xFFFF, 0xFFFF };
  643. if (nphy->deaf_count++ == 0) {
  644. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  645. b43_nphy_classifier(dev, 0x7, 0);
  646. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  647. b43_nphy_write_clip_detection(dev, clip);
  648. }
  649. b43_nphy_reset_cca(dev);
  650. } else {
  651. if (--nphy->deaf_count == 0) {
  652. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  653. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  654. }
  655. }
  656. }
  657. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  658. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  659. {
  660. struct b43_phy_n *nphy = dev->phy.n;
  661. u16 tmp;
  662. if (nphy->hang_avoid)
  663. b43_nphy_stay_in_carrier_search(dev, 1);
  664. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  665. if (tmp & 0x1)
  666. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  667. else if (tmp & 0x2)
  668. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
  669. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  670. if (nphy->bb_mult_save & 0x80000000) {
  671. tmp = nphy->bb_mult_save & 0xFFFF;
  672. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  673. nphy->bb_mult_save = 0;
  674. }
  675. if (nphy->hang_avoid)
  676. b43_nphy_stay_in_carrier_search(dev, 0);
  677. }
  678. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  679. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  680. {
  681. struct b43_phy_n *nphy = dev->phy.n;
  682. u8 channel = nphy->radio_chanspec.channel;
  683. int tone[2] = { 57, 58 };
  684. u32 noise[2] = { 0x3FF, 0x3FF };
  685. B43_WARN_ON(dev->phy.rev < 3);
  686. if (nphy->hang_avoid)
  687. b43_nphy_stay_in_carrier_search(dev, 1);
  688. if (nphy->gband_spurwar_en) {
  689. /* TODO: N PHY Adjust Analog Pfbw (7) */
  690. if (channel == 11 && dev->phy.is_40mhz)
  691. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  692. else
  693. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  694. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  695. }
  696. if (nphy->aband_spurwar_en) {
  697. if (channel == 54) {
  698. tone[0] = 0x20;
  699. noise[0] = 0x25F;
  700. } else if (channel == 38 || channel == 102 || channel == 118) {
  701. if (0 /* FIXME */) {
  702. tone[0] = 0x20;
  703. noise[0] = 0x21F;
  704. } else {
  705. tone[0] = 0;
  706. noise[0] = 0;
  707. }
  708. } else if (channel == 134) {
  709. tone[0] = 0x20;
  710. noise[0] = 0x21F;
  711. } else if (channel == 151) {
  712. tone[0] = 0x10;
  713. noise[0] = 0x23F;
  714. } else if (channel == 153 || channel == 161) {
  715. tone[0] = 0x30;
  716. noise[0] = 0x23F;
  717. } else {
  718. tone[0] = 0;
  719. noise[0] = 0;
  720. }
  721. if (!tone[0] && !noise[0])
  722. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  723. else
  724. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  725. }
  726. if (nphy->hang_avoid)
  727. b43_nphy_stay_in_carrier_search(dev, 0);
  728. }
  729. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  730. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  731. {
  732. struct b43_phy_n *nphy = dev->phy.n;
  733. u8 i;
  734. s16 tmp;
  735. u16 data[4];
  736. s16 gain[2];
  737. u16 minmax[2];
  738. u16 lna_gain[4] = { -2, 10, 19, 25 };
  739. if (nphy->hang_avoid)
  740. b43_nphy_stay_in_carrier_search(dev, 1);
  741. if (nphy->gain_boost) {
  742. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  743. gain[0] = 6;
  744. gain[1] = 6;
  745. } else {
  746. tmp = 40370 - 315 * nphy->radio_chanspec.channel;
  747. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  748. tmp = 23242 - 224 * nphy->radio_chanspec.channel;
  749. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  750. }
  751. } else {
  752. gain[0] = 0;
  753. gain[1] = 0;
  754. }
  755. for (i = 0; i < 2; i++) {
  756. if (nphy->elna_gain_config) {
  757. data[0] = 19 + gain[i];
  758. data[1] = 25 + gain[i];
  759. data[2] = 25 + gain[i];
  760. data[3] = 25 + gain[i];
  761. } else {
  762. data[0] = lna_gain[0] + gain[i];
  763. data[1] = lna_gain[1] + gain[i];
  764. data[2] = lna_gain[2] + gain[i];
  765. data[3] = lna_gain[3] + gain[i];
  766. }
  767. b43_ntab_write_bulk(dev, B43_NTAB16(10, 8), 4, data);
  768. minmax[i] = 23 + gain[i];
  769. }
  770. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  771. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  772. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  773. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  774. if (nphy->hang_avoid)
  775. b43_nphy_stay_in_carrier_search(dev, 0);
  776. }
  777. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  778. static void b43_nphy_gain_crtl_workarounds(struct b43_wldev *dev)
  779. {
  780. struct b43_phy_n *nphy = dev->phy.n;
  781. u8 i, j;
  782. u8 code;
  783. /* TODO: for PHY >= 3
  784. s8 *lna1_gain, *lna2_gain;
  785. u8 *gain_db, *gain_bits;
  786. u16 *rfseq_init;
  787. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  788. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  789. */
  790. u8 rfseq_events[3] = { 6, 8, 7 };
  791. u8 rfseq_delays[3] = { 10, 30, 1 };
  792. if (dev->phy.rev >= 3) {
  793. /* TODO */
  794. } else {
  795. /* Set Clip 2 detect */
  796. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  797. B43_NPHY_C1_CGAINI_CL2DETECT);
  798. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  799. B43_NPHY_C2_CGAINI_CL2DETECT);
  800. /* Set narrowband clip threshold */
  801. b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  802. b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  803. if (!dev->phy.is_40mhz) {
  804. /* Set dwell lengths */
  805. b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  806. b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  807. b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  808. b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  809. }
  810. /* Set wideband clip 2 threshold */
  811. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  812. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  813. 21);
  814. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  815. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  816. 21);
  817. if (!dev->phy.is_40mhz) {
  818. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  819. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  820. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  821. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  822. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  823. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  824. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  825. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  826. }
  827. b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  828. if (nphy->gain_boost) {
  829. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  830. dev->phy.is_40mhz)
  831. code = 4;
  832. else
  833. code = 5;
  834. } else {
  835. code = dev->phy.is_40mhz ? 6 : 7;
  836. }
  837. /* Set HPVGA2 index */
  838. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  839. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  840. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  841. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  842. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  843. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  844. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  845. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  846. (code << 8 | 0x7C));
  847. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  848. (code << 8 | 0x7C));
  849. b43_nphy_adjust_lna_gain_table(dev);
  850. if (nphy->elna_gain_config) {
  851. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  852. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  853. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  854. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  855. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  856. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  857. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  858. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  859. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  860. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  861. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  862. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  863. (code << 8 | 0x74));
  864. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  865. (code << 8 | 0x74));
  866. }
  867. if (dev->phy.rev == 2) {
  868. for (i = 0; i < 4; i++) {
  869. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  870. (0x0400 * i) + 0x0020);
  871. for (j = 0; j < 21; j++)
  872. b43_phy_write(dev,
  873. B43_NPHY_TABLE_DATALO, 3 * j);
  874. }
  875. b43_nphy_set_rf_sequence(dev, 5,
  876. rfseq_events, rfseq_delays, 3);
  877. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  878. (u16)~B43_NPHY_OVER_DGAIN_CCKDGECV,
  879. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  880. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  881. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  882. 0xFF80, 4);
  883. }
  884. }
  885. }
  886. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  887. static void b43_nphy_workarounds(struct b43_wldev *dev)
  888. {
  889. struct ssb_bus *bus = dev->dev->bus;
  890. struct b43_phy *phy = &dev->phy;
  891. struct b43_phy_n *nphy = phy->n;
  892. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  893. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  894. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  895. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  896. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  897. b43_nphy_classifier(dev, 1, 0);
  898. else
  899. b43_nphy_classifier(dev, 1, 1);
  900. if (nphy->hang_avoid)
  901. b43_nphy_stay_in_carrier_search(dev, 1);
  902. b43_phy_set(dev, B43_NPHY_IQFLIP,
  903. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  904. if (dev->phy.rev >= 3) {
  905. /* TODO */
  906. } else {
  907. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  908. nphy->band5g_pwrgain) {
  909. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  910. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  911. } else {
  912. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  913. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  914. }
  915. /* TODO: convert to b43_ntab_write? */
  916. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  917. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  918. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  919. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  920. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  921. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  922. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  923. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  924. if (dev->phy.rev < 2) {
  925. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  926. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  927. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  928. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  929. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  930. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  931. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  932. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  933. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  934. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  935. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  936. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  937. }
  938. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  939. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  940. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  941. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  942. if (bus->sprom.boardflags2_lo & 0x100 &&
  943. bus->boardinfo.type == 0x8B) {
  944. delays1[0] = 0x1;
  945. delays1[5] = 0x14;
  946. }
  947. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  948. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  949. b43_nphy_gain_crtl_workarounds(dev);
  950. if (dev->phy.rev < 2) {
  951. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  952. ; /*TODO: b43_mhf(dev, 2, 0x0010, 0x0010, 3);*/
  953. } else if (dev->phy.rev == 2) {
  954. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  955. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  956. }
  957. if (dev->phy.rev < 2)
  958. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  959. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  960. /* Set phase track alpha and beta */
  961. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  962. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  963. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  964. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  965. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  966. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  967. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  968. (u16)~B43_NPHY_PIL_DW_64QAM);
  969. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  970. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  971. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  972. if (dev->phy.rev == 2)
  973. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  974. B43_NPHY_FINERX2_CGC_DECGC);
  975. }
  976. if (nphy->hang_avoid)
  977. b43_nphy_stay_in_carrier_search(dev, 0);
  978. }
  979. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  980. static int b43_nphy_load_samples(struct b43_wldev *dev,
  981. struct b43_c32 *samples, u16 len) {
  982. struct b43_phy_n *nphy = dev->phy.n;
  983. u16 i;
  984. u32 *data;
  985. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  986. if (!data) {
  987. b43err(dev->wl, "allocation for samples loading failed\n");
  988. return -ENOMEM;
  989. }
  990. if (nphy->hang_avoid)
  991. b43_nphy_stay_in_carrier_search(dev, 1);
  992. for (i = 0; i < len; i++) {
  993. data[i] = (samples[i].i & 0x3FF << 10);
  994. data[i] |= samples[i].q & 0x3FF;
  995. }
  996. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  997. kfree(data);
  998. if (nphy->hang_avoid)
  999. b43_nphy_stay_in_carrier_search(dev, 0);
  1000. return 0;
  1001. }
  1002. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1003. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1004. bool test)
  1005. {
  1006. int i;
  1007. u16 bw, len, rot, angle;
  1008. struct b43_c32 *samples;
  1009. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1010. len = bw << 3;
  1011. if (test) {
  1012. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1013. bw = 82;
  1014. else
  1015. bw = 80;
  1016. if (dev->phy.is_40mhz)
  1017. bw <<= 1;
  1018. len = bw << 1;
  1019. }
  1020. samples = kzalloc(len * sizeof(struct b43_c32), GFP_KERNEL);
  1021. if (!samples) {
  1022. b43err(dev->wl, "allocation for samples generation failed\n");
  1023. return 0;
  1024. }
  1025. rot = (((freq * 36) / bw) << 16) / 100;
  1026. angle = 0;
  1027. for (i = 0; i < len; i++) {
  1028. samples[i] = b43_cordic(angle);
  1029. angle += rot;
  1030. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1031. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1032. }
  1033. i = b43_nphy_load_samples(dev, samples, len);
  1034. kfree(samples);
  1035. return (i < 0) ? 0 : len;
  1036. }
  1037. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1038. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1039. u16 wait, bool iqmode, bool dac_test)
  1040. {
  1041. struct b43_phy_n *nphy = dev->phy.n;
  1042. int i;
  1043. u16 seq_mode;
  1044. u32 tmp;
  1045. if (nphy->hang_avoid)
  1046. b43_nphy_stay_in_carrier_search(dev, true);
  1047. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1048. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1049. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1050. }
  1051. if (!dev->phy.is_40mhz)
  1052. tmp = 0x6464;
  1053. else
  1054. tmp = 0x4747;
  1055. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1056. if (nphy->hang_avoid)
  1057. b43_nphy_stay_in_carrier_search(dev, false);
  1058. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1059. if (loops != 0xFFFF)
  1060. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1061. else
  1062. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1063. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1064. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1065. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1066. if (iqmode) {
  1067. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1068. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1069. } else {
  1070. if (dac_test)
  1071. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1072. else
  1073. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1074. }
  1075. for (i = 0; i < 100; i++) {
  1076. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1077. i = 0;
  1078. break;
  1079. }
  1080. udelay(10);
  1081. }
  1082. if (i)
  1083. b43err(dev->wl, "run samples timeout\n");
  1084. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1085. }
  1086. /*
  1087. * Transmits a known value for LO calibration
  1088. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1089. */
  1090. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1091. bool iqmode, bool dac_test)
  1092. {
  1093. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1094. if (samp == 0)
  1095. return -1;
  1096. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1097. return 0;
  1098. }
  1099. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1100. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1101. {
  1102. struct b43_phy_n *nphy = dev->phy.n;
  1103. int i, j;
  1104. u32 tmp;
  1105. u32 cur_real, cur_imag, real_part, imag_part;
  1106. u16 buffer[7];
  1107. if (nphy->hang_avoid)
  1108. b43_nphy_stay_in_carrier_search(dev, true);
  1109. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1110. for (i = 0; i < 2; i++) {
  1111. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1112. (buffer[i * 2 + 1] & 0x3FF);
  1113. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1114. (((i + 26) << 10) | 320));
  1115. for (j = 0; j < 128; j++) {
  1116. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1117. ((tmp >> 16) & 0xFFFF));
  1118. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1119. (tmp & 0xFFFF));
  1120. }
  1121. }
  1122. for (i = 0; i < 2; i++) {
  1123. tmp = buffer[5 + i];
  1124. real_part = (tmp >> 8) & 0xFF;
  1125. imag_part = (tmp & 0xFF);
  1126. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1127. (((i + 26) << 10) | 448));
  1128. if (dev->phy.rev >= 3) {
  1129. cur_real = real_part;
  1130. cur_imag = imag_part;
  1131. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1132. }
  1133. for (j = 0; j < 128; j++) {
  1134. if (dev->phy.rev < 3) {
  1135. cur_real = (real_part * loscale[j] + 128) >> 8;
  1136. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1137. tmp = ((cur_real & 0xFF) << 8) |
  1138. (cur_imag & 0xFF);
  1139. }
  1140. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1141. ((tmp >> 16) & 0xFFFF));
  1142. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1143. (tmp & 0xFFFF));
  1144. }
  1145. }
  1146. if (dev->phy.rev >= 3) {
  1147. b43_shm_write16(dev, B43_SHM_SHARED,
  1148. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1149. b43_shm_write16(dev, B43_SHM_SHARED,
  1150. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1151. }
  1152. if (nphy->hang_avoid)
  1153. b43_nphy_stay_in_carrier_search(dev, false);
  1154. }
  1155. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1156. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1157. u8 *events, u8 *delays, u8 length)
  1158. {
  1159. struct b43_phy_n *nphy = dev->phy.n;
  1160. u8 i;
  1161. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1162. u16 offset1 = cmd << 4;
  1163. u16 offset2 = offset1 + 0x80;
  1164. if (nphy->hang_avoid)
  1165. b43_nphy_stay_in_carrier_search(dev, true);
  1166. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1167. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1168. for (i = length; i < 16; i++) {
  1169. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1170. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1171. }
  1172. if (nphy->hang_avoid)
  1173. b43_nphy_stay_in_carrier_search(dev, false);
  1174. }
  1175. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1176. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1177. enum b43_nphy_rf_sequence seq)
  1178. {
  1179. static const u16 trigger[] = {
  1180. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1181. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1182. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1183. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1184. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1185. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1186. };
  1187. int i;
  1188. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1189. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1190. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1191. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1192. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1193. for (i = 0; i < 200; i++) {
  1194. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1195. goto ok;
  1196. msleep(1);
  1197. }
  1198. b43err(dev->wl, "RF sequence status timeout\n");
  1199. ok:
  1200. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1201. }
  1202. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1203. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1204. u16 value, u8 core, bool off)
  1205. {
  1206. int i;
  1207. u8 index = fls(field);
  1208. u8 addr, en_addr, val_addr;
  1209. /* we expect only one bit set */
  1210. B43_WARN_ON(field & (~(1 << (index - 1))));
  1211. if (dev->phy.rev >= 3) {
  1212. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1213. for (i = 0; i < 2; i++) {
  1214. if (index == 0 || index == 16) {
  1215. b43err(dev->wl,
  1216. "Unsupported RF Ctrl Override call\n");
  1217. return;
  1218. }
  1219. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1220. en_addr = B43_PHY_N((i == 0) ?
  1221. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1222. val_addr = B43_PHY_N((i == 0) ?
  1223. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1224. if (off) {
  1225. b43_phy_mask(dev, en_addr, ~(field));
  1226. b43_phy_mask(dev, val_addr,
  1227. ~(rf_ctrl->val_mask));
  1228. } else {
  1229. if (core == 0 || ((1 << core) & i) != 0) {
  1230. b43_phy_set(dev, en_addr, field);
  1231. b43_phy_maskset(dev, val_addr,
  1232. ~(rf_ctrl->val_mask),
  1233. (value << rf_ctrl->val_shift));
  1234. }
  1235. }
  1236. }
  1237. } else {
  1238. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1239. if (off) {
  1240. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1241. value = 0;
  1242. } else {
  1243. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1244. }
  1245. for (i = 0; i < 2; i++) {
  1246. if (index <= 1 || index == 16) {
  1247. b43err(dev->wl,
  1248. "Unsupported RF Ctrl Override call\n");
  1249. return;
  1250. }
  1251. if (index == 2 || index == 10 ||
  1252. (index >= 13 && index <= 15)) {
  1253. core = 1;
  1254. }
  1255. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1256. addr = B43_PHY_N((i == 0) ?
  1257. rf_ctrl->addr0 : rf_ctrl->addr1);
  1258. if ((core & (1 << i)) != 0)
  1259. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1260. (value << rf_ctrl->shift));
  1261. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1262. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1263. B43_NPHY_RFCTL_CMD_START);
  1264. udelay(1);
  1265. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1266. }
  1267. }
  1268. }
  1269. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1270. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1271. u16 value, u8 core)
  1272. {
  1273. u8 i, j;
  1274. u16 reg, tmp, val;
  1275. B43_WARN_ON(dev->phy.rev < 3);
  1276. B43_WARN_ON(field > 4);
  1277. for (i = 0; i < 2; i++) {
  1278. if ((core == 1 && i == 1) || (core == 2 && !i))
  1279. continue;
  1280. reg = (i == 0) ?
  1281. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1282. b43_phy_mask(dev, reg, 0xFBFF);
  1283. switch (field) {
  1284. case 0:
  1285. b43_phy_write(dev, reg, 0);
  1286. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1287. break;
  1288. case 1:
  1289. if (!i) {
  1290. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1291. 0xFC3F, (value << 6));
  1292. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1293. 0xFFFE, 1);
  1294. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1295. B43_NPHY_RFCTL_CMD_START);
  1296. for (j = 0; j < 100; j++) {
  1297. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1298. j = 0;
  1299. break;
  1300. }
  1301. udelay(10);
  1302. }
  1303. if (j)
  1304. b43err(dev->wl,
  1305. "intc override timeout\n");
  1306. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1307. 0xFFFE);
  1308. } else {
  1309. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1310. 0xFC3F, (value << 6));
  1311. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1312. 0xFFFE, 1);
  1313. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1314. B43_NPHY_RFCTL_CMD_RXTX);
  1315. for (j = 0; j < 100; j++) {
  1316. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1317. j = 0;
  1318. break;
  1319. }
  1320. udelay(10);
  1321. }
  1322. if (j)
  1323. b43err(dev->wl,
  1324. "intc override timeout\n");
  1325. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1326. 0xFFFE);
  1327. }
  1328. break;
  1329. case 2:
  1330. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1331. tmp = 0x0020;
  1332. val = value << 5;
  1333. } else {
  1334. tmp = 0x0010;
  1335. val = value << 4;
  1336. }
  1337. b43_phy_maskset(dev, reg, ~tmp, val);
  1338. break;
  1339. case 3:
  1340. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1341. tmp = 0x0001;
  1342. val = value;
  1343. } else {
  1344. tmp = 0x0004;
  1345. val = value << 2;
  1346. }
  1347. b43_phy_maskset(dev, reg, ~tmp, val);
  1348. break;
  1349. case 4:
  1350. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1351. tmp = 0x0002;
  1352. val = value << 1;
  1353. } else {
  1354. tmp = 0x0008;
  1355. val = value << 3;
  1356. }
  1357. b43_phy_maskset(dev, reg, ~tmp, val);
  1358. break;
  1359. }
  1360. }
  1361. }
  1362. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1363. {
  1364. unsigned int i;
  1365. u16 val;
  1366. val = 0x1E1F;
  1367. for (i = 0; i < 14; i++) {
  1368. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1369. val -= 0x202;
  1370. }
  1371. val = 0x3E3F;
  1372. for (i = 0; i < 16; i++) {
  1373. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  1374. val -= 0x202;
  1375. }
  1376. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1377. }
  1378. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1379. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1380. s8 offset, u8 core, u8 rail, u8 type)
  1381. {
  1382. u16 tmp;
  1383. bool core1or5 = (core == 1) || (core == 5);
  1384. bool core2or5 = (core == 2) || (core == 5);
  1385. offset = clamp_val(offset, -32, 31);
  1386. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1387. if (core1or5 && (rail == 0) && (type == 2))
  1388. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1389. if (core1or5 && (rail == 1) && (type == 2))
  1390. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1391. if (core2or5 && (rail == 0) && (type == 2))
  1392. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1393. if (core2or5 && (rail == 1) && (type == 2))
  1394. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1395. if (core1or5 && (rail == 0) && (type == 0))
  1396. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1397. if (core1or5 && (rail == 1) && (type == 0))
  1398. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1399. if (core2or5 && (rail == 0) && (type == 0))
  1400. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1401. if (core2or5 && (rail == 1) && (type == 0))
  1402. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1403. if (core1or5 && (rail == 0) && (type == 1))
  1404. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1405. if (core1or5 && (rail == 1) && (type == 1))
  1406. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1407. if (core2or5 && (rail == 0) && (type == 1))
  1408. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1409. if (core2or5 && (rail == 1) && (type == 1))
  1410. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1411. if (core1or5 && (rail == 0) && (type == 6))
  1412. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1413. if (core1or5 && (rail == 1) && (type == 6))
  1414. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1415. if (core2or5 && (rail == 0) && (type == 6))
  1416. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1417. if (core2or5 && (rail == 1) && (type == 6))
  1418. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1419. if (core1or5 && (rail == 0) && (type == 3))
  1420. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1421. if (core1or5 && (rail == 1) && (type == 3))
  1422. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1423. if (core2or5 && (rail == 0) && (type == 3))
  1424. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1425. if (core2or5 && (rail == 1) && (type == 3))
  1426. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1427. if (core1or5 && (type == 4))
  1428. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1429. if (core2or5 && (type == 4))
  1430. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1431. if (core1or5 && (type == 5))
  1432. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1433. if (core2or5 && (type == 5))
  1434. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1435. }
  1436. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1437. {
  1438. u16 val;
  1439. if (type < 3)
  1440. val = 0;
  1441. else if (type == 6)
  1442. val = 1;
  1443. else if (type == 3)
  1444. val = 2;
  1445. else
  1446. val = 3;
  1447. val = (val << 12) | (val << 14);
  1448. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1449. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1450. if (type < 3) {
  1451. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1452. (type + 1) << 4);
  1453. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1454. (type + 1) << 4);
  1455. }
  1456. /* TODO use some definitions */
  1457. if (code == 0) {
  1458. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  1459. if (type < 3) {
  1460. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
  1461. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
  1462. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
  1463. udelay(20);
  1464. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1465. }
  1466. } else {
  1467. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  1468. 0x3000);
  1469. if (type < 3) {
  1470. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1471. 0xFEC7, 0x0180);
  1472. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1473. 0xEFDC, (code << 1 | 0x1021));
  1474. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
  1475. udelay(20);
  1476. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1477. }
  1478. }
  1479. }
  1480. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1481. {
  1482. struct b43_phy_n *nphy = dev->phy.n;
  1483. u8 i;
  1484. u16 reg, val;
  1485. if (code == 0) {
  1486. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1487. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1488. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1489. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1490. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1491. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1492. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1493. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1494. } else {
  1495. for (i = 0; i < 2; i++) {
  1496. if ((code == 1 && i == 1) || (code == 2 && !i))
  1497. continue;
  1498. reg = (i == 0) ?
  1499. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1500. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1501. if (type < 3) {
  1502. reg = (i == 0) ?
  1503. B43_NPHY_AFECTL_C1 :
  1504. B43_NPHY_AFECTL_C2;
  1505. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1506. reg = (i == 0) ?
  1507. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1508. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1509. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1510. if (type == 0)
  1511. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1512. else if (type == 1)
  1513. val = 16;
  1514. else
  1515. val = 32;
  1516. b43_phy_set(dev, reg, val);
  1517. reg = (i == 0) ?
  1518. B43_NPHY_TXF_40CO_B1S0 :
  1519. B43_NPHY_TXF_40CO_B32S1;
  1520. b43_phy_set(dev, reg, 0x0020);
  1521. } else {
  1522. if (type == 6)
  1523. val = 0x0100;
  1524. else if (type == 3)
  1525. val = 0x0200;
  1526. else
  1527. val = 0x0300;
  1528. reg = (i == 0) ?
  1529. B43_NPHY_AFECTL_C1 :
  1530. B43_NPHY_AFECTL_C2;
  1531. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1532. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1533. if (type != 3 && type != 6) {
  1534. enum ieee80211_band band =
  1535. b43_current_band(dev->wl);
  1536. if ((nphy->ipa2g_on &&
  1537. band == IEEE80211_BAND_2GHZ) ||
  1538. (nphy->ipa5g_on &&
  1539. band == IEEE80211_BAND_5GHZ))
  1540. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1541. else
  1542. val = 0x11;
  1543. reg = (i == 0) ? 0x2000 : 0x3000;
  1544. reg |= B2055_PADDRV;
  1545. b43_radio_write16(dev, reg, val);
  1546. reg = (i == 0) ?
  1547. B43_NPHY_AFECTL_OVER1 :
  1548. B43_NPHY_AFECTL_OVER;
  1549. b43_phy_set(dev, reg, 0x0200);
  1550. }
  1551. }
  1552. }
  1553. }
  1554. }
  1555. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1556. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1557. {
  1558. if (dev->phy.rev >= 3)
  1559. b43_nphy_rev3_rssi_select(dev, code, type);
  1560. else
  1561. b43_nphy_rev2_rssi_select(dev, code, type);
  1562. }
  1563. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1564. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1565. {
  1566. int i;
  1567. for (i = 0; i < 2; i++) {
  1568. if (type == 2) {
  1569. if (i == 0) {
  1570. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1571. 0xFC, buf[0]);
  1572. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1573. 0xFC, buf[1]);
  1574. } else {
  1575. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1576. 0xFC, buf[2 * i]);
  1577. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1578. 0xFC, buf[2 * i + 1]);
  1579. }
  1580. } else {
  1581. if (i == 0)
  1582. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1583. 0xF3, buf[0] << 2);
  1584. else
  1585. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1586. 0xF3, buf[2 * i + 1] << 2);
  1587. }
  1588. }
  1589. }
  1590. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1591. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1592. u8 nsamp)
  1593. {
  1594. int i;
  1595. int out;
  1596. u16 save_regs_phy[9];
  1597. u16 s[2];
  1598. if (dev->phy.rev >= 3) {
  1599. save_regs_phy[0] = b43_phy_read(dev,
  1600. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1601. save_regs_phy[1] = b43_phy_read(dev,
  1602. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1603. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1604. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1605. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1606. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1607. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1608. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1609. }
  1610. b43_nphy_rssi_select(dev, 5, type);
  1611. if (dev->phy.rev < 2) {
  1612. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1613. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1614. }
  1615. for (i = 0; i < 4; i++)
  1616. buf[i] = 0;
  1617. for (i = 0; i < nsamp; i++) {
  1618. if (dev->phy.rev < 2) {
  1619. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1620. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1621. } else {
  1622. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1623. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1624. }
  1625. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1626. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1627. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1628. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1629. }
  1630. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1631. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1632. if (dev->phy.rev < 2)
  1633. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1634. if (dev->phy.rev >= 3) {
  1635. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1636. save_regs_phy[0]);
  1637. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1638. save_regs_phy[1]);
  1639. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1640. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1641. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1642. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1643. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1644. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1645. }
  1646. return out;
  1647. }
  1648. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1649. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1650. {
  1651. int i, j;
  1652. u8 state[4];
  1653. u8 code, val;
  1654. u16 class, override;
  1655. u8 regs_save_radio[2];
  1656. u16 regs_save_phy[2];
  1657. s8 offset[4];
  1658. u16 clip_state[2];
  1659. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1660. s32 results_min[4] = { };
  1661. u8 vcm_final[4] = { };
  1662. s32 results[4][4] = { };
  1663. s32 miniq[4][2] = { };
  1664. if (type == 2) {
  1665. code = 0;
  1666. val = 6;
  1667. } else if (type < 2) {
  1668. code = 25;
  1669. val = 4;
  1670. } else {
  1671. B43_WARN_ON(1);
  1672. return;
  1673. }
  1674. class = b43_nphy_classifier(dev, 0, 0);
  1675. b43_nphy_classifier(dev, 7, 4);
  1676. b43_nphy_read_clip_detection(dev, clip_state);
  1677. b43_nphy_write_clip_detection(dev, clip_off);
  1678. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1679. override = 0x140;
  1680. else
  1681. override = 0x110;
  1682. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1683. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1684. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1685. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1686. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1687. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1688. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1689. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1690. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1691. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1692. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1693. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1694. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1695. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1696. b43_nphy_rssi_select(dev, 5, type);
  1697. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1698. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1699. for (i = 0; i < 4; i++) {
  1700. u8 tmp[4];
  1701. for (j = 0; j < 4; j++)
  1702. tmp[j] = i;
  1703. if (type != 1)
  1704. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1705. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1706. if (type < 2)
  1707. for (j = 0; j < 2; j++)
  1708. miniq[i][j] = min(results[i][2 * j],
  1709. results[i][2 * j + 1]);
  1710. }
  1711. for (i = 0; i < 4; i++) {
  1712. s32 mind = 40;
  1713. u8 minvcm = 0;
  1714. s32 minpoll = 249;
  1715. s32 curr;
  1716. for (j = 0; j < 4; j++) {
  1717. if (type == 2)
  1718. curr = abs(results[j][i]);
  1719. else
  1720. curr = abs(miniq[j][i / 2] - code * 8);
  1721. if (curr < mind) {
  1722. mind = curr;
  1723. minvcm = j;
  1724. }
  1725. if (results[j][i] < minpoll)
  1726. minpoll = results[j][i];
  1727. }
  1728. results_min[i] = minpoll;
  1729. vcm_final[i] = minvcm;
  1730. }
  1731. if (type != 1)
  1732. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1733. for (i = 0; i < 4; i++) {
  1734. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1735. if (offset[i] < 0)
  1736. offset[i] = -((abs(offset[i]) + 4) / 8);
  1737. else
  1738. offset[i] = (offset[i] + 4) / 8;
  1739. if (results_min[i] == 248)
  1740. offset[i] = code - 32;
  1741. if (i % 2 == 0)
  1742. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1743. type);
  1744. else
  1745. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1746. type);
  1747. }
  1748. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1749. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1750. switch (state[2]) {
  1751. case 1:
  1752. b43_nphy_rssi_select(dev, 1, 2);
  1753. break;
  1754. case 4:
  1755. b43_nphy_rssi_select(dev, 1, 0);
  1756. break;
  1757. case 2:
  1758. b43_nphy_rssi_select(dev, 1, 1);
  1759. break;
  1760. default:
  1761. b43_nphy_rssi_select(dev, 1, 1);
  1762. break;
  1763. }
  1764. switch (state[3]) {
  1765. case 1:
  1766. b43_nphy_rssi_select(dev, 2, 2);
  1767. break;
  1768. case 4:
  1769. b43_nphy_rssi_select(dev, 2, 0);
  1770. break;
  1771. default:
  1772. b43_nphy_rssi_select(dev, 2, 1);
  1773. break;
  1774. }
  1775. b43_nphy_rssi_select(dev, 0, type);
  1776. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1777. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1778. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1779. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1780. b43_nphy_classifier(dev, 7, class);
  1781. b43_nphy_write_clip_detection(dev, clip_state);
  1782. }
  1783. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1784. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1785. {
  1786. /* TODO */
  1787. }
  1788. /*
  1789. * RSSI Calibration
  1790. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1791. */
  1792. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1793. {
  1794. if (dev->phy.rev >= 3) {
  1795. b43_nphy_rev3_rssi_cal(dev);
  1796. } else {
  1797. b43_nphy_rev2_rssi_cal(dev, 2);
  1798. b43_nphy_rev2_rssi_cal(dev, 0);
  1799. b43_nphy_rev2_rssi_cal(dev, 1);
  1800. }
  1801. }
  1802. /*
  1803. * Restore RSSI Calibration
  1804. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1805. */
  1806. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1807. {
  1808. struct b43_phy_n *nphy = dev->phy.n;
  1809. u16 *rssical_radio_regs = NULL;
  1810. u16 *rssical_phy_regs = NULL;
  1811. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1812. if (b43_empty_chanspec(&nphy->rssical_chanspec_2G))
  1813. return;
  1814. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1815. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1816. } else {
  1817. if (b43_empty_chanspec(&nphy->rssical_chanspec_5G))
  1818. return;
  1819. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1820. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1821. }
  1822. /* TODO use some definitions */
  1823. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1824. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1825. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1826. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1827. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1828. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1829. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1830. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1831. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1832. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1833. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1834. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1835. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1836. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1837. }
  1838. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1839. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1840. {
  1841. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1842. if (dev->phy.rev >= 6) {
  1843. /* TODO If the chip is 47162
  1844. return txpwrctrl_tx_gain_ipa_rev5 */
  1845. return txpwrctrl_tx_gain_ipa_rev6;
  1846. } else if (dev->phy.rev >= 5) {
  1847. return txpwrctrl_tx_gain_ipa_rev5;
  1848. } else {
  1849. return txpwrctrl_tx_gain_ipa;
  1850. }
  1851. } else {
  1852. return txpwrctrl_tx_gain_ipa_5g;
  1853. }
  1854. }
  1855. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1856. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1857. {
  1858. struct b43_phy_n *nphy = dev->phy.n;
  1859. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1860. u16 tmp;
  1861. u8 offset, i;
  1862. if (dev->phy.rev >= 3) {
  1863. for (i = 0; i < 2; i++) {
  1864. tmp = (i == 0) ? 0x2000 : 0x3000;
  1865. offset = i * 11;
  1866. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  1867. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  1868. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  1869. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  1870. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  1871. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  1872. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  1873. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  1874. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  1875. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  1876. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  1877. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1878. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  1879. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1880. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1881. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1882. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1883. if (nphy->ipa5g_on) {
  1884. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  1885. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  1886. } else {
  1887. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1888. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  1889. }
  1890. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1891. } else {
  1892. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  1893. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1894. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1895. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1896. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1897. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  1898. if (nphy->ipa2g_on) {
  1899. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  1900. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  1901. (dev->phy.rev < 5) ? 0x11 : 0x01);
  1902. } else {
  1903. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1904. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1905. }
  1906. }
  1907. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  1908. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  1909. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  1910. }
  1911. } else {
  1912. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1913. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1914. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1915. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1916. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1917. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1918. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1919. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1920. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1921. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1922. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1923. B43_NPHY_BANDCTL_5GHZ)) {
  1924. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1925. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1926. } else {
  1927. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1928. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1929. }
  1930. if (dev->phy.rev < 2) {
  1931. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1932. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1933. } else {
  1934. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1935. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1936. }
  1937. }
  1938. }
  1939. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1940. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1941. struct nphy_txgains target,
  1942. struct nphy_iqcal_params *params)
  1943. {
  1944. int i, j, indx;
  1945. u16 gain;
  1946. if (dev->phy.rev >= 3) {
  1947. params->txgm = target.txgm[core];
  1948. params->pga = target.pga[core];
  1949. params->pad = target.pad[core];
  1950. params->ipa = target.ipa[core];
  1951. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1952. (params->pad << 4) | (params->ipa);
  1953. for (j = 0; j < 5; j++)
  1954. params->ncorr[j] = 0x79;
  1955. } else {
  1956. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1957. (target.txgm[core] << 8);
  1958. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1959. 1 : 0;
  1960. for (i = 0; i < 9; i++)
  1961. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1962. break;
  1963. i = min(i, 8);
  1964. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1965. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1966. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1967. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1968. (params->pad << 2);
  1969. for (j = 0; j < 4; j++)
  1970. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1971. }
  1972. }
  1973. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1974. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1975. {
  1976. struct b43_phy_n *nphy = dev->phy.n;
  1977. int i;
  1978. u16 scale, entry;
  1979. u16 tmp = nphy->txcal_bbmult;
  1980. if (core == 0)
  1981. tmp >>= 8;
  1982. tmp &= 0xff;
  1983. for (i = 0; i < 18; i++) {
  1984. scale = (ladder_lo[i].percent * tmp) / 100;
  1985. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1986. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1987. scale = (ladder_iq[i].percent * tmp) / 100;
  1988. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1989. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1990. }
  1991. }
  1992. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  1993. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1994. {
  1995. int i;
  1996. for (i = 0; i < 15; i++)
  1997. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  1998. tbl_tx_filter_coef_rev4[2][i]);
  1999. }
  2000. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2001. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2002. {
  2003. int i, j;
  2004. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2005. u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2006. for (i = 0; i < 3; i++)
  2007. for (j = 0; j < 15; j++)
  2008. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2009. tbl_tx_filter_coef_rev4[i][j]);
  2010. if (dev->phy.is_40mhz) {
  2011. for (j = 0; j < 15; j++)
  2012. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2013. tbl_tx_filter_coef_rev4[3][j]);
  2014. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2015. for (j = 0; j < 15; j++)
  2016. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2017. tbl_tx_filter_coef_rev4[5][j]);
  2018. }
  2019. if (dev->phy.channel == 14)
  2020. for (j = 0; j < 15; j++)
  2021. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2022. tbl_tx_filter_coef_rev4[6][j]);
  2023. }
  2024. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2025. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2026. {
  2027. struct b43_phy_n *nphy = dev->phy.n;
  2028. u16 curr_gain[2];
  2029. struct nphy_txgains target;
  2030. const u32 *table = NULL;
  2031. if (nphy->txpwrctrl == 0) {
  2032. int i;
  2033. if (nphy->hang_avoid)
  2034. b43_nphy_stay_in_carrier_search(dev, true);
  2035. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2036. if (nphy->hang_avoid)
  2037. b43_nphy_stay_in_carrier_search(dev, false);
  2038. for (i = 0; i < 2; ++i) {
  2039. if (dev->phy.rev >= 3) {
  2040. target.ipa[i] = curr_gain[i] & 0x000F;
  2041. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2042. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2043. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2044. } else {
  2045. target.ipa[i] = curr_gain[i] & 0x0003;
  2046. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2047. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2048. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2049. }
  2050. }
  2051. } else {
  2052. int i;
  2053. u16 index[2];
  2054. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2055. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2056. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2057. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2058. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2059. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2060. for (i = 0; i < 2; ++i) {
  2061. if (dev->phy.rev >= 3) {
  2062. enum ieee80211_band band =
  2063. b43_current_band(dev->wl);
  2064. if ((nphy->ipa2g_on &&
  2065. band == IEEE80211_BAND_2GHZ) ||
  2066. (nphy->ipa5g_on &&
  2067. band == IEEE80211_BAND_5GHZ)) {
  2068. table = b43_nphy_get_ipa_gain_table(dev);
  2069. } else {
  2070. if (band == IEEE80211_BAND_5GHZ) {
  2071. if (dev->phy.rev == 3)
  2072. table = b43_ntab_tx_gain_rev3_5ghz;
  2073. else if (dev->phy.rev == 4)
  2074. table = b43_ntab_tx_gain_rev4_5ghz;
  2075. else
  2076. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2077. } else {
  2078. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2079. }
  2080. }
  2081. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2082. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2083. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2084. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2085. } else {
  2086. table = b43_ntab_tx_gain_rev0_1_2;
  2087. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2088. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2089. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2090. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2091. }
  2092. }
  2093. }
  2094. return target;
  2095. }
  2096. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2097. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2098. {
  2099. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2100. if (dev->phy.rev >= 3) {
  2101. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2102. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2103. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2104. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2105. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2106. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2107. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2108. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2109. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2110. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2111. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2112. b43_nphy_reset_cca(dev);
  2113. } else {
  2114. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2115. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2116. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2117. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2118. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2119. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2120. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2121. }
  2122. }
  2123. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2124. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2125. {
  2126. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2127. u16 tmp;
  2128. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2129. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2130. if (dev->phy.rev >= 3) {
  2131. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2132. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2133. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2134. regs[2] = tmp;
  2135. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2136. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2137. regs[3] = tmp;
  2138. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2139. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2140. b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
  2141. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2142. regs[5] = tmp;
  2143. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2144. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2145. regs[6] = tmp;
  2146. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2147. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2148. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2149. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2150. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2151. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2152. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2153. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2154. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2155. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2156. } else {
  2157. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2158. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2159. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2160. regs[2] = tmp;
  2161. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2162. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2163. regs[3] = tmp;
  2164. tmp |= 0x2000;
  2165. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2166. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2167. regs[4] = tmp;
  2168. tmp |= 0x2000;
  2169. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2170. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2171. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2172. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2173. tmp = 0x0180;
  2174. else
  2175. tmp = 0x0120;
  2176. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2177. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2178. }
  2179. }
  2180. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2181. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2182. {
  2183. struct b43_phy_n *nphy = dev->phy.n;
  2184. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2185. u16 *txcal_radio_regs = NULL;
  2186. struct b43_chanspec *iqcal_chanspec;
  2187. u16 *table = NULL;
  2188. if (nphy->hang_avoid)
  2189. b43_nphy_stay_in_carrier_search(dev, 1);
  2190. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2191. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2192. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2193. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2194. table = nphy->cal_cache.txcal_coeffs_2G;
  2195. } else {
  2196. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2197. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2198. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2199. table = nphy->cal_cache.txcal_coeffs_5G;
  2200. }
  2201. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2202. /* TODO use some definitions */
  2203. if (dev->phy.rev >= 3) {
  2204. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2205. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2206. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2207. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2208. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2209. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2210. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2211. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2212. } else {
  2213. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2214. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2215. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2216. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2217. }
  2218. *iqcal_chanspec = nphy->radio_chanspec;
  2219. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2220. if (nphy->hang_avoid)
  2221. b43_nphy_stay_in_carrier_search(dev, 0);
  2222. }
  2223. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2224. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2225. {
  2226. struct b43_phy_n *nphy = dev->phy.n;
  2227. u16 coef[4];
  2228. u16 *loft = NULL;
  2229. u16 *table = NULL;
  2230. int i;
  2231. u16 *txcal_radio_regs = NULL;
  2232. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2233. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2234. if (b43_empty_chanspec(&nphy->iqcal_chanspec_2G))
  2235. return;
  2236. table = nphy->cal_cache.txcal_coeffs_2G;
  2237. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2238. } else {
  2239. if (b43_empty_chanspec(&nphy->iqcal_chanspec_5G))
  2240. return;
  2241. table = nphy->cal_cache.txcal_coeffs_5G;
  2242. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2243. }
  2244. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2245. for (i = 0; i < 4; i++) {
  2246. if (dev->phy.rev >= 3)
  2247. table[i] = coef[i];
  2248. else
  2249. coef[i] = 0;
  2250. }
  2251. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2252. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2253. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2254. if (dev->phy.rev < 2)
  2255. b43_nphy_tx_iq_workaround(dev);
  2256. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2257. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2258. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2259. } else {
  2260. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2261. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2262. }
  2263. /* TODO use some definitions */
  2264. if (dev->phy.rev >= 3) {
  2265. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2266. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2267. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2268. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2269. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2270. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2271. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2272. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2273. } else {
  2274. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2275. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2276. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2277. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2278. }
  2279. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2280. }
  2281. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2282. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2283. struct nphy_txgains target,
  2284. bool full, bool mphase)
  2285. {
  2286. struct b43_phy_n *nphy = dev->phy.n;
  2287. int i;
  2288. int error = 0;
  2289. int freq;
  2290. bool avoid = false;
  2291. u8 length;
  2292. u16 tmp, core, type, count, max, numb, last, cmd;
  2293. const u16 *table;
  2294. bool phy6or5x;
  2295. u16 buffer[11];
  2296. u16 diq_start = 0;
  2297. u16 save[2];
  2298. u16 gain[2];
  2299. struct nphy_iqcal_params params[2];
  2300. bool updated[2] = { };
  2301. b43_nphy_stay_in_carrier_search(dev, true);
  2302. if (dev->phy.rev >= 4) {
  2303. avoid = nphy->hang_avoid;
  2304. nphy->hang_avoid = 0;
  2305. }
  2306. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2307. for (i = 0; i < 2; i++) {
  2308. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2309. gain[i] = params[i].cal_gain;
  2310. }
  2311. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2312. b43_nphy_tx_cal_radio_setup(dev);
  2313. b43_nphy_tx_cal_phy_setup(dev);
  2314. phy6or5x = dev->phy.rev >= 6 ||
  2315. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2316. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2317. if (phy6or5x) {
  2318. if (dev->phy.is_40mhz) {
  2319. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2320. tbl_tx_iqlo_cal_loft_ladder_40);
  2321. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2322. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2323. } else {
  2324. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2325. tbl_tx_iqlo_cal_loft_ladder_20);
  2326. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2327. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2328. }
  2329. }
  2330. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2331. if (!dev->phy.is_40mhz)
  2332. freq = 2500;
  2333. else
  2334. freq = 5000;
  2335. if (nphy->mphase_cal_phase_id > 2)
  2336. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2337. 0xFFFF, 0, true, false);
  2338. else
  2339. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2340. if (error == 0) {
  2341. if (nphy->mphase_cal_phase_id > 2) {
  2342. table = nphy->mphase_txcal_bestcoeffs;
  2343. length = 11;
  2344. if (dev->phy.rev < 3)
  2345. length -= 2;
  2346. } else {
  2347. if (!full && nphy->txiqlocal_coeffsvalid) {
  2348. table = nphy->txiqlocal_bestc;
  2349. length = 11;
  2350. if (dev->phy.rev < 3)
  2351. length -= 2;
  2352. } else {
  2353. full = true;
  2354. if (dev->phy.rev >= 3) {
  2355. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2356. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2357. } else {
  2358. table = tbl_tx_iqlo_cal_startcoefs;
  2359. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2360. }
  2361. }
  2362. }
  2363. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2364. if (full) {
  2365. if (dev->phy.rev >= 3)
  2366. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2367. else
  2368. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2369. } else {
  2370. if (dev->phy.rev >= 3)
  2371. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2372. else
  2373. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2374. }
  2375. if (mphase) {
  2376. count = nphy->mphase_txcal_cmdidx;
  2377. numb = min(max,
  2378. (u16)(count + nphy->mphase_txcal_numcmds));
  2379. } else {
  2380. count = 0;
  2381. numb = max;
  2382. }
  2383. for (; count < numb; count++) {
  2384. if (full) {
  2385. if (dev->phy.rev >= 3)
  2386. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2387. else
  2388. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2389. } else {
  2390. if (dev->phy.rev >= 3)
  2391. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2392. else
  2393. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2394. }
  2395. core = (cmd & 0x3000) >> 12;
  2396. type = (cmd & 0x0F00) >> 8;
  2397. if (phy6or5x && updated[core] == 0) {
  2398. b43_nphy_update_tx_cal_ladder(dev, core);
  2399. updated[core] = 1;
  2400. }
  2401. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2402. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2403. if (type == 1 || type == 3 || type == 4) {
  2404. buffer[0] = b43_ntab_read(dev,
  2405. B43_NTAB16(15, 69 + core));
  2406. diq_start = buffer[0];
  2407. buffer[0] = 0;
  2408. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2409. 0);
  2410. }
  2411. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2412. for (i = 0; i < 2000; i++) {
  2413. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2414. if (tmp & 0xC000)
  2415. break;
  2416. udelay(10);
  2417. }
  2418. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2419. buffer);
  2420. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2421. buffer);
  2422. if (type == 1 || type == 3 || type == 4)
  2423. buffer[0] = diq_start;
  2424. }
  2425. if (mphase)
  2426. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2427. last = (dev->phy.rev < 3) ? 6 : 7;
  2428. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2429. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2430. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2431. if (dev->phy.rev < 3) {
  2432. buffer[0] = 0;
  2433. buffer[1] = 0;
  2434. buffer[2] = 0;
  2435. buffer[3] = 0;
  2436. }
  2437. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2438. buffer);
  2439. b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
  2440. buffer);
  2441. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2442. buffer);
  2443. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2444. buffer);
  2445. length = 11;
  2446. if (dev->phy.rev < 3)
  2447. length -= 2;
  2448. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2449. nphy->txiqlocal_bestc);
  2450. nphy->txiqlocal_coeffsvalid = true;
  2451. nphy->txiqlocal_chanspec = nphy->radio_chanspec;
  2452. } else {
  2453. length = 11;
  2454. if (dev->phy.rev < 3)
  2455. length -= 2;
  2456. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2457. nphy->mphase_txcal_bestcoeffs);
  2458. }
  2459. b43_nphy_stop_playback(dev);
  2460. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2461. }
  2462. b43_nphy_tx_cal_phy_cleanup(dev);
  2463. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2464. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2465. b43_nphy_tx_iq_workaround(dev);
  2466. if (dev->phy.rev >= 4)
  2467. nphy->hang_avoid = avoid;
  2468. b43_nphy_stay_in_carrier_search(dev, false);
  2469. return error;
  2470. }
  2471. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2472. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2473. {
  2474. struct b43_phy_n *nphy = dev->phy.n;
  2475. u8 i;
  2476. u16 buffer[7];
  2477. bool equal = true;
  2478. if (!nphy->txiqlocal_coeffsvalid ||
  2479. b43_eq_chanspecs(&nphy->txiqlocal_chanspec, &nphy->radio_chanspec))
  2480. return;
  2481. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2482. for (i = 0; i < 4; i++) {
  2483. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2484. equal = false;
  2485. break;
  2486. }
  2487. }
  2488. if (!equal) {
  2489. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2490. nphy->txiqlocal_bestc);
  2491. for (i = 0; i < 4; i++)
  2492. buffer[i] = 0;
  2493. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2494. buffer);
  2495. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2496. &nphy->txiqlocal_bestc[5]);
  2497. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2498. &nphy->txiqlocal_bestc[5]);
  2499. }
  2500. }
  2501. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2502. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2503. struct nphy_txgains target, u8 type, bool debug)
  2504. {
  2505. struct b43_phy_n *nphy = dev->phy.n;
  2506. int i, j, index;
  2507. u8 rfctl[2];
  2508. u8 afectl_core;
  2509. u16 tmp[6];
  2510. u16 cur_hpf1, cur_hpf2, cur_lna;
  2511. u32 real, imag;
  2512. enum ieee80211_band band;
  2513. u8 use;
  2514. u16 cur_hpf;
  2515. u16 lna[3] = { 3, 3, 1 };
  2516. u16 hpf1[3] = { 7, 2, 0 };
  2517. u16 hpf2[3] = { 2, 0, 0 };
  2518. u32 power[3] = { };
  2519. u16 gain_save[2];
  2520. u16 cal_gain[2];
  2521. struct nphy_iqcal_params cal_params[2];
  2522. struct nphy_iq_est est;
  2523. int ret = 0;
  2524. bool playtone = true;
  2525. int desired = 13;
  2526. b43_nphy_stay_in_carrier_search(dev, 1);
  2527. if (dev->phy.rev < 2)
  2528. b43_nphy_reapply_tx_cal_coeffs(dev);
  2529. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2530. for (i = 0; i < 2; i++) {
  2531. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2532. cal_gain[i] = cal_params[i].cal_gain;
  2533. }
  2534. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2535. for (i = 0; i < 2; i++) {
  2536. if (i == 0) {
  2537. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2538. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2539. afectl_core = B43_NPHY_AFECTL_C1;
  2540. } else {
  2541. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2542. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2543. afectl_core = B43_NPHY_AFECTL_C2;
  2544. }
  2545. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2546. tmp[2] = b43_phy_read(dev, afectl_core);
  2547. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2548. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2549. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2550. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2551. (u16)~B43_NPHY_RFSEQCA_RXDIS,
  2552. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2553. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2554. (1 - i));
  2555. b43_phy_set(dev, afectl_core, 0x0006);
  2556. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2557. band = b43_current_band(dev->wl);
  2558. if (nphy->rxcalparams & 0xFF000000) {
  2559. if (band == IEEE80211_BAND_5GHZ)
  2560. b43_phy_write(dev, rfctl[0], 0x140);
  2561. else
  2562. b43_phy_write(dev, rfctl[0], 0x110);
  2563. } else {
  2564. if (band == IEEE80211_BAND_5GHZ)
  2565. b43_phy_write(dev, rfctl[0], 0x180);
  2566. else
  2567. b43_phy_write(dev, rfctl[0], 0x120);
  2568. }
  2569. if (band == IEEE80211_BAND_5GHZ)
  2570. b43_phy_write(dev, rfctl[1], 0x148);
  2571. else
  2572. b43_phy_write(dev, rfctl[1], 0x114);
  2573. if (nphy->rxcalparams & 0x10000) {
  2574. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2575. (i + 1));
  2576. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2577. (2 - i));
  2578. }
  2579. for (j = 0; i < 4; j++) {
  2580. if (j < 3) {
  2581. cur_lna = lna[j];
  2582. cur_hpf1 = hpf1[j];
  2583. cur_hpf2 = hpf2[j];
  2584. } else {
  2585. if (power[1] > 10000) {
  2586. use = 1;
  2587. cur_hpf = cur_hpf1;
  2588. index = 2;
  2589. } else {
  2590. if (power[0] > 10000) {
  2591. use = 1;
  2592. cur_hpf = cur_hpf1;
  2593. index = 1;
  2594. } else {
  2595. index = 0;
  2596. use = 2;
  2597. cur_hpf = cur_hpf2;
  2598. }
  2599. }
  2600. cur_lna = lna[index];
  2601. cur_hpf1 = hpf1[index];
  2602. cur_hpf2 = hpf2[index];
  2603. cur_hpf += desired - hweight32(power[index]);
  2604. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2605. if (use == 1)
  2606. cur_hpf1 = cur_hpf;
  2607. else
  2608. cur_hpf2 = cur_hpf;
  2609. }
  2610. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2611. (cur_lna << 2));
  2612. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2613. false);
  2614. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2615. b43_nphy_stop_playback(dev);
  2616. if (playtone) {
  2617. ret = b43_nphy_tx_tone(dev, 4000,
  2618. (nphy->rxcalparams & 0xFFFF),
  2619. false, false);
  2620. playtone = false;
  2621. } else {
  2622. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2623. false, false);
  2624. }
  2625. if (ret == 0) {
  2626. if (j < 3) {
  2627. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2628. false);
  2629. if (i == 0) {
  2630. real = est.i0_pwr;
  2631. imag = est.q0_pwr;
  2632. } else {
  2633. real = est.i1_pwr;
  2634. imag = est.q1_pwr;
  2635. }
  2636. power[i] = ((real + imag) / 1024) + 1;
  2637. } else {
  2638. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2639. }
  2640. b43_nphy_stop_playback(dev);
  2641. }
  2642. if (ret != 0)
  2643. break;
  2644. }
  2645. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2646. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2647. b43_phy_write(dev, rfctl[1], tmp[5]);
  2648. b43_phy_write(dev, rfctl[0], tmp[4]);
  2649. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2650. b43_phy_write(dev, afectl_core, tmp[2]);
  2651. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2652. if (ret != 0)
  2653. break;
  2654. }
  2655. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2656. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2657. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2658. b43_nphy_stay_in_carrier_search(dev, 0);
  2659. return ret;
  2660. }
  2661. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2662. struct nphy_txgains target, u8 type, bool debug)
  2663. {
  2664. return -1;
  2665. }
  2666. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2667. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2668. struct nphy_txgains target, u8 type, bool debug)
  2669. {
  2670. if (dev->phy.rev >= 3)
  2671. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2672. else
  2673. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2674. }
  2675. /*
  2676. * Init N-PHY
  2677. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2678. */
  2679. int b43_phy_initn(struct b43_wldev *dev)
  2680. {
  2681. struct ssb_bus *bus = dev->dev->bus;
  2682. struct b43_phy *phy = &dev->phy;
  2683. struct b43_phy_n *nphy = phy->n;
  2684. u8 tx_pwr_state;
  2685. struct nphy_txgains target;
  2686. u16 tmp;
  2687. enum ieee80211_band tmp2;
  2688. bool do_rssi_cal;
  2689. u16 clip[2];
  2690. bool do_cal = false;
  2691. if ((dev->phy.rev >= 3) &&
  2692. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2693. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2694. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2695. }
  2696. nphy->deaf_count = 0;
  2697. b43_nphy_tables_init(dev);
  2698. nphy->crsminpwr_adjusted = false;
  2699. nphy->noisevars_adjusted = false;
  2700. /* Clear all overrides */
  2701. if (dev->phy.rev >= 3) {
  2702. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2703. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2704. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2705. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2706. } else {
  2707. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2708. }
  2709. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2710. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2711. if (dev->phy.rev < 6) {
  2712. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2713. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2714. }
  2715. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2716. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2717. B43_NPHY_RFSEQMODE_TROVER));
  2718. if (dev->phy.rev >= 3)
  2719. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2720. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2721. if (dev->phy.rev <= 2) {
  2722. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2723. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2724. ~B43_NPHY_BPHY_CTL3_SCALE,
  2725. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2726. }
  2727. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2728. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2729. if (bus->sprom.boardflags2_lo & 0x100 ||
  2730. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2731. bus->boardinfo.type == 0x8B))
  2732. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2733. else
  2734. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2735. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2736. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2737. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2738. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2739. b43_nphy_update_txrx_chain(dev);
  2740. if (phy->rev < 2) {
  2741. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2742. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2743. }
  2744. tmp2 = b43_current_band(dev->wl);
  2745. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2746. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2747. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2748. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2749. nphy->papd_epsilon_offset[0] << 7);
  2750. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2751. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2752. nphy->papd_epsilon_offset[1] << 7);
  2753. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2754. } else if (phy->rev >= 5) {
  2755. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2756. }
  2757. b43_nphy_workarounds(dev);
  2758. /* Reset CCA, in init code it differs a little from standard way */
  2759. b43_nphy_bmac_clock_fgc(dev, 1);
  2760. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2761. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2762. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2763. b43_nphy_bmac_clock_fgc(dev, 0);
  2764. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  2765. b43_nphy_pa_override(dev, false);
  2766. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2767. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2768. b43_nphy_pa_override(dev, true);
  2769. b43_nphy_classifier(dev, 0, 0);
  2770. b43_nphy_read_clip_detection(dev, clip);
  2771. tx_pwr_state = nphy->txpwrctrl;
  2772. /* TODO N PHY TX power control with argument 0
  2773. (turning off power control) */
  2774. /* TODO Fix the TX Power Settings */
  2775. /* TODO N PHY TX Power Control Idle TSSI */
  2776. /* TODO N PHY TX Power Control Setup */
  2777. if (phy->rev >= 3) {
  2778. /* TODO */
  2779. } else {
  2780. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2781. b43_ntab_tx_gain_rev0_1_2);
  2782. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2783. b43_ntab_tx_gain_rev0_1_2);
  2784. }
  2785. if (nphy->phyrxchain != 3)
  2786. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  2787. if (nphy->mphase_cal_phase_id > 0)
  2788. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2789. do_rssi_cal = false;
  2790. if (phy->rev >= 3) {
  2791. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2792. do_rssi_cal =
  2793. b43_empty_chanspec(&nphy->rssical_chanspec_2G);
  2794. else
  2795. do_rssi_cal =
  2796. b43_empty_chanspec(&nphy->rssical_chanspec_5G);
  2797. if (do_rssi_cal)
  2798. b43_nphy_rssi_cal(dev);
  2799. else
  2800. b43_nphy_restore_rssi_cal(dev);
  2801. } else {
  2802. b43_nphy_rssi_cal(dev);
  2803. }
  2804. if (!((nphy->measure_hold & 0x6) != 0)) {
  2805. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2806. do_cal = b43_empty_chanspec(&nphy->iqcal_chanspec_2G);
  2807. else
  2808. do_cal = b43_empty_chanspec(&nphy->iqcal_chanspec_5G);
  2809. if (nphy->mute)
  2810. do_cal = false;
  2811. if (do_cal) {
  2812. target = b43_nphy_get_tx_gains(dev);
  2813. if (nphy->antsel_type == 2)
  2814. b43_nphy_superswitch_init(dev, true);
  2815. if (nphy->perical != 2) {
  2816. b43_nphy_rssi_cal(dev);
  2817. if (phy->rev >= 3) {
  2818. nphy->cal_orig_pwr_idx[0] =
  2819. nphy->txpwrindex[0].index_internal;
  2820. nphy->cal_orig_pwr_idx[1] =
  2821. nphy->txpwrindex[1].index_internal;
  2822. /* TODO N PHY Pre Calibrate TX Gain */
  2823. target = b43_nphy_get_tx_gains(dev);
  2824. }
  2825. }
  2826. }
  2827. }
  2828. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2829. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2830. b43_nphy_save_cal(dev);
  2831. else if (nphy->mphase_cal_phase_id == 0)
  2832. ;/* N PHY Periodic Calibration with argument 3 */
  2833. } else {
  2834. b43_nphy_restore_cal(dev);
  2835. }
  2836. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2837. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2838. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2839. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2840. if (phy->rev >= 3 && phy->rev <= 6)
  2841. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2842. b43_nphy_tx_lp_fbw(dev);
  2843. if (phy->rev >= 3)
  2844. b43_nphy_spur_workaround(dev);
  2845. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2846. return 0;
  2847. }
  2848. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2849. {
  2850. struct b43_phy_n *nphy;
  2851. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2852. if (!nphy)
  2853. return -ENOMEM;
  2854. dev->phy.n = nphy;
  2855. return 0;
  2856. }
  2857. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2858. {
  2859. struct b43_phy *phy = &dev->phy;
  2860. struct b43_phy_n *nphy = phy->n;
  2861. memset(nphy, 0, sizeof(*nphy));
  2862. //TODO init struct b43_phy_n
  2863. }
  2864. static void b43_nphy_op_free(struct b43_wldev *dev)
  2865. {
  2866. struct b43_phy *phy = &dev->phy;
  2867. struct b43_phy_n *nphy = phy->n;
  2868. kfree(nphy);
  2869. phy->n = NULL;
  2870. }
  2871. static int b43_nphy_op_init(struct b43_wldev *dev)
  2872. {
  2873. return b43_phy_initn(dev);
  2874. }
  2875. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  2876. {
  2877. #if B43_DEBUG
  2878. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  2879. /* OFDM registers are onnly available on A/G-PHYs */
  2880. b43err(dev->wl, "Invalid OFDM PHY access at "
  2881. "0x%04X on N-PHY\n", offset);
  2882. dump_stack();
  2883. }
  2884. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  2885. /* Ext-G registers are only available on G-PHYs */
  2886. b43err(dev->wl, "Invalid EXT-G PHY access at "
  2887. "0x%04X on N-PHY\n", offset);
  2888. dump_stack();
  2889. }
  2890. #endif /* B43_DEBUG */
  2891. }
  2892. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  2893. {
  2894. check_phyreg(dev, reg);
  2895. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2896. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2897. }
  2898. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2899. {
  2900. check_phyreg(dev, reg);
  2901. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2902. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2903. }
  2904. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2905. {
  2906. /* Register 1 is a 32-bit register. */
  2907. B43_WARN_ON(reg == 1);
  2908. /* N-PHY needs 0x100 for read access */
  2909. reg |= 0x100;
  2910. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2911. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2912. }
  2913. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  2914. {
  2915. /* Register 1 is a 32-bit register. */
  2916. B43_WARN_ON(reg == 1);
  2917. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2918. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  2919. }
  2920. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  2921. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  2922. bool blocked)
  2923. {
  2924. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  2925. b43err(dev->wl, "MAC not suspended\n");
  2926. if (blocked) {
  2927. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  2928. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  2929. if (dev->phy.rev >= 3) {
  2930. b43_radio_mask(dev, 0x09, ~0x2);
  2931. b43_radio_write(dev, 0x204D, 0);
  2932. b43_radio_write(dev, 0x2053, 0);
  2933. b43_radio_write(dev, 0x2058, 0);
  2934. b43_radio_write(dev, 0x205E, 0);
  2935. b43_radio_mask(dev, 0x2062, ~0xF0);
  2936. b43_radio_write(dev, 0x2064, 0);
  2937. b43_radio_write(dev, 0x304D, 0);
  2938. b43_radio_write(dev, 0x3053, 0);
  2939. b43_radio_write(dev, 0x3058, 0);
  2940. b43_radio_write(dev, 0x305E, 0);
  2941. b43_radio_mask(dev, 0x3062, ~0xF0);
  2942. b43_radio_write(dev, 0x3064, 0);
  2943. }
  2944. } else {
  2945. if (dev->phy.rev >= 3) {
  2946. /* TODO: b43_radio_init2056(dev); */
  2947. /* TODO: PHY Set Channel Spec (dev, radio_chanspec) */
  2948. } else {
  2949. b43_radio_init2055(dev);
  2950. }
  2951. }
  2952. }
  2953. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  2954. {
  2955. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  2956. on ? 0 : 0x7FFF);
  2957. }
  2958. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  2959. unsigned int new_channel)
  2960. {
  2961. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2962. if ((new_channel < 1) || (new_channel > 14))
  2963. return -EINVAL;
  2964. } else {
  2965. if (new_channel > 200)
  2966. return -EINVAL;
  2967. }
  2968. return nphy_channel_switch(dev, new_channel);
  2969. }
  2970. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  2971. {
  2972. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2973. return 1;
  2974. return 36;
  2975. }
  2976. const struct b43_phy_operations b43_phyops_n = {
  2977. .allocate = b43_nphy_op_allocate,
  2978. .free = b43_nphy_op_free,
  2979. .prepare_structs = b43_nphy_op_prepare_structs,
  2980. .init = b43_nphy_op_init,
  2981. .phy_read = b43_nphy_op_read,
  2982. .phy_write = b43_nphy_op_write,
  2983. .radio_read = b43_nphy_op_radio_read,
  2984. .radio_write = b43_nphy_op_radio_write,
  2985. .software_rfkill = b43_nphy_op_software_rfkill,
  2986. .switch_analog = b43_nphy_op_switch_analog,
  2987. .switch_channel = b43_nphy_op_switch_channel,
  2988. .get_default_chan = b43_nphy_op_get_default_chan,
  2989. .recalc_txpower = b43_nphy_op_recalc_txpower,
  2990. .adjust_txpower = b43_nphy_op_adjust_txpower,
  2991. };