cdv_device.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502
  1. /**************************************************************************
  2. * Copyright (c) 2011, Intel Corporation.
  3. * All Rights Reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. **************************************************************************/
  19. #include <linux/backlight.h>
  20. #include <drm/drmP.h>
  21. #include <drm/drm.h>
  22. #include "gma_drm.h"
  23. #include "psb_drv.h"
  24. #include "psb_reg.h"
  25. #include "psb_intel_reg.h"
  26. #include "intel_bios.h"
  27. #include "cdv_device.h"
  28. #define VGA_SR_INDEX 0x3c4
  29. #define VGA_SR_DATA 0x3c5
  30. static void cdv_disable_vga(struct drm_device *dev)
  31. {
  32. u8 sr1;
  33. u32 vga_reg;
  34. vga_reg = VGACNTRL;
  35. outb(1, VGA_SR_INDEX);
  36. sr1 = inb(VGA_SR_DATA);
  37. outb(sr1 | 1<<5, VGA_SR_DATA);
  38. udelay(300);
  39. REG_WRITE(vga_reg, VGA_DISP_DISABLE);
  40. REG_READ(vga_reg);
  41. }
  42. static int cdv_output_init(struct drm_device *dev)
  43. {
  44. struct drm_psb_private *dev_priv = dev->dev_private;
  45. drm_mode_create_scaling_mode_property(dev);
  46. cdv_disable_vga(dev);
  47. cdv_intel_crt_init(dev, &dev_priv->mode_dev);
  48. cdv_intel_lvds_init(dev, &dev_priv->mode_dev);
  49. /* These bits indicate HDMI not SDVO on CDV, but we don't yet support
  50. the HDMI interface */
  51. if (REG_READ(SDVOB) & SDVO_DETECTED)
  52. cdv_hdmi_init(dev, &dev_priv->mode_dev, SDVOB);
  53. if (REG_READ(SDVOC) & SDVO_DETECTED)
  54. cdv_hdmi_init(dev, &dev_priv->mode_dev, SDVOC);
  55. return 0;
  56. }
  57. #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
  58. /*
  59. * Poulsbo Backlight Interfaces
  60. */
  61. #define BLC_PWM_PRECISION_FACTOR 100 /* 10000000 */
  62. #define BLC_PWM_FREQ_CALC_CONSTANT 32
  63. #define MHz 1000000
  64. #define PSB_BLC_PWM_PRECISION_FACTOR 10
  65. #define PSB_BLC_MAX_PWM_REG_FREQ 0xFFFE
  66. #define PSB_BLC_MIN_PWM_REG_FREQ 0x2
  67. #define PSB_BACKLIGHT_PWM_POLARITY_BIT_CLEAR (0xFFFE)
  68. #define PSB_BACKLIGHT_PWM_CTL_SHIFT (16)
  69. static int cdv_brightness;
  70. static struct backlight_device *cdv_backlight_device;
  71. static int cdv_get_brightness(struct backlight_device *bd)
  72. {
  73. /* return locally cached var instead of HW read (due to DPST etc.) */
  74. /* FIXME: ideally return actual value in case firmware fiddled with
  75. it */
  76. return cdv_brightness;
  77. }
  78. static int cdv_backlight_setup(struct drm_device *dev)
  79. {
  80. struct drm_psb_private *dev_priv = dev->dev_private;
  81. unsigned long core_clock;
  82. /* u32 bl_max_freq; */
  83. /* unsigned long value; */
  84. u16 bl_max_freq;
  85. uint32_t value;
  86. uint32_t blc_pwm_precision_factor;
  87. /* get bl_max_freq and pol from dev_priv*/
  88. if (!dev_priv->lvds_bl) {
  89. dev_err(dev->dev, "Has no valid LVDS backlight info\n");
  90. return -ENOENT;
  91. }
  92. bl_max_freq = dev_priv->lvds_bl->freq;
  93. blc_pwm_precision_factor = PSB_BLC_PWM_PRECISION_FACTOR;
  94. core_clock = dev_priv->core_freq;
  95. value = (core_clock * MHz) / BLC_PWM_FREQ_CALC_CONSTANT;
  96. value *= blc_pwm_precision_factor;
  97. value /= bl_max_freq;
  98. value /= blc_pwm_precision_factor;
  99. if (value > (unsigned long long)PSB_BLC_MAX_PWM_REG_FREQ ||
  100. value < (unsigned long long)PSB_BLC_MIN_PWM_REG_FREQ)
  101. return -ERANGE;
  102. else {
  103. /* FIXME */
  104. }
  105. return 0;
  106. }
  107. static int cdv_set_brightness(struct backlight_device *bd)
  108. {
  109. int level = bd->props.brightness;
  110. /* Percentage 1-100% being valid */
  111. if (level < 1)
  112. level = 1;
  113. /*cdv_intel_lvds_set_brightness(dev, level); FIXME */
  114. cdv_brightness = level;
  115. return 0;
  116. }
  117. static const struct backlight_ops cdv_ops = {
  118. .get_brightness = cdv_get_brightness,
  119. .update_status = cdv_set_brightness,
  120. };
  121. static int cdv_backlight_init(struct drm_device *dev)
  122. {
  123. struct drm_psb_private *dev_priv = dev->dev_private;
  124. int ret;
  125. struct backlight_properties props;
  126. memset(&props, 0, sizeof(struct backlight_properties));
  127. props.max_brightness = 100;
  128. props.type = BACKLIGHT_PLATFORM;
  129. cdv_backlight_device = backlight_device_register("psb-bl",
  130. NULL, (void *)dev, &cdv_ops, &props);
  131. if (IS_ERR(cdv_backlight_device))
  132. return PTR_ERR(cdv_backlight_device);
  133. ret = cdv_backlight_setup(dev);
  134. if (ret < 0) {
  135. backlight_device_unregister(cdv_backlight_device);
  136. cdv_backlight_device = NULL;
  137. return ret;
  138. }
  139. cdv_backlight_device->props.brightness = 100;
  140. cdv_backlight_device->props.max_brightness = 100;
  141. backlight_update_status(cdv_backlight_device);
  142. dev_priv->backlight_device = cdv_backlight_device;
  143. return 0;
  144. }
  145. #endif
  146. /*
  147. * Provide the Cedarview specific chip logic and low level methods
  148. * for power management
  149. *
  150. * FIXME: we need to implement the apm/ospm base management bits
  151. * for this and the MID devices.
  152. */
  153. static inline u32 CDV_MSG_READ32(uint port, uint offset)
  154. {
  155. int mcr = (0x10<<24) | (port << 16) | (offset << 8);
  156. uint32_t ret_val = 0;
  157. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  158. pci_write_config_dword(pci_root, 0xD0, mcr);
  159. pci_read_config_dword(pci_root, 0xD4, &ret_val);
  160. pci_dev_put(pci_root);
  161. return ret_val;
  162. }
  163. static inline void CDV_MSG_WRITE32(uint port, uint offset, u32 value)
  164. {
  165. int mcr = (0x11<<24) | (port << 16) | (offset << 8) | 0xF0;
  166. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  167. pci_write_config_dword(pci_root, 0xD4, value);
  168. pci_write_config_dword(pci_root, 0xD0, mcr);
  169. pci_dev_put(pci_root);
  170. }
  171. #define PSB_PM_SSC 0x20
  172. #define PSB_PM_SSS 0x30
  173. #define PSB_PWRGT_GFX_ON 0x02
  174. #define PSB_PWRGT_GFX_OFF 0x01
  175. #define PSB_PWRGT_GFX_D0 0x00
  176. #define PSB_PWRGT_GFX_D3 0x03
  177. static void cdv_init_pm(struct drm_device *dev)
  178. {
  179. struct drm_psb_private *dev_priv = dev->dev_private;
  180. u32 pwr_cnt;
  181. int i;
  182. dev_priv->apm_base = CDV_MSG_READ32(PSB_PUNIT_PORT,
  183. PSB_APMBA) & 0xFFFF;
  184. dev_priv->ospm_base = CDV_MSG_READ32(PSB_PUNIT_PORT,
  185. PSB_OSPMBA) & 0xFFFF;
  186. /* Power status */
  187. pwr_cnt = inl(dev_priv->apm_base + PSB_APM_CMD);
  188. /* Enable the GPU */
  189. pwr_cnt &= ~PSB_PWRGT_GFX_MASK;
  190. pwr_cnt |= PSB_PWRGT_GFX_ON;
  191. outl(pwr_cnt, dev_priv->apm_base + PSB_APM_CMD);
  192. /* Wait for the GPU power */
  193. for (i = 0; i < 5; i++) {
  194. u32 pwr_sts = inl(dev_priv->apm_base + PSB_APM_STS);
  195. if ((pwr_sts & PSB_PWRGT_GFX_MASK) == 0)
  196. return;
  197. udelay(10);
  198. }
  199. dev_err(dev->dev, "GPU: power management timed out.\n");
  200. }
  201. static void cdv_errata(struct drm_device *dev)
  202. {
  203. /* Disable bonus launch.
  204. * CPU and GPU competes for memory and display misses updates and flickers.
  205. * Worst with dual core, dual displays.
  206. *
  207. * Fixes were done to Win 7 gfx driver to disable a feature called Bonus
  208. * Launch to work around the issue, by degrading performance.
  209. */
  210. CDV_MSG_WRITE32(3, 0x30, 0x08027108);
  211. }
  212. /**
  213. * cdv_save_display_registers - save registers lost on suspend
  214. * @dev: our DRM device
  215. *
  216. * Save the state we need in order to be able to restore the interface
  217. * upon resume from suspend
  218. */
  219. static int cdv_save_display_registers(struct drm_device *dev)
  220. {
  221. struct drm_psb_private *dev_priv = dev->dev_private;
  222. struct psb_save_area *regs = &dev_priv->regs;
  223. struct drm_connector *connector;
  224. dev_info(dev->dev, "Saving GPU registers.\n");
  225. pci_read_config_byte(dev->pdev, 0xF4, &regs->cdv.saveLBB);
  226. regs->cdv.saveDSPCLK_GATE_D = REG_READ(DSPCLK_GATE_D);
  227. regs->cdv.saveRAMCLK_GATE_D = REG_READ(RAMCLK_GATE_D);
  228. regs->cdv.saveDSPARB = REG_READ(DSPARB);
  229. regs->cdv.saveDSPFW[0] = REG_READ(DSPFW1);
  230. regs->cdv.saveDSPFW[1] = REG_READ(DSPFW2);
  231. regs->cdv.saveDSPFW[2] = REG_READ(DSPFW3);
  232. regs->cdv.saveDSPFW[3] = REG_READ(DSPFW4);
  233. regs->cdv.saveDSPFW[4] = REG_READ(DSPFW5);
  234. regs->cdv.saveDSPFW[5] = REG_READ(DSPFW6);
  235. regs->cdv.saveADPA = REG_READ(ADPA);
  236. regs->cdv.savePP_CONTROL = REG_READ(PP_CONTROL);
  237. regs->cdv.savePFIT_PGM_RATIOS = REG_READ(PFIT_PGM_RATIOS);
  238. regs->saveBLC_PWM_CTL = REG_READ(BLC_PWM_CTL);
  239. regs->saveBLC_PWM_CTL2 = REG_READ(BLC_PWM_CTL2);
  240. regs->cdv.saveLVDS = REG_READ(LVDS);
  241. regs->cdv.savePFIT_CONTROL = REG_READ(PFIT_CONTROL);
  242. regs->cdv.savePP_ON_DELAYS = REG_READ(PP_ON_DELAYS);
  243. regs->cdv.savePP_OFF_DELAYS = REG_READ(PP_OFF_DELAYS);
  244. regs->cdv.savePP_CYCLE = REG_READ(PP_CYCLE);
  245. regs->cdv.saveVGACNTRL = REG_READ(VGACNTRL);
  246. regs->cdv.saveIER = REG_READ(PSB_INT_ENABLE_R);
  247. regs->cdv.saveIMR = REG_READ(PSB_INT_MASK_R);
  248. list_for_each_entry(connector, &dev->mode_config.connector_list, head)
  249. connector->funcs->dpms(connector, DRM_MODE_DPMS_OFF);
  250. return 0;
  251. }
  252. /**
  253. * cdv_restore_display_registers - restore lost register state
  254. * @dev: our DRM device
  255. *
  256. * Restore register state that was lost during suspend and resume.
  257. *
  258. * FIXME: review
  259. */
  260. static int cdv_restore_display_registers(struct drm_device *dev)
  261. {
  262. struct drm_psb_private *dev_priv = dev->dev_private;
  263. struct psb_save_area *regs = &dev_priv->regs;
  264. struct drm_connector *connector;
  265. u32 temp;
  266. pci_write_config_byte(dev->pdev, 0xF4, regs->cdv.saveLBB);
  267. REG_WRITE(DSPCLK_GATE_D, regs->cdv.saveDSPCLK_GATE_D);
  268. REG_WRITE(RAMCLK_GATE_D, regs->cdv.saveRAMCLK_GATE_D);
  269. /* BIOS does below anyway */
  270. REG_WRITE(DPIO_CFG, 0);
  271. REG_WRITE(DPIO_CFG, DPIO_MODE_SELECT_0 | DPIO_CMN_RESET_N);
  272. temp = REG_READ(DPLL_A);
  273. if ((temp & DPLL_SYNCLOCK_ENABLE) == 0) {
  274. REG_WRITE(DPLL_A, temp | DPLL_SYNCLOCK_ENABLE);
  275. REG_READ(DPLL_A);
  276. }
  277. temp = REG_READ(DPLL_B);
  278. if ((temp & DPLL_SYNCLOCK_ENABLE) == 0) {
  279. REG_WRITE(DPLL_B, temp | DPLL_SYNCLOCK_ENABLE);
  280. REG_READ(DPLL_B);
  281. }
  282. udelay(500);
  283. REG_WRITE(DSPFW1, regs->cdv.saveDSPFW[0]);
  284. REG_WRITE(DSPFW2, regs->cdv.saveDSPFW[1]);
  285. REG_WRITE(DSPFW3, regs->cdv.saveDSPFW[2]);
  286. REG_WRITE(DSPFW4, regs->cdv.saveDSPFW[3]);
  287. REG_WRITE(DSPFW5, regs->cdv.saveDSPFW[4]);
  288. REG_WRITE(DSPFW6, regs->cdv.saveDSPFW[5]);
  289. REG_WRITE(DSPARB, regs->cdv.saveDSPARB);
  290. REG_WRITE(ADPA, regs->cdv.saveADPA);
  291. REG_WRITE(BLC_PWM_CTL2, regs->saveBLC_PWM_CTL2);
  292. REG_WRITE(LVDS, regs->cdv.saveLVDS);
  293. REG_WRITE(PFIT_CONTROL, regs->cdv.savePFIT_CONTROL);
  294. REG_WRITE(PFIT_PGM_RATIOS, regs->cdv.savePFIT_PGM_RATIOS);
  295. REG_WRITE(BLC_PWM_CTL, regs->saveBLC_PWM_CTL);
  296. REG_WRITE(PP_ON_DELAYS, regs->cdv.savePP_ON_DELAYS);
  297. REG_WRITE(PP_OFF_DELAYS, regs->cdv.savePP_OFF_DELAYS);
  298. REG_WRITE(PP_CYCLE, regs->cdv.savePP_CYCLE);
  299. REG_WRITE(PP_CONTROL, regs->cdv.savePP_CONTROL);
  300. REG_WRITE(VGACNTRL, regs->cdv.saveVGACNTRL);
  301. REG_WRITE(PSB_INT_ENABLE_R, regs->cdv.saveIER);
  302. REG_WRITE(PSB_INT_MASK_R, regs->cdv.saveIMR);
  303. /* Fix arbitration bug */
  304. cdv_errata(dev);
  305. drm_mode_config_reset(dev);
  306. list_for_each_entry(connector, &dev->mode_config.connector_list, head)
  307. connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
  308. /* Resume the modeset for every activated CRTC */
  309. drm_helper_resume_force_mode(dev);
  310. return 0;
  311. }
  312. static int cdv_power_down(struct drm_device *dev)
  313. {
  314. struct drm_psb_private *dev_priv = dev->dev_private;
  315. u32 pwr_cnt, pwr_mask, pwr_sts;
  316. int tries = 5;
  317. pwr_cnt = inl(dev_priv->apm_base + PSB_APM_CMD);
  318. pwr_cnt &= ~PSB_PWRGT_GFX_MASK;
  319. pwr_cnt |= PSB_PWRGT_GFX_OFF;
  320. pwr_mask = PSB_PWRGT_GFX_MASK;
  321. outl(pwr_cnt, dev_priv->apm_base + PSB_APM_CMD);
  322. while (tries--) {
  323. pwr_sts = inl(dev_priv->apm_base + PSB_APM_STS);
  324. if ((pwr_sts & pwr_mask) == PSB_PWRGT_GFX_D3)
  325. return 0;
  326. udelay(10);
  327. }
  328. return 0;
  329. }
  330. static int cdv_power_up(struct drm_device *dev)
  331. {
  332. struct drm_psb_private *dev_priv = dev->dev_private;
  333. u32 pwr_cnt, pwr_mask, pwr_sts;
  334. int tries = 5;
  335. pwr_cnt = inl(dev_priv->apm_base + PSB_APM_CMD);
  336. pwr_cnt &= ~PSB_PWRGT_GFX_MASK;
  337. pwr_cnt |= PSB_PWRGT_GFX_ON;
  338. pwr_mask = PSB_PWRGT_GFX_MASK;
  339. outl(pwr_cnt, dev_priv->apm_base + PSB_APM_CMD);
  340. while (tries--) {
  341. pwr_sts = inl(dev_priv->apm_base + PSB_APM_STS);
  342. if ((pwr_sts & pwr_mask) == PSB_PWRGT_GFX_D0)
  343. return 0;
  344. udelay(10);
  345. }
  346. return 0;
  347. }
  348. /* FIXME ? - shared with Poulsbo */
  349. static void cdv_get_core_freq(struct drm_device *dev)
  350. {
  351. uint32_t clock;
  352. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  353. struct drm_psb_private *dev_priv = dev->dev_private;
  354. pci_write_config_dword(pci_root, 0xD0, 0xD0050300);
  355. pci_read_config_dword(pci_root, 0xD4, &clock);
  356. pci_dev_put(pci_root);
  357. switch (clock & 0x07) {
  358. case 0:
  359. dev_priv->core_freq = 100;
  360. break;
  361. case 1:
  362. dev_priv->core_freq = 133;
  363. break;
  364. case 2:
  365. dev_priv->core_freq = 150;
  366. break;
  367. case 3:
  368. dev_priv->core_freq = 178;
  369. break;
  370. case 4:
  371. dev_priv->core_freq = 200;
  372. break;
  373. case 5:
  374. case 6:
  375. case 7:
  376. dev_priv->core_freq = 266;
  377. default:
  378. dev_priv->core_freq = 0;
  379. }
  380. }
  381. static int cdv_chip_setup(struct drm_device *dev)
  382. {
  383. cdv_get_core_freq(dev);
  384. gma_intel_opregion_init(dev);
  385. psb_intel_init_bios(dev);
  386. REG_WRITE(PORT_HOTPLUG_EN, 0);
  387. REG_WRITE(PORT_HOTPLUG_STAT, REG_READ(PORT_HOTPLUG_STAT));
  388. return 0;
  389. }
  390. /* CDV is much like Poulsbo but has MID like SGX offsets and PM */
  391. const struct psb_ops cdv_chip_ops = {
  392. .name = "GMA3600/3650",
  393. .accel_2d = 0,
  394. .pipes = 2,
  395. .crtcs = 2,
  396. .hdmi_mask = (1 << 0) | (1 << 1),
  397. .lvds_mask = (1 << 1),
  398. .sgx_offset = MRST_SGX_OFFSET,
  399. .chip_setup = cdv_chip_setup,
  400. .errata = cdv_errata,
  401. .crtc_helper = &cdv_intel_helper_funcs,
  402. .crtc_funcs = &cdv_intel_crtc_funcs,
  403. .output_init = cdv_output_init,
  404. #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
  405. .backlight_init = cdv_backlight_init,
  406. #endif
  407. .init_pm = cdv_init_pm,
  408. .save_regs = cdv_save_display_registers,
  409. .restore_regs = cdv_restore_display_registers,
  410. .power_down = cdv_power_down,
  411. .power_up = cdv_power_up,
  412. };