skge.c 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431
  1. /*
  2. * New driver for Marvell Yukon chipset and SysKonnect Gigabit
  3. * Ethernet adapters. Based on earlier sk98lin, e100 and
  4. * FreeBSD if_sk drivers.
  5. *
  6. * This driver intentionally does not support all the features
  7. * of the original driver such as link fail-over and link management because
  8. * those should be done at higher levels.
  9. *
  10. * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #include <linux/config.h>
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/pci.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/ip.h>
  36. #include <linux/delay.h>
  37. #include <linux/crc32.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/mii.h>
  40. #include <asm/irq.h>
  41. #include "skge.h"
  42. #define DRV_NAME "skge"
  43. #define DRV_VERSION "1.2"
  44. #define PFX DRV_NAME " "
  45. #define DEFAULT_TX_RING_SIZE 128
  46. #define DEFAULT_RX_RING_SIZE 512
  47. #define MAX_TX_RING_SIZE 1024
  48. #define MAX_RX_RING_SIZE 4096
  49. #define RX_COPY_THRESHOLD 128
  50. #define RX_BUF_SIZE 1536
  51. #define PHY_RETRIES 1000
  52. #define ETH_JUMBO_MTU 9000
  53. #define TX_WATCHDOG (5 * HZ)
  54. #define NAPI_WEIGHT 64
  55. #define BLINK_MS 250
  56. MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
  57. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  58. MODULE_LICENSE("GPL");
  59. MODULE_VERSION(DRV_VERSION);
  60. static const u32 default_msg
  61. = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
  62. | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
  63. static int debug = -1; /* defaults above */
  64. module_param(debug, int, 0);
  65. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  66. static const struct pci_device_id skge_id_table[] = {
  67. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
  68. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
  69. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
  70. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
  71. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T), },
  72. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
  73. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
  74. { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
  75. { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
  76. { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015, },
  77. { 0 }
  78. };
  79. MODULE_DEVICE_TABLE(pci, skge_id_table);
  80. static int skge_up(struct net_device *dev);
  81. static int skge_down(struct net_device *dev);
  82. static void skge_tx_clean(struct skge_port *skge);
  83. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  84. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  85. static void genesis_get_stats(struct skge_port *skge, u64 *data);
  86. static void yukon_get_stats(struct skge_port *skge, u64 *data);
  87. static void yukon_init(struct skge_hw *hw, int port);
  88. static void yukon_reset(struct skge_hw *hw, int port);
  89. static void genesis_mac_init(struct skge_hw *hw, int port);
  90. static void genesis_reset(struct skge_hw *hw, int port);
  91. static void genesis_link_up(struct skge_port *skge);
  92. /* Avoid conditionals by using array */
  93. static const int txqaddr[] = { Q_XA1, Q_XA2 };
  94. static const int rxqaddr[] = { Q_R1, Q_R2 };
  95. static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
  96. static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
  97. static const u32 portirqmask[] = { IS_PORT_1, IS_PORT_2 };
  98. static int skge_get_regs_len(struct net_device *dev)
  99. {
  100. return 0x4000;
  101. }
  102. /*
  103. * Returns copy of whole control register region
  104. * Note: skip RAM address register because accessing it will
  105. * cause bus hangs!
  106. */
  107. static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  108. void *p)
  109. {
  110. const struct skge_port *skge = netdev_priv(dev);
  111. const void __iomem *io = skge->hw->regs;
  112. regs->version = 1;
  113. memset(p, 0, regs->len);
  114. memcpy_fromio(p, io, B3_RAM_ADDR);
  115. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
  116. regs->len - B3_RI_WTO_R1);
  117. }
  118. /* Wake on Lan only supported on Yukon chips with rev 1 or above */
  119. static int wol_supported(const struct skge_hw *hw)
  120. {
  121. return !((hw->chip_id == CHIP_ID_GENESIS ||
  122. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)));
  123. }
  124. static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  125. {
  126. struct skge_port *skge = netdev_priv(dev);
  127. wol->supported = wol_supported(skge->hw) ? WAKE_MAGIC : 0;
  128. wol->wolopts = skge->wol ? WAKE_MAGIC : 0;
  129. }
  130. static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  131. {
  132. struct skge_port *skge = netdev_priv(dev);
  133. struct skge_hw *hw = skge->hw;
  134. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  135. return -EOPNOTSUPP;
  136. if (wol->wolopts == WAKE_MAGIC && !wol_supported(hw))
  137. return -EOPNOTSUPP;
  138. skge->wol = wol->wolopts == WAKE_MAGIC;
  139. if (skge->wol) {
  140. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  141. skge_write16(hw, WOL_CTRL_STAT,
  142. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  143. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  144. } else
  145. skge_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  146. return 0;
  147. }
  148. /* Determine supported/advertised modes based on hardware.
  149. * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
  150. */
  151. static u32 skge_supported_modes(const struct skge_hw *hw)
  152. {
  153. u32 supported;
  154. if (hw->copper) {
  155. supported = SUPPORTED_10baseT_Half
  156. | SUPPORTED_10baseT_Full
  157. | SUPPORTED_100baseT_Half
  158. | SUPPORTED_100baseT_Full
  159. | SUPPORTED_1000baseT_Half
  160. | SUPPORTED_1000baseT_Full
  161. | SUPPORTED_Autoneg| SUPPORTED_TP;
  162. if (hw->chip_id == CHIP_ID_GENESIS)
  163. supported &= ~(SUPPORTED_10baseT_Half
  164. | SUPPORTED_10baseT_Full
  165. | SUPPORTED_100baseT_Half
  166. | SUPPORTED_100baseT_Full);
  167. else if (hw->chip_id == CHIP_ID_YUKON)
  168. supported &= ~SUPPORTED_1000baseT_Half;
  169. } else
  170. supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  171. | SUPPORTED_Autoneg;
  172. return supported;
  173. }
  174. static int skge_get_settings(struct net_device *dev,
  175. struct ethtool_cmd *ecmd)
  176. {
  177. struct skge_port *skge = netdev_priv(dev);
  178. struct skge_hw *hw = skge->hw;
  179. ecmd->transceiver = XCVR_INTERNAL;
  180. ecmd->supported = skge_supported_modes(hw);
  181. if (hw->copper) {
  182. ecmd->port = PORT_TP;
  183. ecmd->phy_address = hw->phy_addr;
  184. } else
  185. ecmd->port = PORT_FIBRE;
  186. ecmd->advertising = skge->advertising;
  187. ecmd->autoneg = skge->autoneg;
  188. ecmd->speed = skge->speed;
  189. ecmd->duplex = skge->duplex;
  190. return 0;
  191. }
  192. static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  193. {
  194. struct skge_port *skge = netdev_priv(dev);
  195. const struct skge_hw *hw = skge->hw;
  196. u32 supported = skge_supported_modes(hw);
  197. if (ecmd->autoneg == AUTONEG_ENABLE) {
  198. ecmd->advertising = supported;
  199. skge->duplex = -1;
  200. skge->speed = -1;
  201. } else {
  202. u32 setting;
  203. switch (ecmd->speed) {
  204. case SPEED_1000:
  205. if (ecmd->duplex == DUPLEX_FULL)
  206. setting = SUPPORTED_1000baseT_Full;
  207. else if (ecmd->duplex == DUPLEX_HALF)
  208. setting = SUPPORTED_1000baseT_Half;
  209. else
  210. return -EINVAL;
  211. break;
  212. case SPEED_100:
  213. if (ecmd->duplex == DUPLEX_FULL)
  214. setting = SUPPORTED_100baseT_Full;
  215. else if (ecmd->duplex == DUPLEX_HALF)
  216. setting = SUPPORTED_100baseT_Half;
  217. else
  218. return -EINVAL;
  219. break;
  220. case SPEED_10:
  221. if (ecmd->duplex == DUPLEX_FULL)
  222. setting = SUPPORTED_10baseT_Full;
  223. else if (ecmd->duplex == DUPLEX_HALF)
  224. setting = SUPPORTED_10baseT_Half;
  225. else
  226. return -EINVAL;
  227. break;
  228. default:
  229. return -EINVAL;
  230. }
  231. if ((setting & supported) == 0)
  232. return -EINVAL;
  233. skge->speed = ecmd->speed;
  234. skge->duplex = ecmd->duplex;
  235. }
  236. skge->autoneg = ecmd->autoneg;
  237. skge->advertising = ecmd->advertising;
  238. if (netif_running(dev)) {
  239. skge_down(dev);
  240. skge_up(dev);
  241. }
  242. return (0);
  243. }
  244. static void skge_get_drvinfo(struct net_device *dev,
  245. struct ethtool_drvinfo *info)
  246. {
  247. struct skge_port *skge = netdev_priv(dev);
  248. strcpy(info->driver, DRV_NAME);
  249. strcpy(info->version, DRV_VERSION);
  250. strcpy(info->fw_version, "N/A");
  251. strcpy(info->bus_info, pci_name(skge->hw->pdev));
  252. }
  253. static const struct skge_stat {
  254. char name[ETH_GSTRING_LEN];
  255. u16 xmac_offset;
  256. u16 gma_offset;
  257. } skge_stats[] = {
  258. { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
  259. { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
  260. { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
  261. { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
  262. { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
  263. { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
  264. { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
  265. { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
  266. { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
  267. { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
  268. { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
  269. { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
  270. { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
  271. { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
  272. { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
  273. { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
  274. { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  275. { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
  276. { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
  277. { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  278. { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
  279. };
  280. static int skge_get_stats_count(struct net_device *dev)
  281. {
  282. return ARRAY_SIZE(skge_stats);
  283. }
  284. static void skge_get_ethtool_stats(struct net_device *dev,
  285. struct ethtool_stats *stats, u64 *data)
  286. {
  287. struct skge_port *skge = netdev_priv(dev);
  288. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  289. genesis_get_stats(skge, data);
  290. else
  291. yukon_get_stats(skge, data);
  292. }
  293. /* Use hardware MIB variables for critical path statistics and
  294. * transmit feedback not reported at interrupt.
  295. * Other errors are accounted for in interrupt handler.
  296. */
  297. static struct net_device_stats *skge_get_stats(struct net_device *dev)
  298. {
  299. struct skge_port *skge = netdev_priv(dev);
  300. u64 data[ARRAY_SIZE(skge_stats)];
  301. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  302. genesis_get_stats(skge, data);
  303. else
  304. yukon_get_stats(skge, data);
  305. skge->net_stats.tx_bytes = data[0];
  306. skge->net_stats.rx_bytes = data[1];
  307. skge->net_stats.tx_packets = data[2] + data[4] + data[6];
  308. skge->net_stats.rx_packets = data[3] + data[5] + data[7];
  309. skge->net_stats.multicast = data[5] + data[7];
  310. skge->net_stats.collisions = data[10];
  311. skge->net_stats.tx_aborted_errors = data[12];
  312. return &skge->net_stats;
  313. }
  314. static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  315. {
  316. int i;
  317. switch (stringset) {
  318. case ETH_SS_STATS:
  319. for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
  320. memcpy(data + i * ETH_GSTRING_LEN,
  321. skge_stats[i].name, ETH_GSTRING_LEN);
  322. break;
  323. }
  324. }
  325. static void skge_get_ring_param(struct net_device *dev,
  326. struct ethtool_ringparam *p)
  327. {
  328. struct skge_port *skge = netdev_priv(dev);
  329. p->rx_max_pending = MAX_RX_RING_SIZE;
  330. p->tx_max_pending = MAX_TX_RING_SIZE;
  331. p->rx_mini_max_pending = 0;
  332. p->rx_jumbo_max_pending = 0;
  333. p->rx_pending = skge->rx_ring.count;
  334. p->tx_pending = skge->tx_ring.count;
  335. p->rx_mini_pending = 0;
  336. p->rx_jumbo_pending = 0;
  337. }
  338. static int skge_set_ring_param(struct net_device *dev,
  339. struct ethtool_ringparam *p)
  340. {
  341. struct skge_port *skge = netdev_priv(dev);
  342. if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
  343. p->tx_pending == 0 || p->tx_pending > MAX_TX_RING_SIZE)
  344. return -EINVAL;
  345. skge->rx_ring.count = p->rx_pending;
  346. skge->tx_ring.count = p->tx_pending;
  347. if (netif_running(dev)) {
  348. skge_down(dev);
  349. skge_up(dev);
  350. }
  351. return 0;
  352. }
  353. static u32 skge_get_msglevel(struct net_device *netdev)
  354. {
  355. struct skge_port *skge = netdev_priv(netdev);
  356. return skge->msg_enable;
  357. }
  358. static void skge_set_msglevel(struct net_device *netdev, u32 value)
  359. {
  360. struct skge_port *skge = netdev_priv(netdev);
  361. skge->msg_enable = value;
  362. }
  363. static int skge_nway_reset(struct net_device *dev)
  364. {
  365. struct skge_port *skge = netdev_priv(dev);
  366. struct skge_hw *hw = skge->hw;
  367. int port = skge->port;
  368. if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
  369. return -EINVAL;
  370. spin_lock_bh(&hw->phy_lock);
  371. if (hw->chip_id == CHIP_ID_GENESIS) {
  372. genesis_reset(hw, port);
  373. genesis_mac_init(hw, port);
  374. } else {
  375. yukon_reset(hw, port);
  376. yukon_init(hw, port);
  377. }
  378. spin_unlock_bh(&hw->phy_lock);
  379. return 0;
  380. }
  381. static int skge_set_sg(struct net_device *dev, u32 data)
  382. {
  383. struct skge_port *skge = netdev_priv(dev);
  384. struct skge_hw *hw = skge->hw;
  385. if (hw->chip_id == CHIP_ID_GENESIS && data)
  386. return -EOPNOTSUPP;
  387. return ethtool_op_set_sg(dev, data);
  388. }
  389. static int skge_set_tx_csum(struct net_device *dev, u32 data)
  390. {
  391. struct skge_port *skge = netdev_priv(dev);
  392. struct skge_hw *hw = skge->hw;
  393. if (hw->chip_id == CHIP_ID_GENESIS && data)
  394. return -EOPNOTSUPP;
  395. return ethtool_op_set_tx_csum(dev, data);
  396. }
  397. static u32 skge_get_rx_csum(struct net_device *dev)
  398. {
  399. struct skge_port *skge = netdev_priv(dev);
  400. return skge->rx_csum;
  401. }
  402. /* Only Yukon supports checksum offload. */
  403. static int skge_set_rx_csum(struct net_device *dev, u32 data)
  404. {
  405. struct skge_port *skge = netdev_priv(dev);
  406. if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
  407. return -EOPNOTSUPP;
  408. skge->rx_csum = data;
  409. return 0;
  410. }
  411. static void skge_get_pauseparam(struct net_device *dev,
  412. struct ethtool_pauseparam *ecmd)
  413. {
  414. struct skge_port *skge = netdev_priv(dev);
  415. ecmd->tx_pause = (skge->flow_control == FLOW_MODE_LOC_SEND)
  416. || (skge->flow_control == FLOW_MODE_SYMMETRIC);
  417. ecmd->rx_pause = (skge->flow_control == FLOW_MODE_REM_SEND)
  418. || (skge->flow_control == FLOW_MODE_SYMMETRIC);
  419. ecmd->autoneg = skge->autoneg;
  420. }
  421. static int skge_set_pauseparam(struct net_device *dev,
  422. struct ethtool_pauseparam *ecmd)
  423. {
  424. struct skge_port *skge = netdev_priv(dev);
  425. skge->autoneg = ecmd->autoneg;
  426. if (ecmd->rx_pause && ecmd->tx_pause)
  427. skge->flow_control = FLOW_MODE_SYMMETRIC;
  428. else if (ecmd->rx_pause && !ecmd->tx_pause)
  429. skge->flow_control = FLOW_MODE_REM_SEND;
  430. else if (!ecmd->rx_pause && ecmd->tx_pause)
  431. skge->flow_control = FLOW_MODE_LOC_SEND;
  432. else
  433. skge->flow_control = FLOW_MODE_NONE;
  434. if (netif_running(dev)) {
  435. skge_down(dev);
  436. skge_up(dev);
  437. }
  438. return 0;
  439. }
  440. /* Chip internal frequency for clock calculations */
  441. static inline u32 hwkhz(const struct skge_hw *hw)
  442. {
  443. if (hw->chip_id == CHIP_ID_GENESIS)
  444. return 53215; /* or: 53.125 MHz */
  445. else
  446. return 78215; /* or: 78.125 MHz */
  447. }
  448. /* Chip HZ to microseconds */
  449. static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
  450. {
  451. return (ticks * 1000) / hwkhz(hw);
  452. }
  453. /* Microseconds to chip HZ */
  454. static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
  455. {
  456. return hwkhz(hw) * usec / 1000;
  457. }
  458. static int skge_get_coalesce(struct net_device *dev,
  459. struct ethtool_coalesce *ecmd)
  460. {
  461. struct skge_port *skge = netdev_priv(dev);
  462. struct skge_hw *hw = skge->hw;
  463. int port = skge->port;
  464. ecmd->rx_coalesce_usecs = 0;
  465. ecmd->tx_coalesce_usecs = 0;
  466. if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
  467. u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
  468. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  469. if (msk & rxirqmask[port])
  470. ecmd->rx_coalesce_usecs = delay;
  471. if (msk & txirqmask[port])
  472. ecmd->tx_coalesce_usecs = delay;
  473. }
  474. return 0;
  475. }
  476. /* Note: interrupt timer is per board, but can turn on/off per port */
  477. static int skge_set_coalesce(struct net_device *dev,
  478. struct ethtool_coalesce *ecmd)
  479. {
  480. struct skge_port *skge = netdev_priv(dev);
  481. struct skge_hw *hw = skge->hw;
  482. int port = skge->port;
  483. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  484. u32 delay = 25;
  485. if (ecmd->rx_coalesce_usecs == 0)
  486. msk &= ~rxirqmask[port];
  487. else if (ecmd->rx_coalesce_usecs < 25 ||
  488. ecmd->rx_coalesce_usecs > 33333)
  489. return -EINVAL;
  490. else {
  491. msk |= rxirqmask[port];
  492. delay = ecmd->rx_coalesce_usecs;
  493. }
  494. if (ecmd->tx_coalesce_usecs == 0)
  495. msk &= ~txirqmask[port];
  496. else if (ecmd->tx_coalesce_usecs < 25 ||
  497. ecmd->tx_coalesce_usecs > 33333)
  498. return -EINVAL;
  499. else {
  500. msk |= txirqmask[port];
  501. delay = min(delay, ecmd->rx_coalesce_usecs);
  502. }
  503. skge_write32(hw, B2_IRQM_MSK, msk);
  504. if (msk == 0)
  505. skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
  506. else {
  507. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
  508. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  509. }
  510. return 0;
  511. }
  512. enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
  513. static void skge_led(struct skge_port *skge, enum led_mode mode)
  514. {
  515. struct skge_hw *hw = skge->hw;
  516. int port = skge->port;
  517. spin_lock_bh(&hw->phy_lock);
  518. if (hw->chip_id == CHIP_ID_GENESIS) {
  519. switch (mode) {
  520. case LED_MODE_OFF:
  521. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
  522. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  523. skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
  524. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
  525. break;
  526. case LED_MODE_ON:
  527. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
  528. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
  529. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  530. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  531. break;
  532. case LED_MODE_TST:
  533. skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
  534. skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
  535. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  536. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
  537. break;
  538. }
  539. } else {
  540. switch (mode) {
  541. case LED_MODE_OFF:
  542. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  543. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  544. PHY_M_LED_MO_DUP(MO_LED_OFF) |
  545. PHY_M_LED_MO_10(MO_LED_OFF) |
  546. PHY_M_LED_MO_100(MO_LED_OFF) |
  547. PHY_M_LED_MO_1000(MO_LED_OFF) |
  548. PHY_M_LED_MO_RX(MO_LED_OFF));
  549. break;
  550. case LED_MODE_ON:
  551. gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
  552. PHY_M_LED_PULS_DUR(PULS_170MS) |
  553. PHY_M_LED_BLINK_RT(BLINK_84MS) |
  554. PHY_M_LEDC_TX_CTRL |
  555. PHY_M_LEDC_DP_CTRL);
  556. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  557. PHY_M_LED_MO_RX(MO_LED_OFF) |
  558. (skge->speed == SPEED_100 ?
  559. PHY_M_LED_MO_100(MO_LED_ON) : 0));
  560. break;
  561. case LED_MODE_TST:
  562. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  563. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  564. PHY_M_LED_MO_DUP(MO_LED_ON) |
  565. PHY_M_LED_MO_10(MO_LED_ON) |
  566. PHY_M_LED_MO_100(MO_LED_ON) |
  567. PHY_M_LED_MO_1000(MO_LED_ON) |
  568. PHY_M_LED_MO_RX(MO_LED_ON));
  569. }
  570. }
  571. spin_unlock_bh(&hw->phy_lock);
  572. }
  573. /* blink LED's for finding board */
  574. static int skge_phys_id(struct net_device *dev, u32 data)
  575. {
  576. struct skge_port *skge = netdev_priv(dev);
  577. unsigned long ms;
  578. enum led_mode mode = LED_MODE_TST;
  579. if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
  580. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
  581. else
  582. ms = data * 1000;
  583. while (ms > 0) {
  584. skge_led(skge, mode);
  585. mode ^= LED_MODE_TST;
  586. if (msleep_interruptible(BLINK_MS))
  587. break;
  588. ms -= BLINK_MS;
  589. }
  590. /* back to regular LED state */
  591. skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
  592. return 0;
  593. }
  594. static struct ethtool_ops skge_ethtool_ops = {
  595. .get_settings = skge_get_settings,
  596. .set_settings = skge_set_settings,
  597. .get_drvinfo = skge_get_drvinfo,
  598. .get_regs_len = skge_get_regs_len,
  599. .get_regs = skge_get_regs,
  600. .get_wol = skge_get_wol,
  601. .set_wol = skge_set_wol,
  602. .get_msglevel = skge_get_msglevel,
  603. .set_msglevel = skge_set_msglevel,
  604. .nway_reset = skge_nway_reset,
  605. .get_link = ethtool_op_get_link,
  606. .get_ringparam = skge_get_ring_param,
  607. .set_ringparam = skge_set_ring_param,
  608. .get_pauseparam = skge_get_pauseparam,
  609. .set_pauseparam = skge_set_pauseparam,
  610. .get_coalesce = skge_get_coalesce,
  611. .set_coalesce = skge_set_coalesce,
  612. .get_sg = ethtool_op_get_sg,
  613. .set_sg = skge_set_sg,
  614. .get_tx_csum = ethtool_op_get_tx_csum,
  615. .set_tx_csum = skge_set_tx_csum,
  616. .get_rx_csum = skge_get_rx_csum,
  617. .set_rx_csum = skge_set_rx_csum,
  618. .get_strings = skge_get_strings,
  619. .phys_id = skge_phys_id,
  620. .get_stats_count = skge_get_stats_count,
  621. .get_ethtool_stats = skge_get_ethtool_stats,
  622. .get_perm_addr = ethtool_op_get_perm_addr,
  623. };
  624. /*
  625. * Allocate ring elements and chain them together
  626. * One-to-one association of board descriptors with ring elements
  627. */
  628. static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u64 base)
  629. {
  630. struct skge_tx_desc *d;
  631. struct skge_element *e;
  632. int i;
  633. ring->start = kmalloc(sizeof(*e)*ring->count, GFP_KERNEL);
  634. if (!ring->start)
  635. return -ENOMEM;
  636. for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
  637. e->desc = d;
  638. e->skb = NULL;
  639. if (i == ring->count - 1) {
  640. e->next = ring->start;
  641. d->next_offset = base;
  642. } else {
  643. e->next = e + 1;
  644. d->next_offset = base + (i+1) * sizeof(*d);
  645. }
  646. }
  647. ring->to_use = ring->to_clean = ring->start;
  648. return 0;
  649. }
  650. /* Allocate and setup a new buffer for receiving */
  651. static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
  652. struct sk_buff *skb, unsigned int bufsize)
  653. {
  654. struct skge_rx_desc *rd = e->desc;
  655. u64 map;
  656. map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
  657. PCI_DMA_FROMDEVICE);
  658. rd->dma_lo = map;
  659. rd->dma_hi = map >> 32;
  660. e->skb = skb;
  661. rd->csum1_start = ETH_HLEN;
  662. rd->csum2_start = ETH_HLEN;
  663. rd->csum1 = 0;
  664. rd->csum2 = 0;
  665. wmb();
  666. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
  667. pci_unmap_addr_set(e, mapaddr, map);
  668. pci_unmap_len_set(e, maplen, bufsize);
  669. }
  670. /* Resume receiving using existing skb,
  671. * Note: DMA address is not changed by chip.
  672. * MTU not changed while receiver active.
  673. */
  674. static void skge_rx_reuse(struct skge_element *e, unsigned int size)
  675. {
  676. struct skge_rx_desc *rd = e->desc;
  677. rd->csum2 = 0;
  678. rd->csum2_start = ETH_HLEN;
  679. wmb();
  680. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
  681. }
  682. /* Free all buffers in receive ring, assumes receiver stopped */
  683. static void skge_rx_clean(struct skge_port *skge)
  684. {
  685. struct skge_hw *hw = skge->hw;
  686. struct skge_ring *ring = &skge->rx_ring;
  687. struct skge_element *e;
  688. e = ring->start;
  689. do {
  690. struct skge_rx_desc *rd = e->desc;
  691. rd->control = 0;
  692. if (e->skb) {
  693. pci_unmap_single(hw->pdev,
  694. pci_unmap_addr(e, mapaddr),
  695. pci_unmap_len(e, maplen),
  696. PCI_DMA_FROMDEVICE);
  697. dev_kfree_skb(e->skb);
  698. e->skb = NULL;
  699. }
  700. } while ((e = e->next) != ring->start);
  701. }
  702. /* Allocate buffers for receive ring
  703. * For receive: to_clean is next received frame.
  704. */
  705. static int skge_rx_fill(struct skge_port *skge)
  706. {
  707. struct skge_ring *ring = &skge->rx_ring;
  708. struct skge_element *e;
  709. e = ring->start;
  710. do {
  711. struct sk_buff *skb;
  712. skb = dev_alloc_skb(skge->rx_buf_size + NET_IP_ALIGN);
  713. if (!skb)
  714. return -ENOMEM;
  715. skb_reserve(skb, NET_IP_ALIGN);
  716. skge_rx_setup(skge, e, skb, skge->rx_buf_size);
  717. } while ( (e = e->next) != ring->start);
  718. ring->to_clean = ring->start;
  719. return 0;
  720. }
  721. static void skge_link_up(struct skge_port *skge)
  722. {
  723. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
  724. LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
  725. netif_carrier_on(skge->netdev);
  726. if (skge->tx_avail > MAX_SKB_FRAGS + 1)
  727. netif_wake_queue(skge->netdev);
  728. if (netif_msg_link(skge))
  729. printk(KERN_INFO PFX
  730. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  731. skge->netdev->name, skge->speed,
  732. skge->duplex == DUPLEX_FULL ? "full" : "half",
  733. (skge->flow_control == FLOW_MODE_NONE) ? "none" :
  734. (skge->flow_control == FLOW_MODE_LOC_SEND) ? "tx only" :
  735. (skge->flow_control == FLOW_MODE_REM_SEND) ? "rx only" :
  736. (skge->flow_control == FLOW_MODE_SYMMETRIC) ? "tx and rx" :
  737. "unknown");
  738. }
  739. static void skge_link_down(struct skge_port *skge)
  740. {
  741. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  742. netif_carrier_off(skge->netdev);
  743. netif_stop_queue(skge->netdev);
  744. if (netif_msg_link(skge))
  745. printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
  746. }
  747. static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  748. {
  749. int i;
  750. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  751. xm_read16(hw, port, XM_PHY_DATA);
  752. /* Need to wait for external PHY */
  753. for (i = 0; i < PHY_RETRIES; i++) {
  754. udelay(1);
  755. if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
  756. goto ready;
  757. }
  758. return -ETIMEDOUT;
  759. ready:
  760. *val = xm_read16(hw, port, XM_PHY_DATA);
  761. return 0;
  762. }
  763. static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
  764. {
  765. u16 v = 0;
  766. if (__xm_phy_read(hw, port, reg, &v))
  767. printk(KERN_WARNING PFX "%s: phy read timed out\n",
  768. hw->dev[port]->name);
  769. return v;
  770. }
  771. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  772. {
  773. int i;
  774. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  775. for (i = 0; i < PHY_RETRIES; i++) {
  776. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  777. goto ready;
  778. udelay(1);
  779. }
  780. return -EIO;
  781. ready:
  782. xm_write16(hw, port, XM_PHY_DATA, val);
  783. return 0;
  784. }
  785. static void genesis_init(struct skge_hw *hw)
  786. {
  787. /* set blink source counter */
  788. skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
  789. skge_write8(hw, B2_BSC_CTRL, BSC_START);
  790. /* configure mac arbiter */
  791. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  792. /* configure mac arbiter timeout values */
  793. skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
  794. skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
  795. skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
  796. skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
  797. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  798. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  799. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  800. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  801. /* configure packet arbiter timeout */
  802. skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
  803. skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
  804. skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
  805. skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
  806. skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
  807. }
  808. static void genesis_reset(struct skge_hw *hw, int port)
  809. {
  810. const u8 zero[8] = { 0 };
  811. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  812. /* reset the statistics module */
  813. xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
  814. xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
  815. xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
  816. xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
  817. xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
  818. /* disable Broadcom PHY IRQ */
  819. xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
  820. xm_outhash(hw, port, XM_HSM, zero);
  821. }
  822. /* Convert mode to MII values */
  823. static const u16 phy_pause_map[] = {
  824. [FLOW_MODE_NONE] = 0,
  825. [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
  826. [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
  827. [FLOW_MODE_REM_SEND] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
  828. };
  829. /* Check status of Broadcom phy link */
  830. static void bcom_check_link(struct skge_hw *hw, int port)
  831. {
  832. struct net_device *dev = hw->dev[port];
  833. struct skge_port *skge = netdev_priv(dev);
  834. u16 status;
  835. /* read twice because of latch */
  836. (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
  837. status = xm_phy_read(hw, port, PHY_BCOM_STAT);
  838. if ((status & PHY_ST_LSYNC) == 0) {
  839. u16 cmd = xm_read16(hw, port, XM_MMU_CMD);
  840. cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  841. xm_write16(hw, port, XM_MMU_CMD, cmd);
  842. /* dummy read to ensure writing */
  843. (void) xm_read16(hw, port, XM_MMU_CMD);
  844. if (netif_carrier_ok(dev))
  845. skge_link_down(skge);
  846. } else {
  847. if (skge->autoneg == AUTONEG_ENABLE &&
  848. (status & PHY_ST_AN_OVER)) {
  849. u16 lpa = xm_phy_read(hw, port, PHY_BCOM_AUNE_LP);
  850. u16 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
  851. if (lpa & PHY_B_AN_RF) {
  852. printk(KERN_NOTICE PFX "%s: remote fault\n",
  853. dev->name);
  854. return;
  855. }
  856. /* Check Duplex mismatch */
  857. switch (aux & PHY_B_AS_AN_RES_MSK) {
  858. case PHY_B_RES_1000FD:
  859. skge->duplex = DUPLEX_FULL;
  860. break;
  861. case PHY_B_RES_1000HD:
  862. skge->duplex = DUPLEX_HALF;
  863. break;
  864. default:
  865. printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
  866. dev->name);
  867. return;
  868. }
  869. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  870. switch (aux & PHY_B_AS_PAUSE_MSK) {
  871. case PHY_B_AS_PAUSE_MSK:
  872. skge->flow_control = FLOW_MODE_SYMMETRIC;
  873. break;
  874. case PHY_B_AS_PRR:
  875. skge->flow_control = FLOW_MODE_REM_SEND;
  876. break;
  877. case PHY_B_AS_PRT:
  878. skge->flow_control = FLOW_MODE_LOC_SEND;
  879. break;
  880. default:
  881. skge->flow_control = FLOW_MODE_NONE;
  882. }
  883. skge->speed = SPEED_1000;
  884. }
  885. if (!netif_carrier_ok(dev))
  886. genesis_link_up(skge);
  887. }
  888. }
  889. /* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
  890. * Phy on for 100 or 10Mbit operation
  891. */
  892. static void bcom_phy_init(struct skge_port *skge, int jumbo)
  893. {
  894. struct skge_hw *hw = skge->hw;
  895. int port = skge->port;
  896. int i;
  897. u16 id1, r, ext, ctl;
  898. /* magic workaround patterns for Broadcom */
  899. static const struct {
  900. u16 reg;
  901. u16 val;
  902. } A1hack[] = {
  903. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
  904. { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
  905. { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
  906. { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
  907. }, C0hack[] = {
  908. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
  909. { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
  910. };
  911. /* read Id from external PHY (all have the same address) */
  912. id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
  913. /* Optimize MDIO transfer by suppressing preamble. */
  914. r = xm_read16(hw, port, XM_MMU_CMD);
  915. r |= XM_MMU_NO_PRE;
  916. xm_write16(hw, port, XM_MMU_CMD,r);
  917. switch (id1) {
  918. case PHY_BCOM_ID1_C0:
  919. /*
  920. * Workaround BCOM Errata for the C0 type.
  921. * Write magic patterns to reserved registers.
  922. */
  923. for (i = 0; i < ARRAY_SIZE(C0hack); i++)
  924. xm_phy_write(hw, port,
  925. C0hack[i].reg, C0hack[i].val);
  926. break;
  927. case PHY_BCOM_ID1_A1:
  928. /*
  929. * Workaround BCOM Errata for the A1 type.
  930. * Write magic patterns to reserved registers.
  931. */
  932. for (i = 0; i < ARRAY_SIZE(A1hack); i++)
  933. xm_phy_write(hw, port,
  934. A1hack[i].reg, A1hack[i].val);
  935. break;
  936. }
  937. /*
  938. * Workaround BCOM Errata (#10523) for all BCom PHYs.
  939. * Disable Power Management after reset.
  940. */
  941. r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
  942. r |= PHY_B_AC_DIS_PM;
  943. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
  944. /* Dummy read */
  945. xm_read16(hw, port, XM_ISRC);
  946. ext = PHY_B_PEC_EN_LTR; /* enable tx led */
  947. ctl = PHY_CT_SP1000; /* always 1000mbit */
  948. if (skge->autoneg == AUTONEG_ENABLE) {
  949. /*
  950. * Workaround BCOM Errata #1 for the C5 type.
  951. * 1000Base-T Link Acquisition Failure in Slave Mode
  952. * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
  953. */
  954. u16 adv = PHY_B_1000C_RD;
  955. if (skge->advertising & ADVERTISED_1000baseT_Half)
  956. adv |= PHY_B_1000C_AHD;
  957. if (skge->advertising & ADVERTISED_1000baseT_Full)
  958. adv |= PHY_B_1000C_AFD;
  959. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
  960. ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  961. } else {
  962. if (skge->duplex == DUPLEX_FULL)
  963. ctl |= PHY_CT_DUP_MD;
  964. /* Force to slave */
  965. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
  966. }
  967. /* Set autonegotiation pause parameters */
  968. xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
  969. phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
  970. /* Handle Jumbo frames */
  971. if (jumbo) {
  972. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  973. PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
  974. ext |= PHY_B_PEC_HIGH_LA;
  975. }
  976. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
  977. xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
  978. /* Use link status change interrupt */
  979. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  980. bcom_check_link(hw, port);
  981. }
  982. static void genesis_mac_init(struct skge_hw *hw, int port)
  983. {
  984. struct net_device *dev = hw->dev[port];
  985. struct skge_port *skge = netdev_priv(dev);
  986. int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
  987. int i;
  988. u32 r;
  989. const u8 zero[6] = { 0 };
  990. /* Clear MIB counters */
  991. xm_write16(hw, port, XM_STAT_CMD,
  992. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  993. /* Clear two times according to Errata #3 */
  994. xm_write16(hw, port, XM_STAT_CMD,
  995. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  996. /* Unreset the XMAC. */
  997. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  998. /*
  999. * Perform additional initialization for external PHYs,
  1000. * namely for the 1000baseTX cards that use the XMAC's
  1001. * GMII mode.
  1002. */
  1003. /* Take external Phy out of reset */
  1004. r = skge_read32(hw, B2_GP_IO);
  1005. if (port == 0)
  1006. r |= GP_DIR_0|GP_IO_0;
  1007. else
  1008. r |= GP_DIR_2|GP_IO_2;
  1009. skge_write32(hw, B2_GP_IO, r);
  1010. skge_read32(hw, B2_GP_IO);
  1011. /* Enable GMII interface */
  1012. xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
  1013. bcom_phy_init(skge, jumbo);
  1014. /* Set Station Address */
  1015. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  1016. /* We don't use match addresses so clear */
  1017. for (i = 1; i < 16; i++)
  1018. xm_outaddr(hw, port, XM_EXM(i), zero);
  1019. /* configure Rx High Water Mark (XM_RX_HI_WM) */
  1020. xm_write16(hw, port, XM_RX_HI_WM, 1450);
  1021. /* We don't need the FCS appended to the packet. */
  1022. r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
  1023. if (jumbo)
  1024. r |= XM_RX_BIG_PK_OK;
  1025. if (skge->duplex == DUPLEX_HALF) {
  1026. /*
  1027. * If in manual half duplex mode the other side might be in
  1028. * full duplex mode, so ignore if a carrier extension is not seen
  1029. * on frames received
  1030. */
  1031. r |= XM_RX_DIS_CEXT;
  1032. }
  1033. xm_write16(hw, port, XM_RX_CMD, r);
  1034. /* We want short frames padded to 60 bytes. */
  1035. xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
  1036. /*
  1037. * Bump up the transmit threshold. This helps hold off transmit
  1038. * underruns when we're blasting traffic from both ports at once.
  1039. */
  1040. xm_write16(hw, port, XM_TX_THR, 512);
  1041. /*
  1042. * Enable the reception of all error frames. This is is
  1043. * a necessary evil due to the design of the XMAC. The
  1044. * XMAC's receive FIFO is only 8K in size, however jumbo
  1045. * frames can be up to 9000 bytes in length. When bad
  1046. * frame filtering is enabled, the XMAC's RX FIFO operates
  1047. * in 'store and forward' mode. For this to work, the
  1048. * entire frame has to fit into the FIFO, but that means
  1049. * that jumbo frames larger than 8192 bytes will be
  1050. * truncated. Disabling all bad frame filtering causes
  1051. * the RX FIFO to operate in streaming mode, in which
  1052. * case the XMAC will start transferring frames out of the
  1053. * RX FIFO as soon as the FIFO threshold is reached.
  1054. */
  1055. xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
  1056. /*
  1057. * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
  1058. * - Enable all bits excepting 'Octets Rx OK Low CntOv'
  1059. * and 'Octets Rx OK Hi Cnt Ov'.
  1060. */
  1061. xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
  1062. /*
  1063. * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
  1064. * - Enable all bits excepting 'Octets Tx OK Low CntOv'
  1065. * and 'Octets Tx OK Hi Cnt Ov'.
  1066. */
  1067. xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
  1068. /* Configure MAC arbiter */
  1069. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  1070. /* configure timeout values */
  1071. skge_write8(hw, B3_MA_TOINI_RX1, 72);
  1072. skge_write8(hw, B3_MA_TOINI_RX2, 72);
  1073. skge_write8(hw, B3_MA_TOINI_TX1, 72);
  1074. skge_write8(hw, B3_MA_TOINI_TX2, 72);
  1075. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  1076. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  1077. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  1078. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  1079. /* Configure Rx MAC FIFO */
  1080. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
  1081. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
  1082. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
  1083. /* Configure Tx MAC FIFO */
  1084. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
  1085. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
  1086. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
  1087. if (jumbo) {
  1088. /* Enable frame flushing if jumbo frames used */
  1089. skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
  1090. } else {
  1091. /* enable timeout timers if normal frames */
  1092. skge_write16(hw, B3_PA_CTRL,
  1093. (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
  1094. }
  1095. }
  1096. static void genesis_stop(struct skge_port *skge)
  1097. {
  1098. struct skge_hw *hw = skge->hw;
  1099. int port = skge->port;
  1100. u32 reg;
  1101. genesis_reset(hw, port);
  1102. /* Clear Tx packet arbiter timeout IRQ */
  1103. skge_write16(hw, B3_PA_CTRL,
  1104. port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
  1105. /*
  1106. * If the transfer sticks at the MAC the STOP command will not
  1107. * terminate if we don't flush the XMAC's transmit FIFO !
  1108. */
  1109. xm_write32(hw, port, XM_MODE,
  1110. xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
  1111. /* Reset the MAC */
  1112. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
  1113. /* For external PHYs there must be special handling */
  1114. reg = skge_read32(hw, B2_GP_IO);
  1115. if (port == 0) {
  1116. reg |= GP_DIR_0;
  1117. reg &= ~GP_IO_0;
  1118. } else {
  1119. reg |= GP_DIR_2;
  1120. reg &= ~GP_IO_2;
  1121. }
  1122. skge_write32(hw, B2_GP_IO, reg);
  1123. skge_read32(hw, B2_GP_IO);
  1124. xm_write16(hw, port, XM_MMU_CMD,
  1125. xm_read16(hw, port, XM_MMU_CMD)
  1126. & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  1127. xm_read16(hw, port, XM_MMU_CMD);
  1128. }
  1129. static void genesis_get_stats(struct skge_port *skge, u64 *data)
  1130. {
  1131. struct skge_hw *hw = skge->hw;
  1132. int port = skge->port;
  1133. int i;
  1134. unsigned long timeout = jiffies + HZ;
  1135. xm_write16(hw, port,
  1136. XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
  1137. /* wait for update to complete */
  1138. while (xm_read16(hw, port, XM_STAT_CMD)
  1139. & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
  1140. if (time_after(jiffies, timeout))
  1141. break;
  1142. udelay(10);
  1143. }
  1144. /* special case for 64 bit octet counter */
  1145. data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
  1146. | xm_read32(hw, port, XM_TXO_OK_LO);
  1147. data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
  1148. | xm_read32(hw, port, XM_RXO_OK_LO);
  1149. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1150. data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
  1151. }
  1152. static void genesis_mac_intr(struct skge_hw *hw, int port)
  1153. {
  1154. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1155. u16 status = xm_read16(hw, port, XM_ISRC);
  1156. if (netif_msg_intr(skge))
  1157. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1158. skge->netdev->name, status);
  1159. if (status & XM_IS_TXF_UR) {
  1160. xm_write32(hw, port, XM_MODE, XM_MD_FTF);
  1161. ++skge->net_stats.tx_fifo_errors;
  1162. }
  1163. if (status & XM_IS_RXF_OV) {
  1164. xm_write32(hw, port, XM_MODE, XM_MD_FRF);
  1165. ++skge->net_stats.rx_fifo_errors;
  1166. }
  1167. }
  1168. static void genesis_link_up(struct skge_port *skge)
  1169. {
  1170. struct skge_hw *hw = skge->hw;
  1171. int port = skge->port;
  1172. u16 cmd;
  1173. u32 mode, msk;
  1174. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1175. /*
  1176. * enabling pause frame reception is required for 1000BT
  1177. * because the XMAC is not reset if the link is going down
  1178. */
  1179. if (skge->flow_control == FLOW_MODE_NONE ||
  1180. skge->flow_control == FLOW_MODE_LOC_SEND)
  1181. /* Disable Pause Frame Reception */
  1182. cmd |= XM_MMU_IGN_PF;
  1183. else
  1184. /* Enable Pause Frame Reception */
  1185. cmd &= ~XM_MMU_IGN_PF;
  1186. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1187. mode = xm_read32(hw, port, XM_MODE);
  1188. if (skge->flow_control == FLOW_MODE_SYMMETRIC ||
  1189. skge->flow_control == FLOW_MODE_LOC_SEND) {
  1190. /*
  1191. * Configure Pause Frame Generation
  1192. * Use internal and external Pause Frame Generation.
  1193. * Sending pause frames is edge triggered.
  1194. * Send a Pause frame with the maximum pause time if
  1195. * internal oder external FIFO full condition occurs.
  1196. * Send a zero pause time frame to re-start transmission.
  1197. */
  1198. /* XM_PAUSE_DA = '010000C28001' (default) */
  1199. /* XM_MAC_PTIME = 0xffff (maximum) */
  1200. /* remember this value is defined in big endian (!) */
  1201. xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
  1202. mode |= XM_PAUSE_MODE;
  1203. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
  1204. } else {
  1205. /*
  1206. * disable pause frame generation is required for 1000BT
  1207. * because the XMAC is not reset if the link is going down
  1208. */
  1209. /* Disable Pause Mode in Mode Register */
  1210. mode &= ~XM_PAUSE_MODE;
  1211. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
  1212. }
  1213. xm_write32(hw, port, XM_MODE, mode);
  1214. msk = XM_DEF_MSK;
  1215. /* disable GP0 interrupt bit for external Phy */
  1216. msk |= XM_IS_INP_ASS;
  1217. xm_write16(hw, port, XM_IMSK, msk);
  1218. xm_read16(hw, port, XM_ISRC);
  1219. /* get MMU Command Reg. */
  1220. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1221. if (skge->duplex == DUPLEX_FULL)
  1222. cmd |= XM_MMU_GMII_FD;
  1223. /*
  1224. * Workaround BCOM Errata (#10523) for all BCom Phys
  1225. * Enable Power Management after link up
  1226. */
  1227. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1228. xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
  1229. & ~PHY_B_AC_DIS_PM);
  1230. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1231. /* enable Rx/Tx */
  1232. xm_write16(hw, port, XM_MMU_CMD,
  1233. cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1234. skge_link_up(skge);
  1235. }
  1236. static inline void bcom_phy_intr(struct skge_port *skge)
  1237. {
  1238. struct skge_hw *hw = skge->hw;
  1239. int port = skge->port;
  1240. u16 isrc;
  1241. isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
  1242. if (netif_msg_intr(skge))
  1243. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
  1244. skge->netdev->name, isrc);
  1245. if (isrc & PHY_B_IS_PSE)
  1246. printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
  1247. hw->dev[port]->name);
  1248. /* Workaround BCom Errata:
  1249. * enable and disable loopback mode if "NO HCD" occurs.
  1250. */
  1251. if (isrc & PHY_B_IS_NO_HDCL) {
  1252. u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
  1253. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1254. ctrl | PHY_CT_LOOP);
  1255. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1256. ctrl & ~PHY_CT_LOOP);
  1257. }
  1258. if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
  1259. bcom_check_link(hw, port);
  1260. }
  1261. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  1262. {
  1263. int i;
  1264. gma_write16(hw, port, GM_SMI_DATA, val);
  1265. gma_write16(hw, port, GM_SMI_CTRL,
  1266. GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
  1267. for (i = 0; i < PHY_RETRIES; i++) {
  1268. udelay(1);
  1269. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  1270. return 0;
  1271. }
  1272. printk(KERN_WARNING PFX "%s: phy write timeout\n",
  1273. hw->dev[port]->name);
  1274. return -EIO;
  1275. }
  1276. static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  1277. {
  1278. int i;
  1279. gma_write16(hw, port, GM_SMI_CTRL,
  1280. GM_SMI_CT_PHY_AD(hw->phy_addr)
  1281. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  1282. for (i = 0; i < PHY_RETRIES; i++) {
  1283. udelay(1);
  1284. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  1285. goto ready;
  1286. }
  1287. return -ETIMEDOUT;
  1288. ready:
  1289. *val = gma_read16(hw, port, GM_SMI_DATA);
  1290. return 0;
  1291. }
  1292. static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
  1293. {
  1294. u16 v = 0;
  1295. if (__gm_phy_read(hw, port, reg, &v))
  1296. printk(KERN_WARNING PFX "%s: phy read timeout\n",
  1297. hw->dev[port]->name);
  1298. return v;
  1299. }
  1300. /* Marvell Phy Initialization */
  1301. static void yukon_init(struct skge_hw *hw, int port)
  1302. {
  1303. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1304. u16 ctrl, ct1000, adv;
  1305. if (skge->autoneg == AUTONEG_ENABLE) {
  1306. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  1307. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  1308. PHY_M_EC_MAC_S_MSK);
  1309. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  1310. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  1311. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  1312. }
  1313. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1314. if (skge->autoneg == AUTONEG_DISABLE)
  1315. ctrl &= ~PHY_CT_ANE;
  1316. ctrl |= PHY_CT_RESET;
  1317. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1318. ctrl = 0;
  1319. ct1000 = 0;
  1320. adv = PHY_AN_CSMA;
  1321. if (skge->autoneg == AUTONEG_ENABLE) {
  1322. if (hw->copper) {
  1323. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1324. ct1000 |= PHY_M_1000C_AFD;
  1325. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1326. ct1000 |= PHY_M_1000C_AHD;
  1327. if (skge->advertising & ADVERTISED_100baseT_Full)
  1328. adv |= PHY_M_AN_100_FD;
  1329. if (skge->advertising & ADVERTISED_100baseT_Half)
  1330. adv |= PHY_M_AN_100_HD;
  1331. if (skge->advertising & ADVERTISED_10baseT_Full)
  1332. adv |= PHY_M_AN_10_FD;
  1333. if (skge->advertising & ADVERTISED_10baseT_Half)
  1334. adv |= PHY_M_AN_10_HD;
  1335. } else /* special defines for FIBER (88E1011S only) */
  1336. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  1337. /* Set Flow-control capabilities */
  1338. adv |= phy_pause_map[skge->flow_control];
  1339. /* Restart Auto-negotiation */
  1340. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1341. } else {
  1342. /* forced speed/duplex settings */
  1343. ct1000 = PHY_M_1000C_MSE;
  1344. if (skge->duplex == DUPLEX_FULL)
  1345. ctrl |= PHY_CT_DUP_MD;
  1346. switch (skge->speed) {
  1347. case SPEED_1000:
  1348. ctrl |= PHY_CT_SP1000;
  1349. break;
  1350. case SPEED_100:
  1351. ctrl |= PHY_CT_SP100;
  1352. break;
  1353. }
  1354. ctrl |= PHY_CT_RESET;
  1355. }
  1356. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  1357. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  1358. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1359. /* Enable phy interrupt on autonegotiation complete (or link up) */
  1360. if (skge->autoneg == AUTONEG_ENABLE)
  1361. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
  1362. else
  1363. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1364. }
  1365. static void yukon_reset(struct skge_hw *hw, int port)
  1366. {
  1367. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
  1368. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  1369. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  1370. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  1371. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  1372. gma_write16(hw, port, GM_RX_CTRL,
  1373. gma_read16(hw, port, GM_RX_CTRL)
  1374. | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1375. }
  1376. /* Apparently, early versions of Yukon-Lite had wrong chip_id? */
  1377. static int is_yukon_lite_a0(struct skge_hw *hw)
  1378. {
  1379. u32 reg;
  1380. int ret;
  1381. if (hw->chip_id != CHIP_ID_YUKON)
  1382. return 0;
  1383. reg = skge_read32(hw, B2_FAR);
  1384. skge_write8(hw, B2_FAR + 3, 0xff);
  1385. ret = (skge_read8(hw, B2_FAR + 3) != 0);
  1386. skge_write32(hw, B2_FAR, reg);
  1387. return ret;
  1388. }
  1389. static void yukon_mac_init(struct skge_hw *hw, int port)
  1390. {
  1391. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1392. int i;
  1393. u32 reg;
  1394. const u8 *addr = hw->dev[port]->dev_addr;
  1395. /* WA code for COMA mode -- set PHY reset */
  1396. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1397. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1398. reg = skge_read32(hw, B2_GP_IO);
  1399. reg |= GP_DIR_9 | GP_IO_9;
  1400. skge_write32(hw, B2_GP_IO, reg);
  1401. }
  1402. /* hard reset */
  1403. skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1404. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1405. /* WA code for COMA mode -- clear PHY reset */
  1406. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1407. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1408. reg = skge_read32(hw, B2_GP_IO);
  1409. reg |= GP_DIR_9;
  1410. reg &= ~GP_IO_9;
  1411. skge_write32(hw, B2_GP_IO, reg);
  1412. }
  1413. /* Set hardware config mode */
  1414. reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
  1415. GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
  1416. reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
  1417. /* Clear GMC reset */
  1418. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
  1419. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
  1420. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
  1421. if (skge->autoneg == AUTONEG_DISABLE) {
  1422. reg = GM_GPCR_AU_ALL_DIS;
  1423. gma_write16(hw, port, GM_GP_CTRL,
  1424. gma_read16(hw, port, GM_GP_CTRL) | reg);
  1425. switch (skge->speed) {
  1426. case SPEED_1000:
  1427. reg |= GM_GPCR_SPEED_1000;
  1428. /* fallthru */
  1429. case SPEED_100:
  1430. reg |= GM_GPCR_SPEED_100;
  1431. }
  1432. if (skge->duplex == DUPLEX_FULL)
  1433. reg |= GM_GPCR_DUP_FULL;
  1434. } else
  1435. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  1436. switch (skge->flow_control) {
  1437. case FLOW_MODE_NONE:
  1438. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1439. reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1440. break;
  1441. case FLOW_MODE_LOC_SEND:
  1442. /* disable Rx flow-control */
  1443. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1444. }
  1445. gma_write16(hw, port, GM_GP_CTRL, reg);
  1446. skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  1447. yukon_init(hw, port);
  1448. /* MIB clear */
  1449. reg = gma_read16(hw, port, GM_PHY_ADDR);
  1450. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  1451. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  1452. gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
  1453. gma_write16(hw, port, GM_PHY_ADDR, reg);
  1454. /* transmit control */
  1455. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  1456. /* receive control reg: unicast + multicast + no FCS */
  1457. gma_write16(hw, port, GM_RX_CTRL,
  1458. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  1459. /* transmit flow control */
  1460. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  1461. /* transmit parameter */
  1462. gma_write16(hw, port, GM_TX_PARAM,
  1463. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  1464. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  1465. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
  1466. /* serial mode register */
  1467. reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1468. if (hw->dev[port]->mtu > 1500)
  1469. reg |= GM_SMOD_JUMBO_ENA;
  1470. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  1471. /* physical address: used for pause frames */
  1472. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  1473. /* virtual address for data */
  1474. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  1475. /* enable interrupt mask for counter overflows */
  1476. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  1477. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  1478. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  1479. /* Initialize Mac Fifo */
  1480. /* Configure Rx MAC FIFO */
  1481. skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
  1482. reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  1483. /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
  1484. if (is_yukon_lite_a0(hw))
  1485. reg &= ~GMF_RX_F_FL_ON;
  1486. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  1487. skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
  1488. /*
  1489. * because Pause Packet Truncation in GMAC is not working
  1490. * we have to increase the Flush Threshold to 64 bytes
  1491. * in order to flush pause packets in Rx FIFO on Yukon-1
  1492. */
  1493. skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  1494. /* Configure Tx MAC FIFO */
  1495. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  1496. skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  1497. }
  1498. /* Go into power down mode */
  1499. static void yukon_suspend(struct skge_hw *hw, int port)
  1500. {
  1501. u16 ctrl;
  1502. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  1503. ctrl |= PHY_M_PC_POL_R_DIS;
  1504. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  1505. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1506. ctrl |= PHY_CT_RESET;
  1507. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1508. /* switch IEEE compatible power down mode on */
  1509. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1510. ctrl |= PHY_CT_PDOWN;
  1511. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1512. }
  1513. static void yukon_stop(struct skge_port *skge)
  1514. {
  1515. struct skge_hw *hw = skge->hw;
  1516. int port = skge->port;
  1517. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  1518. yukon_reset(hw, port);
  1519. gma_write16(hw, port, GM_GP_CTRL,
  1520. gma_read16(hw, port, GM_GP_CTRL)
  1521. & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
  1522. gma_read16(hw, port, GM_GP_CTRL);
  1523. yukon_suspend(hw, port);
  1524. /* set GPHY Control reset */
  1525. skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1526. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1527. }
  1528. static void yukon_get_stats(struct skge_port *skge, u64 *data)
  1529. {
  1530. struct skge_hw *hw = skge->hw;
  1531. int port = skge->port;
  1532. int i;
  1533. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1534. | gma_read32(hw, port, GM_TXO_OK_LO);
  1535. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1536. | gma_read32(hw, port, GM_RXO_OK_LO);
  1537. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1538. data[i] = gma_read32(hw, port,
  1539. skge_stats[i].gma_offset);
  1540. }
  1541. static void yukon_mac_intr(struct skge_hw *hw, int port)
  1542. {
  1543. struct net_device *dev = hw->dev[port];
  1544. struct skge_port *skge = netdev_priv(dev);
  1545. u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1546. if (netif_msg_intr(skge))
  1547. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1548. dev->name, status);
  1549. if (status & GM_IS_RX_FF_OR) {
  1550. ++skge->net_stats.rx_fifo_errors;
  1551. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1552. }
  1553. if (status & GM_IS_TX_FF_UR) {
  1554. ++skge->net_stats.tx_fifo_errors;
  1555. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1556. }
  1557. }
  1558. static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
  1559. {
  1560. switch (aux & PHY_M_PS_SPEED_MSK) {
  1561. case PHY_M_PS_SPEED_1000:
  1562. return SPEED_1000;
  1563. case PHY_M_PS_SPEED_100:
  1564. return SPEED_100;
  1565. default:
  1566. return SPEED_10;
  1567. }
  1568. }
  1569. static void yukon_link_up(struct skge_port *skge)
  1570. {
  1571. struct skge_hw *hw = skge->hw;
  1572. int port = skge->port;
  1573. u16 reg;
  1574. /* Enable Transmit FIFO Underrun */
  1575. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1576. reg = gma_read16(hw, port, GM_GP_CTRL);
  1577. if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
  1578. reg |= GM_GPCR_DUP_FULL;
  1579. /* enable Rx/Tx */
  1580. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1581. gma_write16(hw, port, GM_GP_CTRL, reg);
  1582. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1583. skge_link_up(skge);
  1584. }
  1585. static void yukon_link_down(struct skge_port *skge)
  1586. {
  1587. struct skge_hw *hw = skge->hw;
  1588. int port = skge->port;
  1589. u16 ctrl;
  1590. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1591. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1592. ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1593. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1594. if (skge->flow_control == FLOW_MODE_REM_SEND) {
  1595. /* restore Asymmetric Pause bit */
  1596. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1597. gm_phy_read(hw, port,
  1598. PHY_MARV_AUNE_ADV)
  1599. | PHY_M_AN_ASP);
  1600. }
  1601. yukon_reset(hw, port);
  1602. skge_link_down(skge);
  1603. yukon_init(hw, port);
  1604. }
  1605. static void yukon_phy_intr(struct skge_port *skge)
  1606. {
  1607. struct skge_hw *hw = skge->hw;
  1608. int port = skge->port;
  1609. const char *reason = NULL;
  1610. u16 istatus, phystat;
  1611. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1612. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1613. if (netif_msg_intr(skge))
  1614. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1615. skge->netdev->name, istatus, phystat);
  1616. if (istatus & PHY_M_IS_AN_COMPL) {
  1617. if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
  1618. & PHY_M_AN_RF) {
  1619. reason = "remote fault";
  1620. goto failed;
  1621. }
  1622. if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1623. reason = "master/slave fault";
  1624. goto failed;
  1625. }
  1626. if (!(phystat & PHY_M_PS_SPDUP_RES)) {
  1627. reason = "speed/duplex";
  1628. goto failed;
  1629. }
  1630. skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
  1631. ? DUPLEX_FULL : DUPLEX_HALF;
  1632. skge->speed = yukon_speed(hw, phystat);
  1633. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1634. switch (phystat & PHY_M_PS_PAUSE_MSK) {
  1635. case PHY_M_PS_PAUSE_MSK:
  1636. skge->flow_control = FLOW_MODE_SYMMETRIC;
  1637. break;
  1638. case PHY_M_PS_RX_P_EN:
  1639. skge->flow_control = FLOW_MODE_REM_SEND;
  1640. break;
  1641. case PHY_M_PS_TX_P_EN:
  1642. skge->flow_control = FLOW_MODE_LOC_SEND;
  1643. break;
  1644. default:
  1645. skge->flow_control = FLOW_MODE_NONE;
  1646. }
  1647. if (skge->flow_control == FLOW_MODE_NONE ||
  1648. (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
  1649. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1650. else
  1651. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1652. yukon_link_up(skge);
  1653. return;
  1654. }
  1655. if (istatus & PHY_M_IS_LSP_CHANGE)
  1656. skge->speed = yukon_speed(hw, phystat);
  1657. if (istatus & PHY_M_IS_DUP_CHANGE)
  1658. skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1659. if (istatus & PHY_M_IS_LST_CHANGE) {
  1660. if (phystat & PHY_M_PS_LINK_UP)
  1661. yukon_link_up(skge);
  1662. else
  1663. yukon_link_down(skge);
  1664. }
  1665. return;
  1666. failed:
  1667. printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
  1668. skge->netdev->name, reason);
  1669. /* XXX restart autonegotiation? */
  1670. }
  1671. /* Basic MII support */
  1672. static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1673. {
  1674. struct mii_ioctl_data *data = if_mii(ifr);
  1675. struct skge_port *skge = netdev_priv(dev);
  1676. struct skge_hw *hw = skge->hw;
  1677. int err = -EOPNOTSUPP;
  1678. if (!netif_running(dev))
  1679. return -ENODEV; /* Phy still in reset */
  1680. switch(cmd) {
  1681. case SIOCGMIIPHY:
  1682. data->phy_id = hw->phy_addr;
  1683. /* fallthru */
  1684. case SIOCGMIIREG: {
  1685. u16 val = 0;
  1686. spin_lock_bh(&hw->phy_lock);
  1687. if (hw->chip_id == CHIP_ID_GENESIS)
  1688. err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  1689. else
  1690. err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  1691. spin_unlock_bh(&hw->phy_lock);
  1692. data->val_out = val;
  1693. break;
  1694. }
  1695. case SIOCSMIIREG:
  1696. if (!capable(CAP_NET_ADMIN))
  1697. return -EPERM;
  1698. spin_lock_bh(&hw->phy_lock);
  1699. if (hw->chip_id == CHIP_ID_GENESIS)
  1700. err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  1701. data->val_in);
  1702. else
  1703. err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  1704. data->val_in);
  1705. spin_unlock_bh(&hw->phy_lock);
  1706. break;
  1707. }
  1708. return err;
  1709. }
  1710. static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
  1711. {
  1712. u32 end;
  1713. start /= 8;
  1714. len /= 8;
  1715. end = start + len - 1;
  1716. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  1717. skge_write32(hw, RB_ADDR(q, RB_START), start);
  1718. skge_write32(hw, RB_ADDR(q, RB_WP), start);
  1719. skge_write32(hw, RB_ADDR(q, RB_RP), start);
  1720. skge_write32(hw, RB_ADDR(q, RB_END), end);
  1721. if (q == Q_R1 || q == Q_R2) {
  1722. /* Set thresholds on receive queue's */
  1723. skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
  1724. start + (2*len)/3);
  1725. skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
  1726. start + (len/3));
  1727. } else {
  1728. /* Enable store & forward on Tx queue's because
  1729. * Tx FIFO is only 4K on Genesis and 1K on Yukon
  1730. */
  1731. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  1732. }
  1733. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  1734. }
  1735. /* Setup Bus Memory Interface */
  1736. static void skge_qset(struct skge_port *skge, u16 q,
  1737. const struct skge_element *e)
  1738. {
  1739. struct skge_hw *hw = skge->hw;
  1740. u32 watermark = 0x600;
  1741. u64 base = skge->dma + (e->desc - skge->mem);
  1742. /* optimization to reduce window on 32bit/33mhz */
  1743. if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
  1744. watermark /= 2;
  1745. skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
  1746. skge_write32(hw, Q_ADDR(q, Q_F), watermark);
  1747. skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
  1748. skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
  1749. }
  1750. static int skge_up(struct net_device *dev)
  1751. {
  1752. struct skge_port *skge = netdev_priv(dev);
  1753. struct skge_hw *hw = skge->hw;
  1754. int port = skge->port;
  1755. u32 chunk, ram_addr;
  1756. size_t rx_size, tx_size;
  1757. int err;
  1758. if (netif_msg_ifup(skge))
  1759. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1760. if (dev->mtu > RX_BUF_SIZE)
  1761. skge->rx_buf_size = dev->mtu + ETH_HLEN + NET_IP_ALIGN;
  1762. else
  1763. skge->rx_buf_size = RX_BUF_SIZE;
  1764. rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
  1765. tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
  1766. skge->mem_size = tx_size + rx_size;
  1767. skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
  1768. if (!skge->mem)
  1769. return -ENOMEM;
  1770. memset(skge->mem, 0, skge->mem_size);
  1771. if ((err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma)))
  1772. goto free_pci_mem;
  1773. err = skge_rx_fill(skge);
  1774. if (err)
  1775. goto free_rx_ring;
  1776. if ((err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
  1777. skge->dma + rx_size)))
  1778. goto free_rx_ring;
  1779. skge->tx_avail = skge->tx_ring.count - 1;
  1780. /* Enable IRQ from port */
  1781. hw->intr_mask |= portirqmask[port];
  1782. skge_write32(hw, B0_IMSK, hw->intr_mask);
  1783. /* Initialize MAC */
  1784. spin_lock_bh(&hw->phy_lock);
  1785. if (hw->chip_id == CHIP_ID_GENESIS)
  1786. genesis_mac_init(hw, port);
  1787. else
  1788. yukon_mac_init(hw, port);
  1789. spin_unlock_bh(&hw->phy_lock);
  1790. /* Configure RAMbuffers */
  1791. chunk = hw->ram_size / ((hw->ports + 1)*2);
  1792. ram_addr = hw->ram_offset + 2 * chunk * port;
  1793. skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
  1794. skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
  1795. BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
  1796. skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
  1797. skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
  1798. /* Start receiver BMU */
  1799. wmb();
  1800. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
  1801. skge_led(skge, LED_MODE_ON);
  1802. return 0;
  1803. free_rx_ring:
  1804. skge_rx_clean(skge);
  1805. kfree(skge->rx_ring.start);
  1806. free_pci_mem:
  1807. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  1808. return err;
  1809. }
  1810. static int skge_down(struct net_device *dev)
  1811. {
  1812. struct skge_port *skge = netdev_priv(dev);
  1813. struct skge_hw *hw = skge->hw;
  1814. int port = skge->port;
  1815. if (netif_msg_ifdown(skge))
  1816. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1817. netif_stop_queue(dev);
  1818. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  1819. if (hw->chip_id == CHIP_ID_GENESIS)
  1820. genesis_stop(skge);
  1821. else
  1822. yukon_stop(skge);
  1823. hw->intr_mask &= ~portirqmask[skge->port];
  1824. skge_write32(hw, B0_IMSK, hw->intr_mask);
  1825. /* Stop transmitter */
  1826. skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
  1827. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1828. RB_RST_SET|RB_DIS_OP_MD);
  1829. /* Disable Force Sync bit and Enable Alloc bit */
  1830. skge_write8(hw, SK_REG(port, TXA_CTRL),
  1831. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1832. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1833. skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1834. skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1835. /* Reset PCI FIFO */
  1836. skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
  1837. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1838. /* Reset the RAM Buffer async Tx queue */
  1839. skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
  1840. /* stop receiver */
  1841. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
  1842. skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
  1843. RB_RST_SET|RB_DIS_OP_MD);
  1844. skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
  1845. if (hw->chip_id == CHIP_ID_GENESIS) {
  1846. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
  1847. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
  1848. } else {
  1849. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1850. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1851. }
  1852. skge_led(skge, LED_MODE_OFF);
  1853. skge_tx_clean(skge);
  1854. skge_rx_clean(skge);
  1855. kfree(skge->rx_ring.start);
  1856. kfree(skge->tx_ring.start);
  1857. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  1858. return 0;
  1859. }
  1860. static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1861. {
  1862. struct skge_port *skge = netdev_priv(dev);
  1863. struct skge_hw *hw = skge->hw;
  1864. struct skge_ring *ring = &skge->tx_ring;
  1865. struct skge_element *e;
  1866. struct skge_tx_desc *td;
  1867. int i;
  1868. u32 control, len;
  1869. u64 map;
  1870. unsigned long flags;
  1871. skb = skb_padto(skb, ETH_ZLEN);
  1872. if (!skb)
  1873. return NETDEV_TX_OK;
  1874. local_irq_save(flags);
  1875. if (!spin_trylock(&skge->tx_lock)) {
  1876. /* Collision - tell upper layer to requeue */
  1877. local_irq_restore(flags);
  1878. return NETDEV_TX_LOCKED;
  1879. }
  1880. if (unlikely(skge->tx_avail < skb_shinfo(skb)->nr_frags +1)) {
  1881. if (!netif_queue_stopped(dev)) {
  1882. netif_stop_queue(dev);
  1883. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  1884. dev->name);
  1885. }
  1886. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1887. return NETDEV_TX_BUSY;
  1888. }
  1889. e = ring->to_use;
  1890. td = e->desc;
  1891. e->skb = skb;
  1892. len = skb_headlen(skb);
  1893. map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1894. pci_unmap_addr_set(e, mapaddr, map);
  1895. pci_unmap_len_set(e, maplen, len);
  1896. td->dma_lo = map;
  1897. td->dma_hi = map >> 32;
  1898. if (skb->ip_summed == CHECKSUM_HW) {
  1899. int offset = skb->h.raw - skb->data;
  1900. /* This seems backwards, but it is what the sk98lin
  1901. * does. Looks like hardware is wrong?
  1902. */
  1903. if (skb->h.ipiph->protocol == IPPROTO_UDP
  1904. && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
  1905. control = BMU_TCP_CHECK;
  1906. else
  1907. control = BMU_UDP_CHECK;
  1908. td->csum_offs = 0;
  1909. td->csum_start = offset;
  1910. td->csum_write = offset + skb->csum;
  1911. } else
  1912. control = BMU_CHECK;
  1913. if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
  1914. control |= BMU_EOF| BMU_IRQ_EOF;
  1915. else {
  1916. struct skge_tx_desc *tf = td;
  1917. control |= BMU_STFWD;
  1918. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1919. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1920. map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1921. frag->size, PCI_DMA_TODEVICE);
  1922. e = e->next;
  1923. e->skb = NULL;
  1924. tf = e->desc;
  1925. tf->dma_lo = map;
  1926. tf->dma_hi = (u64) map >> 32;
  1927. pci_unmap_addr_set(e, mapaddr, map);
  1928. pci_unmap_len_set(e, maplen, frag->size);
  1929. tf->control = BMU_OWN | BMU_SW | control | frag->size;
  1930. }
  1931. tf->control |= BMU_EOF | BMU_IRQ_EOF;
  1932. }
  1933. /* Make sure all the descriptors written */
  1934. wmb();
  1935. td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
  1936. wmb();
  1937. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
  1938. if (netif_msg_tx_queued(skge))
  1939. printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
  1940. dev->name, e - ring->start, skb->len);
  1941. ring->to_use = e->next;
  1942. skge->tx_avail -= skb_shinfo(skb)->nr_frags + 1;
  1943. if (skge->tx_avail <= MAX_SKB_FRAGS + 1) {
  1944. pr_debug("%s: transmit queue full\n", dev->name);
  1945. netif_stop_queue(dev);
  1946. }
  1947. dev->trans_start = jiffies;
  1948. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1949. return NETDEV_TX_OK;
  1950. }
  1951. static inline void skge_tx_free(struct skge_hw *hw, struct skge_element *e)
  1952. {
  1953. /* This ring element can be skb or fragment */
  1954. if (e->skb) {
  1955. pci_unmap_single(hw->pdev,
  1956. pci_unmap_addr(e, mapaddr),
  1957. pci_unmap_len(e, maplen),
  1958. PCI_DMA_TODEVICE);
  1959. dev_kfree_skb_any(e->skb);
  1960. e->skb = NULL;
  1961. } else {
  1962. pci_unmap_page(hw->pdev,
  1963. pci_unmap_addr(e, mapaddr),
  1964. pci_unmap_len(e, maplen),
  1965. PCI_DMA_TODEVICE);
  1966. }
  1967. }
  1968. static void skge_tx_clean(struct skge_port *skge)
  1969. {
  1970. struct skge_ring *ring = &skge->tx_ring;
  1971. struct skge_element *e;
  1972. unsigned long flags;
  1973. spin_lock_irqsave(&skge->tx_lock, flags);
  1974. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  1975. ++skge->tx_avail;
  1976. skge_tx_free(skge->hw, e);
  1977. }
  1978. ring->to_clean = e;
  1979. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1980. }
  1981. static void skge_tx_timeout(struct net_device *dev)
  1982. {
  1983. struct skge_port *skge = netdev_priv(dev);
  1984. if (netif_msg_timer(skge))
  1985. printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
  1986. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
  1987. skge_tx_clean(skge);
  1988. }
  1989. static int skge_change_mtu(struct net_device *dev, int new_mtu)
  1990. {
  1991. int err = 0;
  1992. int running = netif_running(dev);
  1993. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1994. return -EINVAL;
  1995. if (running)
  1996. skge_down(dev);
  1997. dev->mtu = new_mtu;
  1998. if (running)
  1999. skge_up(dev);
  2000. return err;
  2001. }
  2002. static void genesis_set_multicast(struct net_device *dev)
  2003. {
  2004. struct skge_port *skge = netdev_priv(dev);
  2005. struct skge_hw *hw = skge->hw;
  2006. int port = skge->port;
  2007. int i, count = dev->mc_count;
  2008. struct dev_mc_list *list = dev->mc_list;
  2009. u32 mode;
  2010. u8 filter[8];
  2011. mode = xm_read32(hw, port, XM_MODE);
  2012. mode |= XM_MD_ENA_HASH;
  2013. if (dev->flags & IFF_PROMISC)
  2014. mode |= XM_MD_ENA_PROM;
  2015. else
  2016. mode &= ~XM_MD_ENA_PROM;
  2017. if (dev->flags & IFF_ALLMULTI)
  2018. memset(filter, 0xff, sizeof(filter));
  2019. else {
  2020. memset(filter, 0, sizeof(filter));
  2021. for (i = 0; list && i < count; i++, list = list->next) {
  2022. u32 crc, bit;
  2023. crc = ether_crc_le(ETH_ALEN, list->dmi_addr);
  2024. bit = ~crc & 0x3f;
  2025. filter[bit/8] |= 1 << (bit%8);
  2026. }
  2027. }
  2028. xm_write32(hw, port, XM_MODE, mode);
  2029. xm_outhash(hw, port, XM_HSM, filter);
  2030. }
  2031. static void yukon_set_multicast(struct net_device *dev)
  2032. {
  2033. struct skge_port *skge = netdev_priv(dev);
  2034. struct skge_hw *hw = skge->hw;
  2035. int port = skge->port;
  2036. struct dev_mc_list *list = dev->mc_list;
  2037. u16 reg;
  2038. u8 filter[8];
  2039. memset(filter, 0, sizeof(filter));
  2040. reg = gma_read16(hw, port, GM_RX_CTRL);
  2041. reg |= GM_RXCR_UCF_ENA;
  2042. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2043. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2044. else if (dev->flags & IFF_ALLMULTI) /* all multicast */
  2045. memset(filter, 0xff, sizeof(filter));
  2046. else if (dev->mc_count == 0) /* no multicast */
  2047. reg &= ~GM_RXCR_MCF_ENA;
  2048. else {
  2049. int i;
  2050. reg |= GM_RXCR_MCF_ENA;
  2051. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  2052. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  2053. filter[bit/8] |= 1 << (bit%8);
  2054. }
  2055. }
  2056. gma_write16(hw, port, GM_MC_ADDR_H1,
  2057. (u16)filter[0] | ((u16)filter[1] << 8));
  2058. gma_write16(hw, port, GM_MC_ADDR_H2,
  2059. (u16)filter[2] | ((u16)filter[3] << 8));
  2060. gma_write16(hw, port, GM_MC_ADDR_H3,
  2061. (u16)filter[4] | ((u16)filter[5] << 8));
  2062. gma_write16(hw, port, GM_MC_ADDR_H4,
  2063. (u16)filter[6] | ((u16)filter[7] << 8));
  2064. gma_write16(hw, port, GM_RX_CTRL, reg);
  2065. }
  2066. static inline u16 phy_length(const struct skge_hw *hw, u32 status)
  2067. {
  2068. if (hw->chip_id == CHIP_ID_GENESIS)
  2069. return status >> XMR_FS_LEN_SHIFT;
  2070. else
  2071. return status >> GMR_FS_LEN_SHIFT;
  2072. }
  2073. static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
  2074. {
  2075. if (hw->chip_id == CHIP_ID_GENESIS)
  2076. return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
  2077. else
  2078. return (status & GMR_FS_ANY_ERR) ||
  2079. (status & GMR_FS_RX_OK) == 0;
  2080. }
  2081. /* Get receive buffer from descriptor.
  2082. * Handles copy of small buffers and reallocation failures
  2083. */
  2084. static inline struct sk_buff *skge_rx_get(struct skge_port *skge,
  2085. struct skge_element *e,
  2086. u32 control, u32 status, u16 csum)
  2087. {
  2088. struct sk_buff *skb;
  2089. u16 len = control & BMU_BBC;
  2090. if (unlikely(netif_msg_rx_status(skge)))
  2091. printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
  2092. skge->netdev->name, e - skge->rx_ring.start,
  2093. status, len);
  2094. if (len > skge->rx_buf_size)
  2095. goto error;
  2096. if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
  2097. goto error;
  2098. if (bad_phy_status(skge->hw, status))
  2099. goto error;
  2100. if (phy_length(skge->hw, status) != len)
  2101. goto error;
  2102. if (len < RX_COPY_THRESHOLD) {
  2103. skb = dev_alloc_skb(len + 2);
  2104. if (!skb)
  2105. goto resubmit;
  2106. skb_reserve(skb, 2);
  2107. pci_dma_sync_single_for_cpu(skge->hw->pdev,
  2108. pci_unmap_addr(e, mapaddr),
  2109. len, PCI_DMA_FROMDEVICE);
  2110. memcpy(skb->data, e->skb->data, len);
  2111. pci_dma_sync_single_for_device(skge->hw->pdev,
  2112. pci_unmap_addr(e, mapaddr),
  2113. len, PCI_DMA_FROMDEVICE);
  2114. skge_rx_reuse(e, skge->rx_buf_size);
  2115. } else {
  2116. struct sk_buff *nskb;
  2117. nskb = dev_alloc_skb(skge->rx_buf_size + NET_IP_ALIGN);
  2118. if (!nskb)
  2119. goto resubmit;
  2120. pci_unmap_single(skge->hw->pdev,
  2121. pci_unmap_addr(e, mapaddr),
  2122. pci_unmap_len(e, maplen),
  2123. PCI_DMA_FROMDEVICE);
  2124. skb = e->skb;
  2125. prefetch(skb->data);
  2126. skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
  2127. }
  2128. skb_put(skb, len);
  2129. skb->dev = skge->netdev;
  2130. if (skge->rx_csum) {
  2131. skb->csum = csum;
  2132. skb->ip_summed = CHECKSUM_HW;
  2133. }
  2134. skb->protocol = eth_type_trans(skb, skge->netdev);
  2135. return skb;
  2136. error:
  2137. if (netif_msg_rx_err(skge))
  2138. printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
  2139. skge->netdev->name, e - skge->rx_ring.start,
  2140. control, status);
  2141. if (skge->hw->chip_id == CHIP_ID_GENESIS) {
  2142. if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
  2143. skge->net_stats.rx_length_errors++;
  2144. if (status & XMR_FS_FRA_ERR)
  2145. skge->net_stats.rx_frame_errors++;
  2146. if (status & XMR_FS_FCS_ERR)
  2147. skge->net_stats.rx_crc_errors++;
  2148. } else {
  2149. if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
  2150. skge->net_stats.rx_length_errors++;
  2151. if (status & GMR_FS_FRAGMENT)
  2152. skge->net_stats.rx_frame_errors++;
  2153. if (status & GMR_FS_CRC_ERR)
  2154. skge->net_stats.rx_crc_errors++;
  2155. }
  2156. resubmit:
  2157. skge_rx_reuse(e, skge->rx_buf_size);
  2158. return NULL;
  2159. }
  2160. static int skge_poll(struct net_device *dev, int *budget)
  2161. {
  2162. struct skge_port *skge = netdev_priv(dev);
  2163. struct skge_hw *hw = skge->hw;
  2164. struct skge_ring *ring = &skge->rx_ring;
  2165. struct skge_element *e;
  2166. unsigned int to_do = min(dev->quota, *budget);
  2167. unsigned int work_done = 0;
  2168. for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
  2169. struct skge_rx_desc *rd = e->desc;
  2170. struct sk_buff *skb;
  2171. u32 control;
  2172. rmb();
  2173. control = rd->control;
  2174. if (control & BMU_OWN)
  2175. break;
  2176. skb = skge_rx_get(skge, e, control, rd->status,
  2177. le16_to_cpu(rd->csum2));
  2178. if (likely(skb)) {
  2179. dev->last_rx = jiffies;
  2180. netif_receive_skb(skb);
  2181. ++work_done;
  2182. } else
  2183. skge_rx_reuse(e, skge->rx_buf_size);
  2184. }
  2185. ring->to_clean = e;
  2186. /* restart receiver */
  2187. wmb();
  2188. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR),
  2189. CSR_START | CSR_IRQ_CL_F);
  2190. *budget -= work_done;
  2191. dev->quota -= work_done;
  2192. if (work_done >= to_do)
  2193. return 1; /* not done */
  2194. netif_rx_complete(dev);
  2195. hw->intr_mask |= portirqmask[skge->port];
  2196. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2197. skge_read32(hw, B0_IMSK);
  2198. return 0;
  2199. }
  2200. static inline void skge_tx_intr(struct net_device *dev)
  2201. {
  2202. struct skge_port *skge = netdev_priv(dev);
  2203. struct skge_hw *hw = skge->hw;
  2204. struct skge_ring *ring = &skge->tx_ring;
  2205. struct skge_element *e;
  2206. spin_lock(&skge->tx_lock);
  2207. for (e = ring->to_clean; prefetch(e->next), e != ring->to_use; e = e->next) {
  2208. struct skge_tx_desc *td = e->desc;
  2209. u32 control;
  2210. rmb();
  2211. control = td->control;
  2212. if (control & BMU_OWN)
  2213. break;
  2214. if (unlikely(netif_msg_tx_done(skge)))
  2215. printk(KERN_DEBUG PFX "%s: tx done slot %td status 0x%x\n",
  2216. dev->name, e - ring->start, td->status);
  2217. skge_tx_free(hw, e);
  2218. e->skb = NULL;
  2219. ++skge->tx_avail;
  2220. }
  2221. ring->to_clean = e;
  2222. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2223. if (skge->tx_avail > MAX_SKB_FRAGS + 1)
  2224. netif_wake_queue(dev);
  2225. spin_unlock(&skge->tx_lock);
  2226. }
  2227. /* Parity errors seem to happen when Genesis is connected to a switch
  2228. * with no other ports present. Heartbeat error??
  2229. */
  2230. static void skge_mac_parity(struct skge_hw *hw, int port)
  2231. {
  2232. struct net_device *dev = hw->dev[port];
  2233. if (dev) {
  2234. struct skge_port *skge = netdev_priv(dev);
  2235. ++skge->net_stats.tx_heartbeat_errors;
  2236. }
  2237. if (hw->chip_id == CHIP_ID_GENESIS)
  2238. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  2239. MFF_CLR_PERR);
  2240. else
  2241. /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
  2242. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
  2243. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  2244. ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
  2245. }
  2246. static void skge_pci_clear(struct skge_hw *hw)
  2247. {
  2248. u16 status;
  2249. pci_read_config_word(hw->pdev, PCI_STATUS, &status);
  2250. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2251. pci_write_config_word(hw->pdev, PCI_STATUS,
  2252. status | PCI_STATUS_ERROR_BITS);
  2253. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2254. }
  2255. static void skge_mac_intr(struct skge_hw *hw, int port)
  2256. {
  2257. if (hw->chip_id == CHIP_ID_GENESIS)
  2258. genesis_mac_intr(hw, port);
  2259. else
  2260. yukon_mac_intr(hw, port);
  2261. }
  2262. /* Handle device specific framing and timeout interrupts */
  2263. static void skge_error_irq(struct skge_hw *hw)
  2264. {
  2265. u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2266. if (hw->chip_id == CHIP_ID_GENESIS) {
  2267. /* clear xmac errors */
  2268. if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
  2269. skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
  2270. if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
  2271. skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
  2272. } else {
  2273. /* Timestamp (unused) overflow */
  2274. if (hwstatus & IS_IRQ_TIST_OV)
  2275. skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2276. }
  2277. if (hwstatus & IS_RAM_RD_PAR) {
  2278. printk(KERN_ERR PFX "Ram read data parity error\n");
  2279. skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
  2280. }
  2281. if (hwstatus & IS_RAM_WR_PAR) {
  2282. printk(KERN_ERR PFX "Ram write data parity error\n");
  2283. skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
  2284. }
  2285. if (hwstatus & IS_M1_PAR_ERR)
  2286. skge_mac_parity(hw, 0);
  2287. if (hwstatus & IS_M2_PAR_ERR)
  2288. skge_mac_parity(hw, 1);
  2289. if (hwstatus & IS_R1_PAR_ERR)
  2290. skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
  2291. if (hwstatus & IS_R2_PAR_ERR)
  2292. skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
  2293. if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
  2294. printk(KERN_ERR PFX "hardware error detected (status 0x%x)\n",
  2295. hwstatus);
  2296. skge_pci_clear(hw);
  2297. /* if error still set then just ignore it */
  2298. hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2299. if (hwstatus & IS_IRQ_STAT) {
  2300. pr_debug("IRQ status %x: still set ignoring hardware errors\n",
  2301. hwstatus);
  2302. hw->intr_mask &= ~IS_HW_ERR;
  2303. }
  2304. }
  2305. }
  2306. /*
  2307. * Interrupt from PHY are handled in tasklet (soft irq)
  2308. * because accessing phy registers requires spin wait which might
  2309. * cause excess interrupt latency.
  2310. */
  2311. static void skge_extirq(unsigned long data)
  2312. {
  2313. struct skge_hw *hw = (struct skge_hw *) data;
  2314. int port;
  2315. spin_lock(&hw->phy_lock);
  2316. for (port = 0; port < 2; port++) {
  2317. struct net_device *dev = hw->dev[port];
  2318. if (dev && netif_running(dev)) {
  2319. struct skge_port *skge = netdev_priv(dev);
  2320. if (hw->chip_id != CHIP_ID_GENESIS)
  2321. yukon_phy_intr(skge);
  2322. else
  2323. bcom_phy_intr(skge);
  2324. }
  2325. }
  2326. spin_unlock(&hw->phy_lock);
  2327. local_irq_disable();
  2328. hw->intr_mask |= IS_EXT_REG;
  2329. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2330. local_irq_enable();
  2331. }
  2332. static inline void skge_wakeup(struct net_device *dev)
  2333. {
  2334. struct skge_port *skge = netdev_priv(dev);
  2335. prefetch(skge->rx_ring.to_clean);
  2336. netif_rx_schedule(dev);
  2337. }
  2338. static irqreturn_t skge_intr(int irq, void *dev_id, struct pt_regs *regs)
  2339. {
  2340. struct skge_hw *hw = dev_id;
  2341. u32 status = skge_read32(hw, B0_SP_ISRC);
  2342. if (status == 0 || status == ~0) /* hotplug or shared irq */
  2343. return IRQ_NONE;
  2344. status &= hw->intr_mask;
  2345. if (status & IS_R1_F) {
  2346. hw->intr_mask &= ~IS_R1_F;
  2347. skge_wakeup(hw->dev[0]);
  2348. }
  2349. if (status & IS_R2_F) {
  2350. hw->intr_mask &= ~IS_R2_F;
  2351. skge_wakeup(hw->dev[1]);
  2352. }
  2353. if (status & IS_XA1_F)
  2354. skge_tx_intr(hw->dev[0]);
  2355. if (status & IS_XA2_F)
  2356. skge_tx_intr(hw->dev[1]);
  2357. if (status & IS_PA_TO_RX1) {
  2358. struct skge_port *skge = netdev_priv(hw->dev[0]);
  2359. ++skge->net_stats.rx_over_errors;
  2360. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
  2361. }
  2362. if (status & IS_PA_TO_RX2) {
  2363. struct skge_port *skge = netdev_priv(hw->dev[1]);
  2364. ++skge->net_stats.rx_over_errors;
  2365. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
  2366. }
  2367. if (status & IS_PA_TO_TX1)
  2368. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
  2369. if (status & IS_PA_TO_TX2)
  2370. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
  2371. if (status & IS_MAC1)
  2372. skge_mac_intr(hw, 0);
  2373. if (status & IS_MAC2)
  2374. skge_mac_intr(hw, 1);
  2375. if (status & IS_HW_ERR)
  2376. skge_error_irq(hw);
  2377. if (status & IS_EXT_REG) {
  2378. hw->intr_mask &= ~IS_EXT_REG;
  2379. tasklet_schedule(&hw->ext_tasklet);
  2380. }
  2381. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2382. return IRQ_HANDLED;
  2383. }
  2384. #ifdef CONFIG_NET_POLL_CONTROLLER
  2385. static void skge_netpoll(struct net_device *dev)
  2386. {
  2387. struct skge_port *skge = netdev_priv(dev);
  2388. disable_irq(dev->irq);
  2389. skge_intr(dev->irq, skge->hw, NULL);
  2390. enable_irq(dev->irq);
  2391. }
  2392. #endif
  2393. static int skge_set_mac_address(struct net_device *dev, void *p)
  2394. {
  2395. struct skge_port *skge = netdev_priv(dev);
  2396. struct skge_hw *hw = skge->hw;
  2397. unsigned port = skge->port;
  2398. const struct sockaddr *addr = p;
  2399. if (!is_valid_ether_addr(addr->sa_data))
  2400. return -EADDRNOTAVAIL;
  2401. spin_lock_bh(&hw->phy_lock);
  2402. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2403. memcpy_toio(hw->regs + B2_MAC_1 + port*8,
  2404. dev->dev_addr, ETH_ALEN);
  2405. memcpy_toio(hw->regs + B2_MAC_2 + port*8,
  2406. dev->dev_addr, ETH_ALEN);
  2407. if (hw->chip_id == CHIP_ID_GENESIS)
  2408. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  2409. else {
  2410. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2411. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2412. }
  2413. spin_unlock_bh(&hw->phy_lock);
  2414. return 0;
  2415. }
  2416. static const struct {
  2417. u8 id;
  2418. const char *name;
  2419. } skge_chips[] = {
  2420. { CHIP_ID_GENESIS, "Genesis" },
  2421. { CHIP_ID_YUKON, "Yukon" },
  2422. { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
  2423. { CHIP_ID_YUKON_LP, "Yukon-LP"},
  2424. };
  2425. static const char *skge_board_name(const struct skge_hw *hw)
  2426. {
  2427. int i;
  2428. static char buf[16];
  2429. for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
  2430. if (skge_chips[i].id == hw->chip_id)
  2431. return skge_chips[i].name;
  2432. snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
  2433. return buf;
  2434. }
  2435. /*
  2436. * Setup the board data structure, but don't bring up
  2437. * the port(s)
  2438. */
  2439. static int skge_reset(struct skge_hw *hw)
  2440. {
  2441. u32 reg;
  2442. u16 ctst;
  2443. u8 t8, mac_cfg, pmd_type, phy_type;
  2444. int i;
  2445. ctst = skge_read16(hw, B0_CTST);
  2446. /* do a SW reset */
  2447. skge_write8(hw, B0_CTST, CS_RST_SET);
  2448. skge_write8(hw, B0_CTST, CS_RST_CLR);
  2449. /* clear PCI errors, if any */
  2450. skge_pci_clear(hw);
  2451. skge_write8(hw, B0_CTST, CS_MRST_CLR);
  2452. /* restore CLK_RUN bits (for Yukon-Lite) */
  2453. skge_write16(hw, B0_CTST,
  2454. ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
  2455. hw->chip_id = skge_read8(hw, B2_CHIP_ID);
  2456. phy_type = skge_read8(hw, B2_E_1) & 0xf;
  2457. pmd_type = skge_read8(hw, B2_PMD_TYP);
  2458. hw->copper = (pmd_type == 'T' || pmd_type == '1');
  2459. switch (hw->chip_id) {
  2460. case CHIP_ID_GENESIS:
  2461. switch (phy_type) {
  2462. case SK_PHY_BCOM:
  2463. hw->phy_addr = PHY_ADDR_BCOM;
  2464. break;
  2465. default:
  2466. printk(KERN_ERR PFX "%s: unsupported phy type 0x%x\n",
  2467. pci_name(hw->pdev), phy_type);
  2468. return -EOPNOTSUPP;
  2469. }
  2470. break;
  2471. case CHIP_ID_YUKON:
  2472. case CHIP_ID_YUKON_LITE:
  2473. case CHIP_ID_YUKON_LP:
  2474. if (phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
  2475. hw->copper = 1;
  2476. hw->phy_addr = PHY_ADDR_MARV;
  2477. break;
  2478. default:
  2479. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  2480. pci_name(hw->pdev), hw->chip_id);
  2481. return -EOPNOTSUPP;
  2482. }
  2483. mac_cfg = skge_read8(hw, B2_MAC_CFG);
  2484. hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
  2485. hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
  2486. /* read the adapters RAM size */
  2487. t8 = skge_read8(hw, B2_E_0);
  2488. if (hw->chip_id == CHIP_ID_GENESIS) {
  2489. if (t8 == 3) {
  2490. /* special case: 4 x 64k x 36, offset = 0x80000 */
  2491. hw->ram_size = 0x100000;
  2492. hw->ram_offset = 0x80000;
  2493. } else
  2494. hw->ram_size = t8 * 512;
  2495. }
  2496. else if (t8 == 0)
  2497. hw->ram_size = 0x20000;
  2498. else
  2499. hw->ram_size = t8 * 4096;
  2500. hw->intr_mask = IS_HW_ERR | IS_EXT_REG;
  2501. if (hw->chip_id == CHIP_ID_GENESIS)
  2502. genesis_init(hw);
  2503. else {
  2504. /* switch power to VCC (WA for VAUX problem) */
  2505. skge_write8(hw, B0_POWER_CTRL,
  2506. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  2507. /* avoid boards with stuck Hardware error bits */
  2508. if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
  2509. (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
  2510. printk(KERN_WARNING PFX "stuck hardware sensor bit\n");
  2511. hw->intr_mask &= ~IS_HW_ERR;
  2512. }
  2513. /* Clear PHY COMA */
  2514. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2515. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
  2516. reg &= ~PCI_PHY_COMA;
  2517. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
  2518. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2519. for (i = 0; i < hw->ports; i++) {
  2520. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2521. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2522. }
  2523. }
  2524. /* turn off hardware timer (unused) */
  2525. skge_write8(hw, B2_TI_CTRL, TIM_STOP);
  2526. skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2527. skge_write8(hw, B0_LED, LED_STAT_ON);
  2528. /* enable the Tx Arbiters */
  2529. for (i = 0; i < hw->ports; i++)
  2530. skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2531. /* Initialize ram interface */
  2532. skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
  2533. skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
  2534. skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
  2535. skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
  2536. skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
  2537. skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
  2538. skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
  2539. skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
  2540. skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
  2541. skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
  2542. skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
  2543. skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
  2544. skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
  2545. skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
  2546. /* Set interrupt moderation for Transmit only
  2547. * Receive interrupts avoided by NAPI
  2548. */
  2549. skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
  2550. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
  2551. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  2552. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2553. spin_lock_bh(&hw->phy_lock);
  2554. for (i = 0; i < hw->ports; i++) {
  2555. if (hw->chip_id == CHIP_ID_GENESIS)
  2556. genesis_reset(hw, i);
  2557. else
  2558. yukon_reset(hw, i);
  2559. }
  2560. spin_unlock_bh(&hw->phy_lock);
  2561. return 0;
  2562. }
  2563. /* Initialize network device */
  2564. static struct net_device *skge_devinit(struct skge_hw *hw, int port,
  2565. int highmem)
  2566. {
  2567. struct skge_port *skge;
  2568. struct net_device *dev = alloc_etherdev(sizeof(*skge));
  2569. if (!dev) {
  2570. printk(KERN_ERR "skge etherdev alloc failed");
  2571. return NULL;
  2572. }
  2573. SET_MODULE_OWNER(dev);
  2574. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2575. dev->open = skge_up;
  2576. dev->stop = skge_down;
  2577. dev->do_ioctl = skge_ioctl;
  2578. dev->hard_start_xmit = skge_xmit_frame;
  2579. dev->get_stats = skge_get_stats;
  2580. if (hw->chip_id == CHIP_ID_GENESIS)
  2581. dev->set_multicast_list = genesis_set_multicast;
  2582. else
  2583. dev->set_multicast_list = yukon_set_multicast;
  2584. dev->set_mac_address = skge_set_mac_address;
  2585. dev->change_mtu = skge_change_mtu;
  2586. SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
  2587. dev->tx_timeout = skge_tx_timeout;
  2588. dev->watchdog_timeo = TX_WATCHDOG;
  2589. dev->poll = skge_poll;
  2590. dev->weight = NAPI_WEIGHT;
  2591. #ifdef CONFIG_NET_POLL_CONTROLLER
  2592. dev->poll_controller = skge_netpoll;
  2593. #endif
  2594. dev->irq = hw->pdev->irq;
  2595. dev->features = NETIF_F_LLTX;
  2596. if (highmem)
  2597. dev->features |= NETIF_F_HIGHDMA;
  2598. skge = netdev_priv(dev);
  2599. skge->netdev = dev;
  2600. skge->hw = hw;
  2601. skge->msg_enable = netif_msg_init(debug, default_msg);
  2602. skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
  2603. skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
  2604. /* Auto speed and flow control */
  2605. skge->autoneg = AUTONEG_ENABLE;
  2606. skge->flow_control = FLOW_MODE_SYMMETRIC;
  2607. skge->duplex = -1;
  2608. skge->speed = -1;
  2609. skge->advertising = skge_supported_modes(hw);
  2610. hw->dev[port] = dev;
  2611. skge->port = port;
  2612. spin_lock_init(&skge->tx_lock);
  2613. if (hw->chip_id != CHIP_ID_GENESIS) {
  2614. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2615. skge->rx_csum = 1;
  2616. }
  2617. /* read the mac address */
  2618. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
  2619. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2620. /* device is off until link detection */
  2621. netif_carrier_off(dev);
  2622. netif_stop_queue(dev);
  2623. return dev;
  2624. }
  2625. static void __devinit skge_show_addr(struct net_device *dev)
  2626. {
  2627. const struct skge_port *skge = netdev_priv(dev);
  2628. if (netif_msg_probe(skge))
  2629. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2630. dev->name,
  2631. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2632. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2633. }
  2634. static int __devinit skge_probe(struct pci_dev *pdev,
  2635. const struct pci_device_id *ent)
  2636. {
  2637. struct net_device *dev, *dev1;
  2638. struct skge_hw *hw;
  2639. int err, using_dac = 0;
  2640. if ((err = pci_enable_device(pdev))) {
  2641. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2642. pci_name(pdev));
  2643. goto err_out;
  2644. }
  2645. if ((err = pci_request_regions(pdev, DRV_NAME))) {
  2646. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2647. pci_name(pdev));
  2648. goto err_out_disable_pdev;
  2649. }
  2650. pci_set_master(pdev);
  2651. if (!(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK)))
  2652. using_dac = 1;
  2653. else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
  2654. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2655. pci_name(pdev));
  2656. goto err_out_free_regions;
  2657. }
  2658. #ifdef __BIG_ENDIAN
  2659. /* byte swap descriptors in hardware */
  2660. {
  2661. u32 reg;
  2662. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2663. reg |= PCI_REV_DESC;
  2664. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2665. }
  2666. #endif
  2667. err = -ENOMEM;
  2668. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2669. if (!hw) {
  2670. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2671. pci_name(pdev));
  2672. goto err_out_free_regions;
  2673. }
  2674. hw->pdev = pdev;
  2675. spin_lock_init(&hw->phy_lock);
  2676. tasklet_init(&hw->ext_tasklet, skge_extirq, (unsigned long) hw);
  2677. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2678. if (!hw->regs) {
  2679. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2680. pci_name(pdev));
  2681. goto err_out_free_hw;
  2682. }
  2683. if ((err = request_irq(pdev->irq, skge_intr, SA_SHIRQ, DRV_NAME, hw))) {
  2684. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2685. pci_name(pdev), pdev->irq);
  2686. goto err_out_iounmap;
  2687. }
  2688. pci_set_drvdata(pdev, hw);
  2689. err = skge_reset(hw);
  2690. if (err)
  2691. goto err_out_free_irq;
  2692. printk(KERN_INFO PFX DRV_VERSION " addr 0x%lx irq %d chip %s rev %d\n",
  2693. pci_resource_start(pdev, 0), pdev->irq,
  2694. skge_board_name(hw), hw->chip_rev);
  2695. if ((dev = skge_devinit(hw, 0, using_dac)) == NULL)
  2696. goto err_out_led_off;
  2697. if ((err = register_netdev(dev))) {
  2698. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2699. pci_name(pdev));
  2700. goto err_out_free_netdev;
  2701. }
  2702. skge_show_addr(dev);
  2703. if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
  2704. if (register_netdev(dev1) == 0)
  2705. skge_show_addr(dev1);
  2706. else {
  2707. /* Failure to register second port need not be fatal */
  2708. printk(KERN_WARNING PFX "register of second port failed\n");
  2709. hw->dev[1] = NULL;
  2710. free_netdev(dev1);
  2711. }
  2712. }
  2713. return 0;
  2714. err_out_free_netdev:
  2715. free_netdev(dev);
  2716. err_out_led_off:
  2717. skge_write16(hw, B0_LED, LED_STAT_OFF);
  2718. err_out_free_irq:
  2719. free_irq(pdev->irq, hw);
  2720. err_out_iounmap:
  2721. iounmap(hw->regs);
  2722. err_out_free_hw:
  2723. kfree(hw);
  2724. err_out_free_regions:
  2725. pci_release_regions(pdev);
  2726. err_out_disable_pdev:
  2727. pci_disable_device(pdev);
  2728. pci_set_drvdata(pdev, NULL);
  2729. err_out:
  2730. return err;
  2731. }
  2732. static void __devexit skge_remove(struct pci_dev *pdev)
  2733. {
  2734. struct skge_hw *hw = pci_get_drvdata(pdev);
  2735. struct net_device *dev0, *dev1;
  2736. if (!hw)
  2737. return;
  2738. if ((dev1 = hw->dev[1]))
  2739. unregister_netdev(dev1);
  2740. dev0 = hw->dev[0];
  2741. unregister_netdev(dev0);
  2742. skge_write32(hw, B0_IMSK, 0);
  2743. skge_write16(hw, B0_LED, LED_STAT_OFF);
  2744. skge_pci_clear(hw);
  2745. skge_write8(hw, B0_CTST, CS_RST_SET);
  2746. tasklet_kill(&hw->ext_tasklet);
  2747. free_irq(pdev->irq, hw);
  2748. pci_release_regions(pdev);
  2749. pci_disable_device(pdev);
  2750. if (dev1)
  2751. free_netdev(dev1);
  2752. free_netdev(dev0);
  2753. iounmap(hw->regs);
  2754. kfree(hw);
  2755. pci_set_drvdata(pdev, NULL);
  2756. }
  2757. #ifdef CONFIG_PM
  2758. static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
  2759. {
  2760. struct skge_hw *hw = pci_get_drvdata(pdev);
  2761. int i, wol = 0;
  2762. for (i = 0; i < 2; i++) {
  2763. struct net_device *dev = hw->dev[i];
  2764. if (dev) {
  2765. struct skge_port *skge = netdev_priv(dev);
  2766. if (netif_running(dev)) {
  2767. netif_carrier_off(dev);
  2768. if (skge->wol)
  2769. netif_stop_queue(dev);
  2770. else
  2771. skge_down(dev);
  2772. }
  2773. netif_device_detach(dev);
  2774. wol |= skge->wol;
  2775. }
  2776. }
  2777. pci_save_state(pdev);
  2778. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  2779. pci_disable_device(pdev);
  2780. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2781. return 0;
  2782. }
  2783. static int skge_resume(struct pci_dev *pdev)
  2784. {
  2785. struct skge_hw *hw = pci_get_drvdata(pdev);
  2786. int i;
  2787. pci_set_power_state(pdev, PCI_D0);
  2788. pci_restore_state(pdev);
  2789. pci_enable_wake(pdev, PCI_D0, 0);
  2790. skge_reset(hw);
  2791. for (i = 0; i < 2; i++) {
  2792. struct net_device *dev = hw->dev[i];
  2793. if (dev) {
  2794. netif_device_attach(dev);
  2795. if (netif_running(dev))
  2796. skge_up(dev);
  2797. }
  2798. }
  2799. return 0;
  2800. }
  2801. #endif
  2802. static struct pci_driver skge_driver = {
  2803. .name = DRV_NAME,
  2804. .id_table = skge_id_table,
  2805. .probe = skge_probe,
  2806. .remove = __devexit_p(skge_remove),
  2807. #ifdef CONFIG_PM
  2808. .suspend = skge_suspend,
  2809. .resume = skge_resume,
  2810. #endif
  2811. };
  2812. static int __init skge_init_module(void)
  2813. {
  2814. return pci_module_init(&skge_driver);
  2815. }
  2816. static void __exit skge_cleanup_module(void)
  2817. {
  2818. pci_unregister_driver(&skge_driver);
  2819. }
  2820. module_init(skge_init_module);
  2821. module_exit(skge_cleanup_module);