devices-da8xx.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722
  1. /*
  2. * DA8XX/OMAP L1XX platform device data
  3. *
  4. * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
  5. * Derived from code that was:
  6. * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <mach/cputype.h>
  18. #include <mach/common.h>
  19. #include <mach/time.h>
  20. #include <mach/da8xx.h>
  21. #include <mach/cpuidle.h>
  22. #include "clock.h"
  23. #define DA8XX_TPCC_BASE 0x01c00000
  24. #define DA850_MMCSD1_BASE 0x01e1b000
  25. #define DA850_TPCC1_BASE 0x01e30000
  26. #define DA8XX_TPTC0_BASE 0x01c08000
  27. #define DA8XX_TPTC1_BASE 0x01c08400
  28. #define DA850_TPTC2_BASE 0x01e38000
  29. #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
  30. #define DA8XX_I2C0_BASE 0x01c22000
  31. #define DA8XX_RTC_BASE 0x01C23000
  32. #define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
  33. #define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
  34. #define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
  35. #define DA8XX_EMAC_MDIO_BASE 0x01e24000
  36. #define DA8XX_GPIO_BASE 0x01e26000
  37. #define DA8XX_I2C1_BASE 0x01e28000
  38. #define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
  39. #define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
  40. #define DA8XX_EMAC_RAM_OFFSET 0x0000
  41. #define DA8XX_MDIO_REG_OFFSET 0x4000
  42. #define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
  43. void __iomem *da8xx_syscfg0_base;
  44. void __iomem *da8xx_syscfg1_base;
  45. static struct plat_serial8250_port da8xx_serial_pdata[] = {
  46. {
  47. .mapbase = DA8XX_UART0_BASE,
  48. .irq = IRQ_DA8XX_UARTINT0,
  49. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  50. UPF_IOREMAP,
  51. .iotype = UPIO_MEM,
  52. .regshift = 2,
  53. },
  54. {
  55. .mapbase = DA8XX_UART1_BASE,
  56. .irq = IRQ_DA8XX_UARTINT1,
  57. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  58. UPF_IOREMAP,
  59. .iotype = UPIO_MEM,
  60. .regshift = 2,
  61. },
  62. {
  63. .mapbase = DA8XX_UART2_BASE,
  64. .irq = IRQ_DA8XX_UARTINT2,
  65. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  66. UPF_IOREMAP,
  67. .iotype = UPIO_MEM,
  68. .regshift = 2,
  69. },
  70. {
  71. .flags = 0,
  72. },
  73. };
  74. struct platform_device da8xx_serial_device = {
  75. .name = "serial8250",
  76. .id = PLAT8250_DEV_PLATFORM,
  77. .dev = {
  78. .platform_data = da8xx_serial_pdata,
  79. },
  80. };
  81. static const s8 da8xx_queue_tc_mapping[][2] = {
  82. /* {event queue no, TC no} */
  83. {0, 0},
  84. {1, 1},
  85. {-1, -1}
  86. };
  87. static const s8 da8xx_queue_priority_mapping[][2] = {
  88. /* {event queue no, Priority} */
  89. {0, 3},
  90. {1, 7},
  91. {-1, -1}
  92. };
  93. static const s8 da850_queue_tc_mapping[][2] = {
  94. /* {event queue no, TC no} */
  95. {0, 0},
  96. {-1, -1}
  97. };
  98. static const s8 da850_queue_priority_mapping[][2] = {
  99. /* {event queue no, Priority} */
  100. {0, 3},
  101. {-1, -1}
  102. };
  103. static struct edma_soc_info da830_edma_cc0_info = {
  104. .n_channel = 32,
  105. .n_region = 4,
  106. .n_slot = 128,
  107. .n_tc = 2,
  108. .n_cc = 1,
  109. .queue_tc_mapping = da8xx_queue_tc_mapping,
  110. .queue_priority_mapping = da8xx_queue_priority_mapping,
  111. };
  112. static struct edma_soc_info *da830_edma_info[EDMA_MAX_CC] = {
  113. &da830_edma_cc0_info,
  114. };
  115. static struct edma_soc_info da850_edma_cc_info[] = {
  116. {
  117. .n_channel = 32,
  118. .n_region = 4,
  119. .n_slot = 128,
  120. .n_tc = 2,
  121. .n_cc = 1,
  122. .queue_tc_mapping = da8xx_queue_tc_mapping,
  123. .queue_priority_mapping = da8xx_queue_priority_mapping,
  124. },
  125. {
  126. .n_channel = 32,
  127. .n_region = 4,
  128. .n_slot = 128,
  129. .n_tc = 1,
  130. .n_cc = 1,
  131. .queue_tc_mapping = da850_queue_tc_mapping,
  132. .queue_priority_mapping = da850_queue_priority_mapping,
  133. },
  134. };
  135. static struct edma_soc_info *da850_edma_info[EDMA_MAX_CC] = {
  136. &da850_edma_cc_info[0],
  137. &da850_edma_cc_info[1],
  138. };
  139. static struct resource da830_edma_resources[] = {
  140. {
  141. .name = "edma_cc0",
  142. .start = DA8XX_TPCC_BASE,
  143. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  144. .flags = IORESOURCE_MEM,
  145. },
  146. {
  147. .name = "edma_tc0",
  148. .start = DA8XX_TPTC0_BASE,
  149. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  150. .flags = IORESOURCE_MEM,
  151. },
  152. {
  153. .name = "edma_tc1",
  154. .start = DA8XX_TPTC1_BASE,
  155. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  156. .flags = IORESOURCE_MEM,
  157. },
  158. {
  159. .name = "edma0",
  160. .start = IRQ_DA8XX_CCINT0,
  161. .flags = IORESOURCE_IRQ,
  162. },
  163. {
  164. .name = "edma0_err",
  165. .start = IRQ_DA8XX_CCERRINT,
  166. .flags = IORESOURCE_IRQ,
  167. },
  168. };
  169. static struct resource da850_edma_resources[] = {
  170. {
  171. .name = "edma_cc0",
  172. .start = DA8XX_TPCC_BASE,
  173. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  174. .flags = IORESOURCE_MEM,
  175. },
  176. {
  177. .name = "edma_tc0",
  178. .start = DA8XX_TPTC0_BASE,
  179. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  180. .flags = IORESOURCE_MEM,
  181. },
  182. {
  183. .name = "edma_tc1",
  184. .start = DA8XX_TPTC1_BASE,
  185. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  186. .flags = IORESOURCE_MEM,
  187. },
  188. {
  189. .name = "edma_cc1",
  190. .start = DA850_TPCC1_BASE,
  191. .end = DA850_TPCC1_BASE + SZ_32K - 1,
  192. .flags = IORESOURCE_MEM,
  193. },
  194. {
  195. .name = "edma_tc2",
  196. .start = DA850_TPTC2_BASE,
  197. .end = DA850_TPTC2_BASE + SZ_1K - 1,
  198. .flags = IORESOURCE_MEM,
  199. },
  200. {
  201. .name = "edma0",
  202. .start = IRQ_DA8XX_CCINT0,
  203. .flags = IORESOURCE_IRQ,
  204. },
  205. {
  206. .name = "edma0_err",
  207. .start = IRQ_DA8XX_CCERRINT,
  208. .flags = IORESOURCE_IRQ,
  209. },
  210. {
  211. .name = "edma1",
  212. .start = IRQ_DA850_CCINT1,
  213. .flags = IORESOURCE_IRQ,
  214. },
  215. {
  216. .name = "edma1_err",
  217. .start = IRQ_DA850_CCERRINT1,
  218. .flags = IORESOURCE_IRQ,
  219. },
  220. };
  221. static struct platform_device da830_edma_device = {
  222. .name = "edma",
  223. .id = -1,
  224. .dev = {
  225. .platform_data = da830_edma_info,
  226. },
  227. .num_resources = ARRAY_SIZE(da830_edma_resources),
  228. .resource = da830_edma_resources,
  229. };
  230. static struct platform_device da850_edma_device = {
  231. .name = "edma",
  232. .id = -1,
  233. .dev = {
  234. .platform_data = da850_edma_info,
  235. },
  236. .num_resources = ARRAY_SIZE(da850_edma_resources),
  237. .resource = da850_edma_resources,
  238. };
  239. int __init da830_register_edma(struct edma_rsv_info *rsv)
  240. {
  241. da830_edma_cc0_info.rsv = rsv;
  242. return platform_device_register(&da830_edma_device);
  243. }
  244. int __init da850_register_edma(struct edma_rsv_info *rsv[2])
  245. {
  246. if (rsv) {
  247. da850_edma_cc_info[0].rsv = rsv[0];
  248. da850_edma_cc_info[1].rsv = rsv[1];
  249. }
  250. return platform_device_register(&da850_edma_device);
  251. }
  252. static struct resource da8xx_i2c_resources0[] = {
  253. {
  254. .start = DA8XX_I2C0_BASE,
  255. .end = DA8XX_I2C0_BASE + SZ_4K - 1,
  256. .flags = IORESOURCE_MEM,
  257. },
  258. {
  259. .start = IRQ_DA8XX_I2CINT0,
  260. .end = IRQ_DA8XX_I2CINT0,
  261. .flags = IORESOURCE_IRQ,
  262. },
  263. };
  264. static struct platform_device da8xx_i2c_device0 = {
  265. .name = "i2c_davinci",
  266. .id = 1,
  267. .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
  268. .resource = da8xx_i2c_resources0,
  269. };
  270. static struct resource da8xx_i2c_resources1[] = {
  271. {
  272. .start = DA8XX_I2C1_BASE,
  273. .end = DA8XX_I2C1_BASE + SZ_4K - 1,
  274. .flags = IORESOURCE_MEM,
  275. },
  276. {
  277. .start = IRQ_DA8XX_I2CINT1,
  278. .end = IRQ_DA8XX_I2CINT1,
  279. .flags = IORESOURCE_IRQ,
  280. },
  281. };
  282. static struct platform_device da8xx_i2c_device1 = {
  283. .name = "i2c_davinci",
  284. .id = 2,
  285. .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
  286. .resource = da8xx_i2c_resources1,
  287. };
  288. int __init da8xx_register_i2c(int instance,
  289. struct davinci_i2c_platform_data *pdata)
  290. {
  291. struct platform_device *pdev;
  292. if (instance == 0)
  293. pdev = &da8xx_i2c_device0;
  294. else if (instance == 1)
  295. pdev = &da8xx_i2c_device1;
  296. else
  297. return -EINVAL;
  298. pdev->dev.platform_data = pdata;
  299. return platform_device_register(pdev);
  300. }
  301. static struct resource da8xx_watchdog_resources[] = {
  302. {
  303. .start = DA8XX_WDOG_BASE,
  304. .end = DA8XX_WDOG_BASE + SZ_4K - 1,
  305. .flags = IORESOURCE_MEM,
  306. },
  307. };
  308. struct platform_device da8xx_wdt_device = {
  309. .name = "watchdog",
  310. .id = -1,
  311. .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
  312. .resource = da8xx_watchdog_resources,
  313. };
  314. int __init da8xx_register_watchdog(void)
  315. {
  316. return platform_device_register(&da8xx_wdt_device);
  317. }
  318. static struct resource da8xx_emac_resources[] = {
  319. {
  320. .start = DA8XX_EMAC_CPPI_PORT_BASE,
  321. .end = DA8XX_EMAC_CPPI_PORT_BASE + SZ_16K - 1,
  322. .flags = IORESOURCE_MEM,
  323. },
  324. {
  325. .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  326. .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  327. .flags = IORESOURCE_IRQ,
  328. },
  329. {
  330. .start = IRQ_DA8XX_C0_RX_PULSE,
  331. .end = IRQ_DA8XX_C0_RX_PULSE,
  332. .flags = IORESOURCE_IRQ,
  333. },
  334. {
  335. .start = IRQ_DA8XX_C0_TX_PULSE,
  336. .end = IRQ_DA8XX_C0_TX_PULSE,
  337. .flags = IORESOURCE_IRQ,
  338. },
  339. {
  340. .start = IRQ_DA8XX_C0_MISC_PULSE,
  341. .end = IRQ_DA8XX_C0_MISC_PULSE,
  342. .flags = IORESOURCE_IRQ,
  343. },
  344. };
  345. struct emac_platform_data da8xx_emac_pdata = {
  346. .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
  347. .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
  348. .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
  349. .mdio_reg_offset = DA8XX_MDIO_REG_OFFSET,
  350. .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
  351. .version = EMAC_VERSION_2,
  352. };
  353. static struct platform_device da8xx_emac_device = {
  354. .name = "davinci_emac",
  355. .id = 1,
  356. .dev = {
  357. .platform_data = &da8xx_emac_pdata,
  358. },
  359. .num_resources = ARRAY_SIZE(da8xx_emac_resources),
  360. .resource = da8xx_emac_resources,
  361. };
  362. static struct resource da8xx_mdio_resources[] = {
  363. {
  364. .start = DA8XX_EMAC_MDIO_BASE,
  365. .end = DA8XX_EMAC_MDIO_BASE + SZ_4K - 1,
  366. .flags = IORESOURCE_MEM,
  367. },
  368. };
  369. static struct platform_device da8xx_mdio_device = {
  370. .name = "davinci_mdio",
  371. .id = 0,
  372. .num_resources = ARRAY_SIZE(da8xx_mdio_resources),
  373. .resource = da8xx_mdio_resources,
  374. };
  375. int __init da8xx_register_emac(void)
  376. {
  377. int ret;
  378. ret = platform_device_register(&da8xx_mdio_device);
  379. if (ret < 0)
  380. return ret;
  381. ret = platform_device_register(&da8xx_emac_device);
  382. if (ret < 0)
  383. return ret;
  384. ret = clk_add_alias(NULL, dev_name(&da8xx_mdio_device.dev),
  385. NULL, &da8xx_emac_device.dev);
  386. return ret;
  387. }
  388. static struct resource da830_mcasp1_resources[] = {
  389. {
  390. .name = "mcasp1",
  391. .start = DAVINCI_DA830_MCASP1_REG_BASE,
  392. .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
  393. .flags = IORESOURCE_MEM,
  394. },
  395. /* TX event */
  396. {
  397. .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  398. .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  399. .flags = IORESOURCE_DMA,
  400. },
  401. /* RX event */
  402. {
  403. .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
  404. .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
  405. .flags = IORESOURCE_DMA,
  406. },
  407. };
  408. static struct platform_device da830_mcasp1_device = {
  409. .name = "davinci-mcasp",
  410. .id = 1,
  411. .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
  412. .resource = da830_mcasp1_resources,
  413. };
  414. static struct resource da850_mcasp_resources[] = {
  415. {
  416. .name = "mcasp",
  417. .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
  418. .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
  419. .flags = IORESOURCE_MEM,
  420. },
  421. /* TX event */
  422. {
  423. .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  424. .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  425. .flags = IORESOURCE_DMA,
  426. },
  427. /* RX event */
  428. {
  429. .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  430. .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  431. .flags = IORESOURCE_DMA,
  432. },
  433. };
  434. static struct platform_device da850_mcasp_device = {
  435. .name = "davinci-mcasp",
  436. .id = 0,
  437. .num_resources = ARRAY_SIZE(da850_mcasp_resources),
  438. .resource = da850_mcasp_resources,
  439. };
  440. void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
  441. {
  442. /* DA830/OMAP-L137 has 3 instances of McASP */
  443. if (cpu_is_davinci_da830() && id == 1) {
  444. da830_mcasp1_device.dev.platform_data = pdata;
  445. platform_device_register(&da830_mcasp1_device);
  446. } else if (cpu_is_davinci_da850()) {
  447. da850_mcasp_device.dev.platform_data = pdata;
  448. platform_device_register(&da850_mcasp_device);
  449. }
  450. }
  451. static const struct display_panel disp_panel = {
  452. QVGA,
  453. 16,
  454. 16,
  455. COLOR_ACTIVE,
  456. };
  457. static struct lcd_ctrl_config lcd_cfg = {
  458. &disp_panel,
  459. .ac_bias = 255,
  460. .ac_bias_intrpt = 0,
  461. .dma_burst_sz = 16,
  462. .bpp = 16,
  463. .fdd = 255,
  464. .tft_alt_mode = 0,
  465. .stn_565_mode = 0,
  466. .mono_8bit_mode = 0,
  467. .invert_line_clock = 1,
  468. .invert_frm_clock = 1,
  469. .sync_edge = 0,
  470. .sync_ctrl = 1,
  471. .raster_order = 0,
  472. };
  473. struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
  474. .manu_name = "sharp",
  475. .controller_data = &lcd_cfg,
  476. .type = "Sharp_LCD035Q3DG01",
  477. };
  478. struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
  479. .manu_name = "sharp",
  480. .controller_data = &lcd_cfg,
  481. .type = "Sharp_LK043T1DG01",
  482. };
  483. static struct resource da8xx_lcdc_resources[] = {
  484. [0] = { /* registers */
  485. .start = DA8XX_LCD_CNTRL_BASE,
  486. .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
  487. .flags = IORESOURCE_MEM,
  488. },
  489. [1] = { /* interrupt */
  490. .start = IRQ_DA8XX_LCDINT,
  491. .end = IRQ_DA8XX_LCDINT,
  492. .flags = IORESOURCE_IRQ,
  493. },
  494. };
  495. static struct platform_device da8xx_lcdc_device = {
  496. .name = "da8xx_lcdc",
  497. .id = 0,
  498. .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
  499. .resource = da8xx_lcdc_resources,
  500. };
  501. int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
  502. {
  503. da8xx_lcdc_device.dev.platform_data = pdata;
  504. return platform_device_register(&da8xx_lcdc_device);
  505. }
  506. static struct resource da8xx_mmcsd0_resources[] = {
  507. { /* registers */
  508. .start = DA8XX_MMCSD0_BASE,
  509. .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
  510. .flags = IORESOURCE_MEM,
  511. },
  512. { /* interrupt */
  513. .start = IRQ_DA8XX_MMCSDINT0,
  514. .end = IRQ_DA8XX_MMCSDINT0,
  515. .flags = IORESOURCE_IRQ,
  516. },
  517. { /* DMA RX */
  518. .start = EDMA_CTLR_CHAN(0, 16),
  519. .end = EDMA_CTLR_CHAN(0, 16),
  520. .flags = IORESOURCE_DMA,
  521. },
  522. { /* DMA TX */
  523. .start = EDMA_CTLR_CHAN(0, 17),
  524. .end = EDMA_CTLR_CHAN(0, 17),
  525. .flags = IORESOURCE_DMA,
  526. },
  527. };
  528. static struct platform_device da8xx_mmcsd0_device = {
  529. .name = "davinci_mmc",
  530. .id = 0,
  531. .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
  532. .resource = da8xx_mmcsd0_resources,
  533. };
  534. int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
  535. {
  536. da8xx_mmcsd0_device.dev.platform_data = config;
  537. return platform_device_register(&da8xx_mmcsd0_device);
  538. }
  539. #ifdef CONFIG_ARCH_DAVINCI_DA850
  540. static struct resource da850_mmcsd1_resources[] = {
  541. { /* registers */
  542. .start = DA850_MMCSD1_BASE,
  543. .end = DA850_MMCSD1_BASE + SZ_4K - 1,
  544. .flags = IORESOURCE_MEM,
  545. },
  546. { /* interrupt */
  547. .start = IRQ_DA850_MMCSDINT0_1,
  548. .end = IRQ_DA850_MMCSDINT0_1,
  549. .flags = IORESOURCE_IRQ,
  550. },
  551. { /* DMA RX */
  552. .start = EDMA_CTLR_CHAN(1, 28),
  553. .end = EDMA_CTLR_CHAN(1, 28),
  554. .flags = IORESOURCE_DMA,
  555. },
  556. { /* DMA TX */
  557. .start = EDMA_CTLR_CHAN(1, 29),
  558. .end = EDMA_CTLR_CHAN(1, 29),
  559. .flags = IORESOURCE_DMA,
  560. },
  561. };
  562. static struct platform_device da850_mmcsd1_device = {
  563. .name = "davinci_mmc",
  564. .id = 1,
  565. .num_resources = ARRAY_SIZE(da850_mmcsd1_resources),
  566. .resource = da850_mmcsd1_resources,
  567. };
  568. int __init da850_register_mmcsd1(struct davinci_mmc_config *config)
  569. {
  570. da850_mmcsd1_device.dev.platform_data = config;
  571. return platform_device_register(&da850_mmcsd1_device);
  572. }
  573. #endif
  574. static struct resource da8xx_rtc_resources[] = {
  575. {
  576. .start = DA8XX_RTC_BASE,
  577. .end = DA8XX_RTC_BASE + SZ_4K - 1,
  578. .flags = IORESOURCE_MEM,
  579. },
  580. { /* timer irq */
  581. .start = IRQ_DA8XX_RTC,
  582. .end = IRQ_DA8XX_RTC,
  583. .flags = IORESOURCE_IRQ,
  584. },
  585. { /* alarm irq */
  586. .start = IRQ_DA8XX_RTC,
  587. .end = IRQ_DA8XX_RTC,
  588. .flags = IORESOURCE_IRQ,
  589. },
  590. };
  591. static struct platform_device da8xx_rtc_device = {
  592. .name = "omap_rtc",
  593. .id = -1,
  594. .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
  595. .resource = da8xx_rtc_resources,
  596. };
  597. int da8xx_register_rtc(void)
  598. {
  599. int ret;
  600. void __iomem *base;
  601. base = ioremap(DA8XX_RTC_BASE, SZ_4K);
  602. if (WARN_ON(!base))
  603. return -ENOMEM;
  604. /* Unlock the rtc's registers */
  605. __raw_writel(0x83e70b13, base + 0x6c);
  606. __raw_writel(0x95a4f1e0, base + 0x70);
  607. iounmap(base);
  608. ret = platform_device_register(&da8xx_rtc_device);
  609. if (!ret)
  610. /* Atleast on DA850, RTC is a wakeup source */
  611. device_init_wakeup(&da8xx_rtc_device.dev, true);
  612. return ret;
  613. }
  614. static void __iomem *da8xx_ddr2_ctlr_base;
  615. void __iomem * __init da8xx_get_mem_ctlr(void)
  616. {
  617. if (da8xx_ddr2_ctlr_base)
  618. return da8xx_ddr2_ctlr_base;
  619. da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
  620. if (!da8xx_ddr2_ctlr_base)
  621. pr_warning("%s: Unable to map DDR2 controller", __func__);
  622. return da8xx_ddr2_ctlr_base;
  623. }
  624. static struct resource da8xx_cpuidle_resources[] = {
  625. {
  626. .start = DA8XX_DDR2_CTL_BASE,
  627. .end = DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
  628. .flags = IORESOURCE_MEM,
  629. },
  630. };
  631. /* DA8XX devices support DDR2 power down */
  632. static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
  633. .ddr2_pdown = 1,
  634. };
  635. static struct platform_device da8xx_cpuidle_device = {
  636. .name = "cpuidle-davinci",
  637. .num_resources = ARRAY_SIZE(da8xx_cpuidle_resources),
  638. .resource = da8xx_cpuidle_resources,
  639. .dev = {
  640. .platform_data = &da8xx_cpuidle_pdata,
  641. },
  642. };
  643. int __init da8xx_register_cpuidle(void)
  644. {
  645. da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
  646. return platform_device_register(&da8xx_cpuidle_device);
  647. }