intel8x0m.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338
  1. /*
  2. * ALSA modem driver for Intel ICH (i8x0) chipsets
  3. *
  4. * Copyright (c) 2000 Jaroslav Kysela <perex@suse.cz>
  5. *
  6. * This is modified (by Sasha Khapyorsky <sashak@alsa-project.org>) version
  7. * of ALSA ICH sound driver intel8x0.c .
  8. *
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. */
  25. #include <sound/driver.h>
  26. #include <asm/io.h>
  27. #include <linux/delay.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/init.h>
  30. #include <linux/pci.h>
  31. #include <linux/slab.h>
  32. #include <linux/moduleparam.h>
  33. #include <sound/core.h>
  34. #include <sound/pcm.h>
  35. #include <sound/ac97_codec.h>
  36. #include <sound/info.h>
  37. #include <sound/initval.h>
  38. MODULE_AUTHOR("Jaroslav Kysela <perex@suse.cz>");
  39. MODULE_DESCRIPTION("Intel 82801AA,82901AB,i810,i820,i830,i840,i845,MX440; SiS 7013; NVidia MCP/2/2S/3 modems");
  40. MODULE_LICENSE("GPL");
  41. MODULE_SUPPORTED_DEVICE("{{Intel,82801AA-ICH},"
  42. "{Intel,82901AB-ICH0},"
  43. "{Intel,82801BA-ICH2},"
  44. "{Intel,82801CA-ICH3},"
  45. "{Intel,82801DB-ICH4},"
  46. "{Intel,ICH5},"
  47. "{Intel,ICH6},"
  48. "{Intel,ICH7},"
  49. "{Intel,MX440},"
  50. "{SiS,7013},"
  51. "{NVidia,NForce Modem},"
  52. "{NVidia,NForce2 Modem},"
  53. "{NVidia,NForce2s Modem},"
  54. "{NVidia,NForce3 Modem},"
  55. "{AMD,AMD768}}");
  56. static int index = -2; /* Exclude the first card */
  57. static char *id = SNDRV_DEFAULT_STR1; /* ID for this card */
  58. static int ac97_clock = 0;
  59. module_param(index, int, 0444);
  60. MODULE_PARM_DESC(index, "Index value for Intel i8x0 modemcard.");
  61. module_param(id, charp, 0444);
  62. MODULE_PARM_DESC(id, "ID string for Intel i8x0 modemcard.");
  63. module_param(ac97_clock, int, 0444);
  64. MODULE_PARM_DESC(ac97_clock, "AC'97 codec clock (0 = auto-detect).");
  65. /* just for backward compatibility */
  66. static int enable;
  67. module_param(enable, bool, 0444);
  68. /*
  69. * Direct registers
  70. */
  71. enum { DEVICE_INTEL, DEVICE_SIS, DEVICE_ALI, DEVICE_NFORCE };
  72. #define ICHREG(x) ICH_REG_##x
  73. #define DEFINE_REGSET(name,base) \
  74. enum { \
  75. ICH_REG_##name##_BDBAR = base + 0x0, /* dword - buffer descriptor list base address */ \
  76. ICH_REG_##name##_CIV = base + 0x04, /* byte - current index value */ \
  77. ICH_REG_##name##_LVI = base + 0x05, /* byte - last valid index */ \
  78. ICH_REG_##name##_SR = base + 0x06, /* byte - status register */ \
  79. ICH_REG_##name##_PICB = base + 0x08, /* word - position in current buffer */ \
  80. ICH_REG_##name##_PIV = base + 0x0a, /* byte - prefetched index value */ \
  81. ICH_REG_##name##_CR = base + 0x0b, /* byte - control register */ \
  82. };
  83. /* busmaster blocks */
  84. DEFINE_REGSET(OFF, 0); /* offset */
  85. /* values for each busmaster block */
  86. /* LVI */
  87. #define ICH_REG_LVI_MASK 0x1f
  88. /* SR */
  89. #define ICH_FIFOE 0x10 /* FIFO error */
  90. #define ICH_BCIS 0x08 /* buffer completion interrupt status */
  91. #define ICH_LVBCI 0x04 /* last valid buffer completion interrupt */
  92. #define ICH_CELV 0x02 /* current equals last valid */
  93. #define ICH_DCH 0x01 /* DMA controller halted */
  94. /* PIV */
  95. #define ICH_REG_PIV_MASK 0x1f /* mask */
  96. /* CR */
  97. #define ICH_IOCE 0x10 /* interrupt on completion enable */
  98. #define ICH_FEIE 0x08 /* fifo error interrupt enable */
  99. #define ICH_LVBIE 0x04 /* last valid buffer interrupt enable */
  100. #define ICH_RESETREGS 0x02 /* reset busmaster registers */
  101. #define ICH_STARTBM 0x01 /* start busmaster operation */
  102. /* global block */
  103. #define ICH_REG_GLOB_CNT 0x3c /* dword - global control */
  104. #define ICH_TRIE 0x00000040 /* tertiary resume interrupt enable */
  105. #define ICH_SRIE 0x00000020 /* secondary resume interrupt enable */
  106. #define ICH_PRIE 0x00000010 /* primary resume interrupt enable */
  107. #define ICH_ACLINK 0x00000008 /* AClink shut off */
  108. #define ICH_AC97WARM 0x00000004 /* AC'97 warm reset */
  109. #define ICH_AC97COLD 0x00000002 /* AC'97 cold reset */
  110. #define ICH_GIE 0x00000001 /* GPI interrupt enable */
  111. #define ICH_REG_GLOB_STA 0x40 /* dword - global status */
  112. #define ICH_TRI 0x20000000 /* ICH4: tertiary (AC_SDIN2) resume interrupt */
  113. #define ICH_TCR 0x10000000 /* ICH4: tertiary (AC_SDIN2) codec ready */
  114. #define ICH_BCS 0x08000000 /* ICH4: bit clock stopped */
  115. #define ICH_SPINT 0x04000000 /* ICH4: S/PDIF interrupt */
  116. #define ICH_P2INT 0x02000000 /* ICH4: PCM2-In interrupt */
  117. #define ICH_M2INT 0x01000000 /* ICH4: Mic2-In interrupt */
  118. #define ICH_SAMPLE_CAP 0x00c00000 /* ICH4: sample capability bits (RO) */
  119. #define ICH_MULTICHAN_CAP 0x00300000 /* ICH4: multi-channel capability bits (RO) */
  120. #define ICH_MD3 0x00020000 /* modem power down semaphore */
  121. #define ICH_AD3 0x00010000 /* audio power down semaphore */
  122. #define ICH_RCS 0x00008000 /* read completion status */
  123. #define ICH_BIT3 0x00004000 /* bit 3 slot 12 */
  124. #define ICH_BIT2 0x00002000 /* bit 2 slot 12 */
  125. #define ICH_BIT1 0x00001000 /* bit 1 slot 12 */
  126. #define ICH_SRI 0x00000800 /* secondary (AC_SDIN1) resume interrupt */
  127. #define ICH_PRI 0x00000400 /* primary (AC_SDIN0) resume interrupt */
  128. #define ICH_SCR 0x00000200 /* secondary (AC_SDIN1) codec ready */
  129. #define ICH_PCR 0x00000100 /* primary (AC_SDIN0) codec ready */
  130. #define ICH_MCINT 0x00000080 /* MIC capture interrupt */
  131. #define ICH_POINT 0x00000040 /* playback interrupt */
  132. #define ICH_PIINT 0x00000020 /* capture interrupt */
  133. #define ICH_NVSPINT 0x00000010 /* nforce spdif interrupt */
  134. #define ICH_MOINT 0x00000004 /* modem playback interrupt */
  135. #define ICH_MIINT 0x00000002 /* modem capture interrupt */
  136. #define ICH_GSCI 0x00000001 /* GPI status change interrupt */
  137. #define ICH_REG_ACC_SEMA 0x44 /* byte - codec write semaphore */
  138. #define ICH_CAS 0x01 /* codec access semaphore */
  139. #define ICH_MAX_FRAGS 32 /* max hw frags */
  140. /*
  141. *
  142. */
  143. enum { ICHD_MDMIN, ICHD_MDMOUT, ICHD_MDMLAST = ICHD_MDMOUT };
  144. enum { ALID_MDMIN, ALID_MDMOUT, ALID_MDMLAST = ALID_MDMOUT };
  145. #define get_ichdev(substream) (ichdev_t *)(substream->runtime->private_data)
  146. typedef struct {
  147. unsigned int ichd; /* ich device number */
  148. unsigned long reg_offset; /* offset to bmaddr */
  149. u32 *bdbar; /* CPU address (32bit) */
  150. unsigned int bdbar_addr; /* PCI bus address (32bit) */
  151. snd_pcm_substream_t *substream;
  152. unsigned int physbuf; /* physical address (32bit) */
  153. unsigned int size;
  154. unsigned int fragsize;
  155. unsigned int fragsize1;
  156. unsigned int position;
  157. int frags;
  158. int lvi;
  159. int lvi_frag;
  160. int civ;
  161. int ack;
  162. int ack_reload;
  163. unsigned int ack_bit;
  164. unsigned int roff_sr;
  165. unsigned int roff_picb;
  166. unsigned int int_sta_mask; /* interrupt status mask */
  167. unsigned int ali_slot; /* ALI DMA slot */
  168. ac97_t *ac97;
  169. } ichdev_t;
  170. typedef struct _snd_intel8x0m intel8x0_t;
  171. struct _snd_intel8x0m {
  172. unsigned int device_type;
  173. int irq;
  174. unsigned int mmio;
  175. unsigned long addr;
  176. void __iomem *remap_addr;
  177. unsigned int bm_mmio;
  178. unsigned long bmaddr;
  179. void __iomem *remap_bmaddr;
  180. struct pci_dev *pci;
  181. snd_card_t *card;
  182. int pcm_devs;
  183. snd_pcm_t *pcm[2];
  184. ichdev_t ichd[2];
  185. unsigned int in_ac97_init: 1;
  186. ac97_bus_t *ac97_bus;
  187. ac97_t *ac97;
  188. spinlock_t reg_lock;
  189. struct snd_dma_buffer bdbars;
  190. u32 bdbars_count;
  191. u32 int_sta_reg; /* interrupt status register */
  192. u32 int_sta_mask; /* interrupt status mask */
  193. unsigned int pcm_pos_shift;
  194. };
  195. static struct pci_device_id snd_intel8x0m_ids[] = {
  196. { 0x8086, 0x2416, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* 82801AA */
  197. { 0x8086, 0x2426, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* 82901AB */
  198. { 0x8086, 0x2446, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* 82801BA */
  199. { 0x8086, 0x2486, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* ICH3 */
  200. { 0x8086, 0x24c6, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* ICH4 */
  201. { 0x8086, 0x24d6, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* ICH5 */
  202. { 0x8086, 0x266d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* ICH6 */
  203. { 0x8086, 0x27dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* ICH7 */
  204. { 0x8086, 0x7196, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* 440MX */
  205. { 0x1022, 0x7446, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* AMD768 */
  206. { 0x1039, 0x7013, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_SIS }, /* SI7013 */
  207. { 0x10de, 0x01c1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_NFORCE }, /* NFORCE */
  208. { 0x10de, 0x0069, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_NFORCE }, /* NFORCE2 */
  209. { 0x10de, 0x0089, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_NFORCE }, /* NFORCE2s */
  210. { 0x10de, 0x00d9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_NFORCE }, /* NFORCE3 */
  211. #if 0
  212. { 0x1022, 0x746d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_INTEL }, /* AMD8111 */
  213. { 0x10b9, 0x5455, PCI_ANY_ID, PCI_ANY_ID, 0, 0, DEVICE_ALI }, /* Ali5455 */
  214. #endif
  215. { 0, }
  216. };
  217. MODULE_DEVICE_TABLE(pci, snd_intel8x0m_ids);
  218. /*
  219. * Lowlevel I/O - busmaster
  220. */
  221. static u8 igetbyte(intel8x0_t *chip, u32 offset)
  222. {
  223. if (chip->bm_mmio)
  224. return readb(chip->remap_bmaddr + offset);
  225. else
  226. return inb(chip->bmaddr + offset);
  227. }
  228. static u16 igetword(intel8x0_t *chip, u32 offset)
  229. {
  230. if (chip->bm_mmio)
  231. return readw(chip->remap_bmaddr + offset);
  232. else
  233. return inw(chip->bmaddr + offset);
  234. }
  235. static u32 igetdword(intel8x0_t *chip, u32 offset)
  236. {
  237. if (chip->bm_mmio)
  238. return readl(chip->remap_bmaddr + offset);
  239. else
  240. return inl(chip->bmaddr + offset);
  241. }
  242. static void iputbyte(intel8x0_t *chip, u32 offset, u8 val)
  243. {
  244. if (chip->bm_mmio)
  245. writeb(val, chip->remap_bmaddr + offset);
  246. else
  247. outb(val, chip->bmaddr + offset);
  248. }
  249. static void iputword(intel8x0_t *chip, u32 offset, u16 val)
  250. {
  251. if (chip->bm_mmio)
  252. writew(val, chip->remap_bmaddr + offset);
  253. else
  254. outw(val, chip->bmaddr + offset);
  255. }
  256. static void iputdword(intel8x0_t *chip, u32 offset, u32 val)
  257. {
  258. if (chip->bm_mmio)
  259. writel(val, chip->remap_bmaddr + offset);
  260. else
  261. outl(val, chip->bmaddr + offset);
  262. }
  263. /*
  264. * Lowlevel I/O - AC'97 registers
  265. */
  266. static u16 iagetword(intel8x0_t *chip, u32 offset)
  267. {
  268. if (chip->mmio)
  269. return readw(chip->remap_addr + offset);
  270. else
  271. return inw(chip->addr + offset);
  272. }
  273. static void iaputword(intel8x0_t *chip, u32 offset, u16 val)
  274. {
  275. if (chip->mmio)
  276. writew(val, chip->remap_addr + offset);
  277. else
  278. outw(val, chip->addr + offset);
  279. }
  280. /*
  281. * Basic I/O
  282. */
  283. /*
  284. * access to AC97 codec via normal i/o (for ICH and SIS7013)
  285. */
  286. /* return the GLOB_STA bit for the corresponding codec */
  287. static unsigned int get_ich_codec_bit(intel8x0_t *chip, unsigned int codec)
  288. {
  289. static unsigned int codec_bit[3] = {
  290. ICH_PCR, ICH_SCR, ICH_TCR
  291. };
  292. snd_assert(codec < 3, return ICH_PCR);
  293. return codec_bit[codec];
  294. }
  295. static int snd_intel8x0m_codec_semaphore(intel8x0_t *chip, unsigned int codec)
  296. {
  297. int time;
  298. if (codec > 1)
  299. return -EIO;
  300. codec = get_ich_codec_bit(chip, codec);
  301. /* codec ready ? */
  302. if ((igetdword(chip, ICHREG(GLOB_STA)) & codec) == 0)
  303. return -EIO;
  304. /* Anyone holding a semaphore for 1 msec should be shot... */
  305. time = 100;
  306. do {
  307. if (!(igetbyte(chip, ICHREG(ACC_SEMA)) & ICH_CAS))
  308. return 0;
  309. udelay(10);
  310. } while (time--);
  311. /* access to some forbidden (non existant) ac97 registers will not
  312. * reset the semaphore. So even if you don't get the semaphore, still
  313. * continue the access. We don't need the semaphore anyway. */
  314. snd_printk(KERN_ERR "codec_semaphore: semaphore is not ready [0x%x][0x%x]\n",
  315. igetbyte(chip, ICHREG(ACC_SEMA)), igetdword(chip, ICHREG(GLOB_STA)));
  316. iagetword(chip, 0); /* clear semaphore flag */
  317. /* I don't care about the semaphore */
  318. return -EBUSY;
  319. }
  320. static void snd_intel8x0_codec_write(ac97_t *ac97,
  321. unsigned short reg,
  322. unsigned short val)
  323. {
  324. intel8x0_t *chip = ac97->private_data;
  325. if (snd_intel8x0m_codec_semaphore(chip, ac97->num) < 0) {
  326. if (! chip->in_ac97_init)
  327. snd_printk(KERN_ERR "codec_write %d: semaphore is not ready for register 0x%x\n", ac97->num, reg);
  328. }
  329. iaputword(chip, reg + ac97->num * 0x80, val);
  330. }
  331. static unsigned short snd_intel8x0_codec_read(ac97_t *ac97,
  332. unsigned short reg)
  333. {
  334. intel8x0_t *chip = ac97->private_data;
  335. unsigned short res;
  336. unsigned int tmp;
  337. if (snd_intel8x0m_codec_semaphore(chip, ac97->num) < 0) {
  338. if (! chip->in_ac97_init)
  339. snd_printk(KERN_ERR "codec_read %d: semaphore is not ready for register 0x%x\n", ac97->num, reg);
  340. res = 0xffff;
  341. } else {
  342. res = iagetword(chip, reg + ac97->num * 0x80);
  343. if ((tmp = igetdword(chip, ICHREG(GLOB_STA))) & ICH_RCS) {
  344. /* reset RCS and preserve other R/WC bits */
  345. iputdword(chip, ICHREG(GLOB_STA), tmp & ~(ICH_SRI|ICH_PRI|ICH_TRI|ICH_GSCI));
  346. if (! chip->in_ac97_init)
  347. snd_printk(KERN_ERR "codec_read %d: read timeout for register 0x%x\n", ac97->num, reg);
  348. res = 0xffff;
  349. }
  350. }
  351. if (reg == AC97_GPIO_STATUS)
  352. iagetword(chip, 0); /* clear semaphore */
  353. return res;
  354. }
  355. /*
  356. * DMA I/O
  357. */
  358. static void snd_intel8x0_setup_periods(intel8x0_t *chip, ichdev_t *ichdev)
  359. {
  360. int idx;
  361. u32 *bdbar = ichdev->bdbar;
  362. unsigned long port = ichdev->reg_offset;
  363. iputdword(chip, port + ICH_REG_OFF_BDBAR, ichdev->bdbar_addr);
  364. if (ichdev->size == ichdev->fragsize) {
  365. ichdev->ack_reload = ichdev->ack = 2;
  366. ichdev->fragsize1 = ichdev->fragsize >> 1;
  367. for (idx = 0; idx < (ICH_REG_LVI_MASK + 1) * 2; idx += 4) {
  368. bdbar[idx + 0] = cpu_to_le32(ichdev->physbuf);
  369. bdbar[idx + 1] = cpu_to_le32(0x80000000 | /* interrupt on completion */
  370. ichdev->fragsize1 >> chip->pcm_pos_shift);
  371. bdbar[idx + 2] = cpu_to_le32(ichdev->physbuf + (ichdev->size >> 1));
  372. bdbar[idx + 3] = cpu_to_le32(0x80000000 | /* interrupt on completion */
  373. ichdev->fragsize1 >> chip->pcm_pos_shift);
  374. }
  375. ichdev->frags = 2;
  376. } else {
  377. ichdev->ack_reload = ichdev->ack = 1;
  378. ichdev->fragsize1 = ichdev->fragsize;
  379. for (idx = 0; idx < (ICH_REG_LVI_MASK + 1) * 2; idx += 2) {
  380. bdbar[idx + 0] = cpu_to_le32(ichdev->physbuf + (((idx >> 1) * ichdev->fragsize) % ichdev->size));
  381. bdbar[idx + 1] = cpu_to_le32(0x80000000 | /* interrupt on completion */
  382. ichdev->fragsize >> chip->pcm_pos_shift);
  383. // printk("bdbar[%i] = 0x%x [0x%x]\n", idx + 0, bdbar[idx + 0], bdbar[idx + 1]);
  384. }
  385. ichdev->frags = ichdev->size / ichdev->fragsize;
  386. }
  387. iputbyte(chip, port + ICH_REG_OFF_LVI, ichdev->lvi = ICH_REG_LVI_MASK);
  388. ichdev->civ = 0;
  389. iputbyte(chip, port + ICH_REG_OFF_CIV, 0);
  390. ichdev->lvi_frag = ICH_REG_LVI_MASK % ichdev->frags;
  391. ichdev->position = 0;
  392. #if 0
  393. printk("lvi_frag = %i, frags = %i, period_size = 0x%x, period_size1 = 0x%x\n",
  394. ichdev->lvi_frag, ichdev->frags, ichdev->fragsize, ichdev->fragsize1);
  395. #endif
  396. /* clear interrupts */
  397. iputbyte(chip, port + ichdev->roff_sr, ICH_FIFOE | ICH_BCIS | ICH_LVBCI);
  398. }
  399. /*
  400. * Interrupt handler
  401. */
  402. static inline void snd_intel8x0_update(intel8x0_t *chip, ichdev_t *ichdev)
  403. {
  404. unsigned long port = ichdev->reg_offset;
  405. int civ, i, step;
  406. int ack = 0;
  407. civ = igetbyte(chip, port + ICH_REG_OFF_CIV);
  408. if (civ == ichdev->civ) {
  409. // snd_printd("civ same %d\n", civ);
  410. step = 1;
  411. ichdev->civ++;
  412. ichdev->civ &= ICH_REG_LVI_MASK;
  413. } else {
  414. step = civ - ichdev->civ;
  415. if (step < 0)
  416. step += ICH_REG_LVI_MASK + 1;
  417. // if (step != 1)
  418. // snd_printd("step = %d, %d -> %d\n", step, ichdev->civ, civ);
  419. ichdev->civ = civ;
  420. }
  421. ichdev->position += step * ichdev->fragsize1;
  422. ichdev->position %= ichdev->size;
  423. ichdev->lvi += step;
  424. ichdev->lvi &= ICH_REG_LVI_MASK;
  425. iputbyte(chip, port + ICH_REG_OFF_LVI, ichdev->lvi);
  426. for (i = 0; i < step; i++) {
  427. ichdev->lvi_frag++;
  428. ichdev->lvi_frag %= ichdev->frags;
  429. ichdev->bdbar[ichdev->lvi * 2] = cpu_to_le32(ichdev->physbuf + ichdev->lvi_frag * ichdev->fragsize1);
  430. // printk("new: bdbar[%i] = 0x%x [0x%x], prefetch = %i, all = 0x%x, 0x%x\n", ichdev->lvi * 2, ichdev->bdbar[ichdev->lvi * 2], ichdev->bdbar[ichdev->lvi * 2 + 1], inb(ICH_REG_OFF_PIV + port), inl(port + 4), inb(port + ICH_REG_OFF_CR));
  431. if (--ichdev->ack == 0) {
  432. ichdev->ack = ichdev->ack_reload;
  433. ack = 1;
  434. }
  435. }
  436. if (ack && ichdev->substream) {
  437. spin_unlock(&chip->reg_lock);
  438. snd_pcm_period_elapsed(ichdev->substream);
  439. spin_lock(&chip->reg_lock);
  440. }
  441. iputbyte(chip, port + ichdev->roff_sr, ICH_FIFOE | ICH_BCIS | ICH_LVBCI);
  442. }
  443. static irqreturn_t snd_intel8x0_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  444. {
  445. intel8x0_t *chip = dev_id;
  446. ichdev_t *ichdev;
  447. unsigned int status;
  448. unsigned int i;
  449. spin_lock(&chip->reg_lock);
  450. status = igetdword(chip, chip->int_sta_reg);
  451. if (status == 0xffffffff) { /* we are not yet resumed */
  452. spin_unlock(&chip->reg_lock);
  453. return IRQ_NONE;
  454. }
  455. if ((status & chip->int_sta_mask) == 0) {
  456. if (status)
  457. iputdword(chip, chip->int_sta_reg, status);
  458. spin_unlock(&chip->reg_lock);
  459. return IRQ_NONE;
  460. }
  461. for (i = 0; i < chip->bdbars_count; i++) {
  462. ichdev = &chip->ichd[i];
  463. if (status & ichdev->int_sta_mask)
  464. snd_intel8x0_update(chip, ichdev);
  465. }
  466. /* ack them */
  467. iputdword(chip, chip->int_sta_reg, status & chip->int_sta_mask);
  468. spin_unlock(&chip->reg_lock);
  469. return IRQ_HANDLED;
  470. }
  471. /*
  472. * PCM part
  473. */
  474. static int snd_intel8x0_pcm_trigger(snd_pcm_substream_t *substream, int cmd)
  475. {
  476. intel8x0_t *chip = snd_pcm_substream_chip(substream);
  477. ichdev_t *ichdev = get_ichdev(substream);
  478. unsigned char val = 0;
  479. unsigned long port = ichdev->reg_offset;
  480. switch (cmd) {
  481. case SNDRV_PCM_TRIGGER_START:
  482. case SNDRV_PCM_TRIGGER_RESUME:
  483. val = ICH_IOCE | ICH_STARTBM;
  484. break;
  485. case SNDRV_PCM_TRIGGER_STOP:
  486. case SNDRV_PCM_TRIGGER_SUSPEND:
  487. val = 0;
  488. break;
  489. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  490. val = ICH_IOCE;
  491. break;
  492. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  493. val = ICH_IOCE | ICH_STARTBM;
  494. break;
  495. default:
  496. return -EINVAL;
  497. }
  498. iputbyte(chip, port + ICH_REG_OFF_CR, val);
  499. if (cmd == SNDRV_PCM_TRIGGER_STOP) {
  500. /* wait until DMA stopped */
  501. while (!(igetbyte(chip, port + ichdev->roff_sr) & ICH_DCH)) ;
  502. /* reset whole DMA things */
  503. iputbyte(chip, port + ICH_REG_OFF_CR, ICH_RESETREGS);
  504. }
  505. return 0;
  506. }
  507. static int snd_intel8x0_hw_params(snd_pcm_substream_t * substream,
  508. snd_pcm_hw_params_t * hw_params)
  509. {
  510. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  511. }
  512. static int snd_intel8x0_hw_free(snd_pcm_substream_t * substream)
  513. {
  514. return snd_pcm_lib_free_pages(substream);
  515. }
  516. static snd_pcm_uframes_t snd_intel8x0_pcm_pointer(snd_pcm_substream_t * substream)
  517. {
  518. intel8x0_t *chip = snd_pcm_substream_chip(substream);
  519. ichdev_t *ichdev = get_ichdev(substream);
  520. size_t ptr1, ptr;
  521. ptr1 = igetword(chip, ichdev->reg_offset + ichdev->roff_picb) << chip->pcm_pos_shift;
  522. if (ptr1 != 0)
  523. ptr = ichdev->fragsize1 - ptr1;
  524. else
  525. ptr = 0;
  526. ptr += ichdev->position;
  527. if (ptr >= ichdev->size)
  528. return 0;
  529. return bytes_to_frames(substream->runtime, ptr);
  530. }
  531. static int snd_intel8x0m_pcm_prepare(snd_pcm_substream_t * substream)
  532. {
  533. intel8x0_t *chip = snd_pcm_substream_chip(substream);
  534. snd_pcm_runtime_t *runtime = substream->runtime;
  535. ichdev_t *ichdev = get_ichdev(substream);
  536. ichdev->physbuf = runtime->dma_addr;
  537. ichdev->size = snd_pcm_lib_buffer_bytes(substream);
  538. ichdev->fragsize = snd_pcm_lib_period_bytes(substream);
  539. snd_ac97_write(ichdev->ac97, AC97_LINE1_RATE, runtime->rate);
  540. snd_ac97_write(ichdev->ac97, AC97_LINE1_LEVEL, 0);
  541. snd_intel8x0_setup_periods(chip, ichdev);
  542. return 0;
  543. }
  544. static snd_pcm_hardware_t snd_intel8x0m_stream =
  545. {
  546. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  547. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  548. SNDRV_PCM_INFO_MMAP_VALID |
  549. SNDRV_PCM_INFO_PAUSE |
  550. SNDRV_PCM_INFO_RESUME),
  551. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  552. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_KNOT,
  553. .rate_min = 8000,
  554. .rate_max = 16000,
  555. .channels_min = 1,
  556. .channels_max = 1,
  557. .buffer_bytes_max = 64 * 1024,
  558. .period_bytes_min = 32,
  559. .period_bytes_max = 64 * 1024,
  560. .periods_min = 1,
  561. .periods_max = 1024,
  562. .fifo_size = 0,
  563. };
  564. static int snd_intel8x0m_pcm_open(snd_pcm_substream_t * substream, ichdev_t *ichdev)
  565. {
  566. static unsigned int rates[] = { 8000, 9600, 12000, 16000 };
  567. static snd_pcm_hw_constraint_list_t hw_constraints_rates = {
  568. .count = ARRAY_SIZE(rates),
  569. .list = rates,
  570. .mask = 0,
  571. };
  572. snd_pcm_runtime_t *runtime = substream->runtime;
  573. int err;
  574. ichdev->substream = substream;
  575. runtime->hw = snd_intel8x0m_stream;
  576. err = snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE, &hw_constraints_rates);
  577. if ( err < 0 )
  578. return err;
  579. runtime->private_data = ichdev;
  580. return 0;
  581. }
  582. static int snd_intel8x0m_playback_open(snd_pcm_substream_t * substream)
  583. {
  584. intel8x0_t *chip = snd_pcm_substream_chip(substream);
  585. return snd_intel8x0m_pcm_open(substream, &chip->ichd[ICHD_MDMOUT]);
  586. }
  587. static int snd_intel8x0m_playback_close(snd_pcm_substream_t * substream)
  588. {
  589. intel8x0_t *chip = snd_pcm_substream_chip(substream);
  590. chip->ichd[ICHD_MDMOUT].substream = NULL;
  591. return 0;
  592. }
  593. static int snd_intel8x0m_capture_open(snd_pcm_substream_t * substream)
  594. {
  595. intel8x0_t *chip = snd_pcm_substream_chip(substream);
  596. return snd_intel8x0m_pcm_open(substream, &chip->ichd[ICHD_MDMIN]);
  597. }
  598. static int snd_intel8x0m_capture_close(snd_pcm_substream_t * substream)
  599. {
  600. intel8x0_t *chip = snd_pcm_substream_chip(substream);
  601. chip->ichd[ICHD_MDMIN].substream = NULL;
  602. return 0;
  603. }
  604. static snd_pcm_ops_t snd_intel8x0m_playback_ops = {
  605. .open = snd_intel8x0m_playback_open,
  606. .close = snd_intel8x0m_playback_close,
  607. .ioctl = snd_pcm_lib_ioctl,
  608. .hw_params = snd_intel8x0_hw_params,
  609. .hw_free = snd_intel8x0_hw_free,
  610. .prepare = snd_intel8x0m_pcm_prepare,
  611. .trigger = snd_intel8x0_pcm_trigger,
  612. .pointer = snd_intel8x0_pcm_pointer,
  613. };
  614. static snd_pcm_ops_t snd_intel8x0m_capture_ops = {
  615. .open = snd_intel8x0m_capture_open,
  616. .close = snd_intel8x0m_capture_close,
  617. .ioctl = snd_pcm_lib_ioctl,
  618. .hw_params = snd_intel8x0_hw_params,
  619. .hw_free = snd_intel8x0_hw_free,
  620. .prepare = snd_intel8x0m_pcm_prepare,
  621. .trigger = snd_intel8x0_pcm_trigger,
  622. .pointer = snd_intel8x0_pcm_pointer,
  623. };
  624. struct ich_pcm_table {
  625. char *suffix;
  626. snd_pcm_ops_t *playback_ops;
  627. snd_pcm_ops_t *capture_ops;
  628. size_t prealloc_size;
  629. size_t prealloc_max_size;
  630. int ac97_idx;
  631. };
  632. static int __devinit snd_intel8x0_pcm1(intel8x0_t *chip, int device, struct ich_pcm_table *rec)
  633. {
  634. snd_pcm_t *pcm;
  635. int err;
  636. char name[32];
  637. if (rec->suffix)
  638. sprintf(name, "Intel ICH - %s", rec->suffix);
  639. else
  640. strcpy(name, "Intel ICH");
  641. err = snd_pcm_new(chip->card, name, device,
  642. rec->playback_ops ? 1 : 0,
  643. rec->capture_ops ? 1 : 0, &pcm);
  644. if (err < 0)
  645. return err;
  646. if (rec->playback_ops)
  647. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, rec->playback_ops);
  648. if (rec->capture_ops)
  649. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, rec->capture_ops);
  650. pcm->private_data = chip;
  651. pcm->info_flags = 0;
  652. pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
  653. if (rec->suffix)
  654. sprintf(pcm->name, "%s - %s", chip->card->shortname, rec->suffix);
  655. else
  656. strcpy(pcm->name, chip->card->shortname);
  657. chip->pcm[device] = pcm;
  658. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  659. snd_dma_pci_data(chip->pci),
  660. rec->prealloc_size,
  661. rec->prealloc_max_size);
  662. return 0;
  663. }
  664. static struct ich_pcm_table intel_pcms[] __devinitdata = {
  665. {
  666. .suffix = "Modem",
  667. .playback_ops = &snd_intel8x0m_playback_ops,
  668. .capture_ops = &snd_intel8x0m_capture_ops,
  669. .prealloc_size = 32 * 1024,
  670. .prealloc_max_size = 64 * 1024,
  671. },
  672. };
  673. static int __devinit snd_intel8x0_pcm(intel8x0_t *chip)
  674. {
  675. int i, tblsize, device, err;
  676. struct ich_pcm_table *tbl, *rec;
  677. #if 1
  678. tbl = intel_pcms;
  679. tblsize = 1;
  680. #else
  681. switch (chip->device_type) {
  682. case DEVICE_NFORCE:
  683. tbl = nforce_pcms;
  684. tblsize = ARRAY_SIZE(nforce_pcms);
  685. break;
  686. case DEVICE_ALI:
  687. tbl = ali_pcms;
  688. tblsize = ARRAY_SIZE(ali_pcms);
  689. break;
  690. default:
  691. tbl = intel_pcms;
  692. tblsize = 2;
  693. break;
  694. }
  695. #endif
  696. device = 0;
  697. for (i = 0; i < tblsize; i++) {
  698. rec = tbl + i;
  699. if (i > 0 && rec->ac97_idx) {
  700. /* activate PCM only when associated AC'97 codec */
  701. if (! chip->ichd[rec->ac97_idx].ac97)
  702. continue;
  703. }
  704. err = snd_intel8x0_pcm1(chip, device, rec);
  705. if (err < 0)
  706. return err;
  707. device++;
  708. }
  709. chip->pcm_devs = device;
  710. return 0;
  711. }
  712. /*
  713. * Mixer part
  714. */
  715. static void snd_intel8x0_mixer_free_ac97_bus(ac97_bus_t *bus)
  716. {
  717. intel8x0_t *chip = bus->private_data;
  718. chip->ac97_bus = NULL;
  719. }
  720. static void snd_intel8x0_mixer_free_ac97(ac97_t *ac97)
  721. {
  722. intel8x0_t *chip = ac97->private_data;
  723. chip->ac97 = NULL;
  724. }
  725. static int __devinit snd_intel8x0_mixer(intel8x0_t *chip, int ac97_clock)
  726. {
  727. ac97_bus_t *pbus;
  728. ac97_template_t ac97;
  729. ac97_t *x97;
  730. int err;
  731. unsigned int glob_sta = 0;
  732. static ac97_bus_ops_t ops = {
  733. .write = snd_intel8x0_codec_write,
  734. .read = snd_intel8x0_codec_read,
  735. };
  736. chip->in_ac97_init = 1;
  737. memset(&ac97, 0, sizeof(ac97));
  738. ac97.private_data = chip;
  739. ac97.private_free = snd_intel8x0_mixer_free_ac97;
  740. ac97.scaps = AC97_SCAP_SKIP_AUDIO;
  741. glob_sta = igetdword(chip, ICHREG(GLOB_STA));
  742. if ((err = snd_ac97_bus(chip->card, 0, &ops, chip, &pbus)) < 0)
  743. goto __err;
  744. pbus->private_free = snd_intel8x0_mixer_free_ac97_bus;
  745. if (ac97_clock >= 8000 && ac97_clock <= 48000)
  746. pbus->clock = ac97_clock;
  747. chip->ac97_bus = pbus;
  748. ac97.pci = chip->pci;
  749. ac97.num = glob_sta & ICH_SCR ? 1 : 0;
  750. if ((err = snd_ac97_mixer(pbus, &ac97, &x97)) < 0) {
  751. snd_printk(KERN_ERR "Unable to initialize codec #%d\n", ac97.num);
  752. if (ac97.num == 0)
  753. goto __err;
  754. return err;
  755. }
  756. chip->ac97 = x97;
  757. if(ac97_is_modem(x97) && !chip->ichd[ICHD_MDMIN].ac97) {
  758. chip->ichd[ICHD_MDMIN].ac97 = x97;
  759. chip->ichd[ICHD_MDMOUT].ac97 = x97;
  760. }
  761. chip->in_ac97_init = 0;
  762. return 0;
  763. __err:
  764. /* clear the cold-reset bit for the next chance */
  765. if (chip->device_type != DEVICE_ALI)
  766. iputdword(chip, ICHREG(GLOB_CNT), igetdword(chip, ICHREG(GLOB_CNT)) & ~ICH_AC97COLD);
  767. return err;
  768. }
  769. /*
  770. *
  771. */
  772. #define do_delay(chip) do {\
  773. schedule_timeout_uninterruptible(1);\
  774. } while (0)
  775. static int snd_intel8x0m_ich_chip_init(intel8x0_t *chip, int probing)
  776. {
  777. unsigned long end_time;
  778. unsigned int cnt, status, nstatus;
  779. /* put logic to right state */
  780. /* first clear status bits */
  781. status = ICH_RCS | ICH_MIINT | ICH_MOINT;
  782. cnt = igetdword(chip, ICHREG(GLOB_STA));
  783. iputdword(chip, ICHREG(GLOB_STA), cnt & status);
  784. /* ACLink on, 2 channels */
  785. cnt = igetdword(chip, ICHREG(GLOB_CNT));
  786. cnt &= ~(ICH_ACLINK);
  787. /* finish cold or do warm reset */
  788. cnt |= (cnt & ICH_AC97COLD) == 0 ? ICH_AC97COLD : ICH_AC97WARM;
  789. iputdword(chip, ICHREG(GLOB_CNT), cnt);
  790. end_time = (jiffies + (HZ / 4)) + 1;
  791. do {
  792. if ((igetdword(chip, ICHREG(GLOB_CNT)) & ICH_AC97WARM) == 0)
  793. goto __ok;
  794. do_delay(chip);
  795. } while (time_after_eq(end_time, jiffies));
  796. snd_printk(KERN_ERR "AC'97 warm reset still in progress? [0x%x]\n", igetdword(chip, ICHREG(GLOB_CNT)));
  797. return -EIO;
  798. __ok:
  799. if (probing) {
  800. /* wait for any codec ready status.
  801. * Once it becomes ready it should remain ready
  802. * as long as we do not disable the ac97 link.
  803. */
  804. end_time = jiffies + HZ;
  805. do {
  806. status = igetdword(chip, ICHREG(GLOB_STA)) & (ICH_PCR | ICH_SCR | ICH_TCR);
  807. if (status)
  808. break;
  809. do_delay(chip);
  810. } while (time_after_eq(end_time, jiffies));
  811. if (! status) {
  812. /* no codec is found */
  813. snd_printk(KERN_ERR "codec_ready: codec is not ready [0x%x]\n", igetdword(chip, ICHREG(GLOB_STA)));
  814. return -EIO;
  815. }
  816. /* up to two codecs (modem cannot be tertiary with ICH4) */
  817. nstatus = ICH_PCR | ICH_SCR;
  818. /* wait for other codecs ready status. */
  819. end_time = jiffies + HZ / 4;
  820. while (status != nstatus && time_after_eq(end_time, jiffies)) {
  821. do_delay(chip);
  822. status |= igetdword(chip, ICHREG(GLOB_STA)) & nstatus;
  823. }
  824. } else {
  825. /* resume phase */
  826. status = 0;
  827. if (chip->ac97)
  828. status |= get_ich_codec_bit(chip, chip->ac97->num);
  829. /* wait until all the probed codecs are ready */
  830. end_time = jiffies + HZ;
  831. do {
  832. nstatus = igetdword(chip, ICHREG(GLOB_STA)) & (ICH_PCR | ICH_SCR | ICH_TCR);
  833. if (status == nstatus)
  834. break;
  835. do_delay(chip);
  836. } while (time_after_eq(end_time, jiffies));
  837. }
  838. if (chip->device_type == DEVICE_SIS) {
  839. /* unmute the output on SIS7012 */
  840. iputword(chip, 0x4c, igetword(chip, 0x4c) | 1);
  841. }
  842. return 0;
  843. }
  844. static int snd_intel8x0_chip_init(intel8x0_t *chip, int probing)
  845. {
  846. unsigned int i;
  847. int err;
  848. if ((err = snd_intel8x0m_ich_chip_init(chip, probing)) < 0)
  849. return err;
  850. iagetword(chip, 0); /* clear semaphore flag */
  851. /* disable interrupts */
  852. for (i = 0; i < chip->bdbars_count; i++)
  853. iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, 0x00);
  854. /* reset channels */
  855. for (i = 0; i < chip->bdbars_count; i++)
  856. iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, ICH_RESETREGS);
  857. /* initialize Buffer Descriptor Lists */
  858. for (i = 0; i < chip->bdbars_count; i++)
  859. iputdword(chip, ICH_REG_OFF_BDBAR + chip->ichd[i].reg_offset, chip->ichd[i].bdbar_addr);
  860. return 0;
  861. }
  862. static int snd_intel8x0_free(intel8x0_t *chip)
  863. {
  864. unsigned int i;
  865. if (chip->irq < 0)
  866. goto __hw_end;
  867. /* disable interrupts */
  868. for (i = 0; i < chip->bdbars_count; i++)
  869. iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, 0x00);
  870. /* reset channels */
  871. for (i = 0; i < chip->bdbars_count; i++)
  872. iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, ICH_RESETREGS);
  873. /* --- */
  874. synchronize_irq(chip->irq);
  875. __hw_end:
  876. if (chip->bdbars.area)
  877. snd_dma_free_pages(&chip->bdbars);
  878. if (chip->remap_addr)
  879. iounmap(chip->remap_addr);
  880. if (chip->remap_bmaddr)
  881. iounmap(chip->remap_bmaddr);
  882. if (chip->irq >= 0)
  883. free_irq(chip->irq, (void *)chip);
  884. pci_release_regions(chip->pci);
  885. pci_disable_device(chip->pci);
  886. kfree(chip);
  887. return 0;
  888. }
  889. #ifdef CONFIG_PM
  890. /*
  891. * power management
  892. */
  893. static int intel8x0m_suspend(snd_card_t *card, pm_message_t state)
  894. {
  895. intel8x0_t *chip = card->pm_private_data;
  896. int i;
  897. for (i = 0; i < chip->pcm_devs; i++)
  898. snd_pcm_suspend_all(chip->pcm[i]);
  899. if (chip->ac97)
  900. snd_ac97_suspend(chip->ac97);
  901. pci_disable_device(chip->pci);
  902. return 0;
  903. }
  904. static int intel8x0m_resume(snd_card_t *card)
  905. {
  906. intel8x0_t *chip = card->pm_private_data;
  907. pci_enable_device(chip->pci);
  908. pci_set_master(chip->pci);
  909. snd_intel8x0_chip_init(chip, 0);
  910. if (chip->ac97)
  911. snd_ac97_resume(chip->ac97);
  912. return 0;
  913. }
  914. #endif /* CONFIG_PM */
  915. static void snd_intel8x0m_proc_read(snd_info_entry_t * entry,
  916. snd_info_buffer_t * buffer)
  917. {
  918. intel8x0_t *chip = entry->private_data;
  919. unsigned int tmp;
  920. snd_iprintf(buffer, "Intel8x0m\n\n");
  921. if (chip->device_type == DEVICE_ALI)
  922. return;
  923. tmp = igetdword(chip, ICHREG(GLOB_STA));
  924. snd_iprintf(buffer, "Global control : 0x%08x\n", igetdword(chip, ICHREG(GLOB_CNT)));
  925. snd_iprintf(buffer, "Global status : 0x%08x\n", tmp);
  926. snd_iprintf(buffer, "AC'97 codecs ready :%s%s%s%s\n",
  927. tmp & ICH_PCR ? " primary" : "",
  928. tmp & ICH_SCR ? " secondary" : "",
  929. tmp & ICH_TCR ? " tertiary" : "",
  930. (tmp & (ICH_PCR | ICH_SCR | ICH_TCR)) == 0 ? " none" : "");
  931. }
  932. static void __devinit snd_intel8x0m_proc_init(intel8x0_t * chip)
  933. {
  934. snd_info_entry_t *entry;
  935. if (! snd_card_proc_new(chip->card, "intel8x0m", &entry))
  936. snd_info_set_text_ops(entry, chip, 1024, snd_intel8x0m_proc_read);
  937. }
  938. static int snd_intel8x0_dev_free(snd_device_t *device)
  939. {
  940. intel8x0_t *chip = device->device_data;
  941. return snd_intel8x0_free(chip);
  942. }
  943. struct ich_reg_info {
  944. unsigned int int_sta_mask;
  945. unsigned int offset;
  946. };
  947. static int __devinit snd_intel8x0m_create(snd_card_t * card,
  948. struct pci_dev *pci,
  949. unsigned long device_type,
  950. intel8x0_t ** r_intel8x0)
  951. {
  952. intel8x0_t *chip;
  953. int err;
  954. unsigned int i;
  955. unsigned int int_sta_masks;
  956. ichdev_t *ichdev;
  957. static snd_device_ops_t ops = {
  958. .dev_free = snd_intel8x0_dev_free,
  959. };
  960. static struct ich_reg_info intel_regs[2] = {
  961. { ICH_MIINT, 0 },
  962. { ICH_MOINT, 0x10 },
  963. };
  964. struct ich_reg_info *tbl;
  965. *r_intel8x0 = NULL;
  966. if ((err = pci_enable_device(pci)) < 0)
  967. return err;
  968. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  969. if (chip == NULL) {
  970. pci_disable_device(pci);
  971. return -ENOMEM;
  972. }
  973. spin_lock_init(&chip->reg_lock);
  974. chip->device_type = device_type;
  975. chip->card = card;
  976. chip->pci = pci;
  977. chip->irq = -1;
  978. if ((err = pci_request_regions(pci, card->shortname)) < 0) {
  979. kfree(chip);
  980. pci_disable_device(pci);
  981. return err;
  982. }
  983. if (device_type == DEVICE_ALI) {
  984. /* ALI5455 has no ac97 region */
  985. chip->bmaddr = pci_resource_start(pci, 0);
  986. goto port_inited;
  987. }
  988. if (pci_resource_flags(pci, 2) & IORESOURCE_MEM) { /* ICH4 and Nforce */
  989. chip->mmio = 1;
  990. chip->addr = pci_resource_start(pci, 2);
  991. chip->remap_addr = ioremap_nocache(chip->addr,
  992. pci_resource_len(pci, 2));
  993. if (chip->remap_addr == NULL) {
  994. snd_printk(KERN_ERR "AC'97 space ioremap problem\n");
  995. snd_intel8x0_free(chip);
  996. return -EIO;
  997. }
  998. } else {
  999. chip->addr = pci_resource_start(pci, 0);
  1000. }
  1001. if (pci_resource_flags(pci, 3) & IORESOURCE_MEM) { /* ICH4 */
  1002. chip->bm_mmio = 1;
  1003. chip->bmaddr = pci_resource_start(pci, 3);
  1004. chip->remap_bmaddr = ioremap_nocache(chip->bmaddr,
  1005. pci_resource_len(pci, 3));
  1006. if (chip->remap_bmaddr == NULL) {
  1007. snd_printk(KERN_ERR "Controller space ioremap problem\n");
  1008. snd_intel8x0_free(chip);
  1009. return -EIO;
  1010. }
  1011. } else {
  1012. chip->bmaddr = pci_resource_start(pci, 1);
  1013. }
  1014. port_inited:
  1015. if (request_irq(pci->irq, snd_intel8x0_interrupt, SA_INTERRUPT|SA_SHIRQ, card->shortname, (void *)chip)) {
  1016. snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
  1017. snd_intel8x0_free(chip);
  1018. return -EBUSY;
  1019. }
  1020. chip->irq = pci->irq;
  1021. pci_set_master(pci);
  1022. synchronize_irq(chip->irq);
  1023. /* initialize offsets */
  1024. chip->bdbars_count = 2;
  1025. tbl = intel_regs;
  1026. for (i = 0; i < chip->bdbars_count; i++) {
  1027. ichdev = &chip->ichd[i];
  1028. ichdev->ichd = i;
  1029. ichdev->reg_offset = tbl[i].offset;
  1030. ichdev->int_sta_mask = tbl[i].int_sta_mask;
  1031. if (device_type == DEVICE_SIS) {
  1032. /* SiS 7013 swaps the registers */
  1033. ichdev->roff_sr = ICH_REG_OFF_PICB;
  1034. ichdev->roff_picb = ICH_REG_OFF_SR;
  1035. } else {
  1036. ichdev->roff_sr = ICH_REG_OFF_SR;
  1037. ichdev->roff_picb = ICH_REG_OFF_PICB;
  1038. }
  1039. if (device_type == DEVICE_ALI)
  1040. ichdev->ali_slot = (ichdev->reg_offset - 0x40) / 0x10;
  1041. }
  1042. /* SIS7013 handles the pcm data in bytes, others are in words */
  1043. chip->pcm_pos_shift = (device_type == DEVICE_SIS) ? 0 : 1;
  1044. /* allocate buffer descriptor lists */
  1045. /* the start of each lists must be aligned to 8 bytes */
  1046. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1047. chip->bdbars_count * sizeof(u32) * ICH_MAX_FRAGS * 2,
  1048. &chip->bdbars) < 0) {
  1049. snd_intel8x0_free(chip);
  1050. return -ENOMEM;
  1051. }
  1052. /* tables must be aligned to 8 bytes here, but the kernel pages
  1053. are much bigger, so we don't care (on i386) */
  1054. int_sta_masks = 0;
  1055. for (i = 0; i < chip->bdbars_count; i++) {
  1056. ichdev = &chip->ichd[i];
  1057. ichdev->bdbar = ((u32 *)chip->bdbars.area) + (i * ICH_MAX_FRAGS * 2);
  1058. ichdev->bdbar_addr = chip->bdbars.addr + (i * sizeof(u32) * ICH_MAX_FRAGS * 2);
  1059. int_sta_masks |= ichdev->int_sta_mask;
  1060. }
  1061. chip->int_sta_reg = ICH_REG_GLOB_STA;
  1062. chip->int_sta_mask = int_sta_masks;
  1063. if ((err = snd_intel8x0_chip_init(chip, 1)) < 0) {
  1064. snd_intel8x0_free(chip);
  1065. return err;
  1066. }
  1067. snd_card_set_pm_callback(card, intel8x0m_suspend, intel8x0m_resume, chip);
  1068. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
  1069. snd_intel8x0_free(chip);
  1070. return err;
  1071. }
  1072. snd_card_set_dev(card, &pci->dev);
  1073. *r_intel8x0 = chip;
  1074. return 0;
  1075. }
  1076. static struct shortname_table {
  1077. unsigned int id;
  1078. const char *s;
  1079. } shortnames[] __devinitdata = {
  1080. { PCI_DEVICE_ID_INTEL_82801AA_6, "Intel 82801AA-ICH" },
  1081. { PCI_DEVICE_ID_INTEL_82801AB_6, "Intel 82901AB-ICH0" },
  1082. { PCI_DEVICE_ID_INTEL_82801BA_6, "Intel 82801BA-ICH2" },
  1083. { PCI_DEVICE_ID_INTEL_440MX_6, "Intel 440MX" },
  1084. { PCI_DEVICE_ID_INTEL_82801CA_6, "Intel 82801CA-ICH3" },
  1085. { PCI_DEVICE_ID_INTEL_82801DB_6, "Intel 82801DB-ICH4" },
  1086. { PCI_DEVICE_ID_INTEL_82801EB_6, "Intel ICH5" },
  1087. { PCI_DEVICE_ID_INTEL_ICH6_17, "Intel ICH6" },
  1088. { PCI_DEVICE_ID_INTEL_ICH7_19, "Intel ICH7" },
  1089. { 0x7446, "AMD AMD768" },
  1090. { PCI_DEVICE_ID_SI_7013, "SiS SI7013" },
  1091. { PCI_DEVICE_ID_NVIDIA_MCP1_MODEM, "NVidia nForce" },
  1092. { PCI_DEVICE_ID_NVIDIA_MCP2_MODEM, "NVidia nForce2" },
  1093. { PCI_DEVICE_ID_NVIDIA_MCP2S_MODEM, "NVidia nForce2s" },
  1094. { PCI_DEVICE_ID_NVIDIA_MCP3_MODEM, "NVidia nForce3" },
  1095. #if 0
  1096. { 0x5455, "ALi M5455" },
  1097. { 0x746d, "AMD AMD8111" },
  1098. #endif
  1099. { 0 },
  1100. };
  1101. static int __devinit snd_intel8x0m_probe(struct pci_dev *pci,
  1102. const struct pci_device_id *pci_id)
  1103. {
  1104. snd_card_t *card;
  1105. intel8x0_t *chip;
  1106. int err;
  1107. struct shortname_table *name;
  1108. card = snd_card_new(index, id, THIS_MODULE, 0);
  1109. if (card == NULL)
  1110. return -ENOMEM;
  1111. strcpy(card->driver, "ICH-MODEM");
  1112. strcpy(card->shortname, "Intel ICH");
  1113. for (name = shortnames; name->id; name++) {
  1114. if (pci->device == name->id) {
  1115. strcpy(card->shortname, name->s);
  1116. break;
  1117. }
  1118. }
  1119. strcat(card->shortname," Modem");
  1120. if ((err = snd_intel8x0m_create(card, pci, pci_id->driver_data, &chip)) < 0) {
  1121. snd_card_free(card);
  1122. return err;
  1123. }
  1124. if ((err = snd_intel8x0_mixer(chip, ac97_clock)) < 0) {
  1125. snd_card_free(card);
  1126. return err;
  1127. }
  1128. if ((err = snd_intel8x0_pcm(chip)) < 0) {
  1129. snd_card_free(card);
  1130. return err;
  1131. }
  1132. snd_intel8x0m_proc_init(chip);
  1133. sprintf(card->longname, "%s at 0x%lx, irq %i",
  1134. card->shortname, chip->addr, chip->irq);
  1135. if ((err = snd_card_register(card)) < 0) {
  1136. snd_card_free(card);
  1137. return err;
  1138. }
  1139. pci_set_drvdata(pci, card);
  1140. return 0;
  1141. }
  1142. static void __devexit snd_intel8x0m_remove(struct pci_dev *pci)
  1143. {
  1144. snd_card_free(pci_get_drvdata(pci));
  1145. pci_set_drvdata(pci, NULL);
  1146. }
  1147. static struct pci_driver driver = {
  1148. .name = "Intel ICH Modem",
  1149. .id_table = snd_intel8x0m_ids,
  1150. .probe = snd_intel8x0m_probe,
  1151. .remove = __devexit_p(snd_intel8x0m_remove),
  1152. SND_PCI_PM_CALLBACKS
  1153. };
  1154. static int __init alsa_card_intel8x0m_init(void)
  1155. {
  1156. return pci_register_driver(&driver);
  1157. }
  1158. static void __exit alsa_card_intel8x0m_exit(void)
  1159. {
  1160. pci_unregister_driver(&driver);
  1161. }
  1162. module_init(alsa_card_intel8x0m_init)
  1163. module_exit(alsa_card_intel8x0m_exit)