au1550_ac97.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118
  1. /*
  2. * au1550_ac97.c -- Sound driver for Alchemy Au1550 MIPS Internet Edge
  3. * Processor.
  4. *
  5. * Copyright 2004 Embedded Edge, LLC
  6. * dan@embeddededge.com
  7. *
  8. * Mostly copied from the au1000.c driver and some from the
  9. * PowerMac dbdma driver.
  10. * We assume the processor can do memory coherent DMA.
  11. *
  12. * Ported to 2.6 by Matt Porter <mporter@kernel.crashing.org>
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. *
  19. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  20. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  21. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  22. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  23. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  24. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  25. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  26. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  28. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. *
  30. * You should have received a copy of the GNU General Public License along
  31. * with this program; if not, write to the Free Software Foundation, Inc.,
  32. * 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. */
  35. #undef DEBUG
  36. #include <linux/module.h>
  37. #include <linux/string.h>
  38. #include <linux/ioport.h>
  39. #include <linux/sched.h>
  40. #include <linux/delay.h>
  41. #include <linux/sound.h>
  42. #include <linux/slab.h>
  43. #include <linux/soundcard.h>
  44. #include <linux/init.h>
  45. #include <linux/interrupt.h>
  46. #include <linux/kernel.h>
  47. #include <linux/poll.h>
  48. #include <linux/pci.h>
  49. #include <linux/bitops.h>
  50. #include <linux/spinlock.h>
  51. #include <linux/smp_lock.h>
  52. #include <linux/ac97_codec.h>
  53. #include <asm/io.h>
  54. #include <asm/uaccess.h>
  55. #include <asm/hardirq.h>
  56. #include <asm/mach-au1x00/au1000.h>
  57. #include <asm/mach-au1x00/au1xxx_psc.h>
  58. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  59. #undef OSS_DOCUMENTED_MIXER_SEMANTICS
  60. /* misc stuff */
  61. #define POLL_COUNT 0x50000
  62. #define AC97_EXT_DACS (AC97_EXTID_SDAC | AC97_EXTID_CDAC | AC97_EXTID_LDAC)
  63. /* The number of DBDMA ring descriptors to allocate. No sense making
  64. * this too large....if you can't keep up with a few you aren't likely
  65. * to be able to with lots of them, either.
  66. */
  67. #define NUM_DBDMA_DESCRIPTORS 4
  68. #define err(format, arg...) printk(KERN_ERR format "\n" , ## arg)
  69. /* Boot options
  70. * 0 = no VRA, 1 = use VRA if codec supports it
  71. */
  72. static int vra = 1;
  73. MODULE_PARM(vra, "i");
  74. MODULE_PARM_DESC(vra, "if 1 use VRA if codec supports it");
  75. static struct au1550_state {
  76. /* soundcore stuff */
  77. int dev_audio;
  78. struct ac97_codec *codec;
  79. unsigned codec_base_caps; /* AC'97 reg 00h, "Reset Register" */
  80. unsigned codec_ext_caps; /* AC'97 reg 28h, "Extended Audio ID" */
  81. int no_vra; /* do not use VRA */
  82. spinlock_t lock;
  83. struct semaphore open_sem;
  84. struct semaphore sem;
  85. mode_t open_mode;
  86. wait_queue_head_t open_wait;
  87. struct dmabuf {
  88. u32 dmanr;
  89. unsigned sample_rate;
  90. unsigned src_factor;
  91. unsigned sample_size;
  92. int num_channels;
  93. int dma_bytes_per_sample;
  94. int user_bytes_per_sample;
  95. int cnt_factor;
  96. void *rawbuf;
  97. unsigned buforder;
  98. unsigned numfrag;
  99. unsigned fragshift;
  100. void *nextIn;
  101. void *nextOut;
  102. int count;
  103. unsigned total_bytes;
  104. unsigned error;
  105. wait_queue_head_t wait;
  106. /* redundant, but makes calculations easier */
  107. unsigned fragsize;
  108. unsigned dma_fragsize;
  109. unsigned dmasize;
  110. unsigned dma_qcount;
  111. /* OSS stuff */
  112. unsigned mapped:1;
  113. unsigned ready:1;
  114. unsigned stopped:1;
  115. unsigned ossfragshift;
  116. int ossmaxfrags;
  117. unsigned subdivision;
  118. } dma_dac, dma_adc;
  119. } au1550_state;
  120. static unsigned
  121. ld2(unsigned int x)
  122. {
  123. unsigned r = 0;
  124. if (x >= 0x10000) {
  125. x >>= 16;
  126. r += 16;
  127. }
  128. if (x >= 0x100) {
  129. x >>= 8;
  130. r += 8;
  131. }
  132. if (x >= 0x10) {
  133. x >>= 4;
  134. r += 4;
  135. }
  136. if (x >= 4) {
  137. x >>= 2;
  138. r += 2;
  139. }
  140. if (x >= 2)
  141. r++;
  142. return r;
  143. }
  144. static void
  145. au1550_delay(int msec)
  146. {
  147. unsigned long tmo;
  148. signed long tmo2;
  149. if (in_interrupt())
  150. return;
  151. tmo = jiffies + (msec * HZ) / 1000;
  152. for (;;) {
  153. tmo2 = tmo - jiffies;
  154. if (tmo2 <= 0)
  155. break;
  156. schedule_timeout(tmo2);
  157. }
  158. }
  159. static u16
  160. rdcodec(struct ac97_codec *codec, u8 addr)
  161. {
  162. struct au1550_state *s = (struct au1550_state *)codec->private_data;
  163. unsigned long flags;
  164. u32 cmd, val;
  165. u16 data;
  166. int i;
  167. spin_lock_irqsave(&s->lock, flags);
  168. for (i = 0; i < POLL_COUNT; i++) {
  169. val = au_readl(PSC_AC97STAT);
  170. au_sync();
  171. if (!(val & PSC_AC97STAT_CP))
  172. break;
  173. }
  174. if (i == POLL_COUNT)
  175. err("rdcodec: codec cmd pending expired!");
  176. cmd = (u32)PSC_AC97CDC_INDX(addr);
  177. cmd |= PSC_AC97CDC_RD; /* read command */
  178. au_writel(cmd, PSC_AC97CDC);
  179. au_sync();
  180. /* now wait for the data
  181. */
  182. for (i = 0; i < POLL_COUNT; i++) {
  183. val = au_readl(PSC_AC97STAT);
  184. au_sync();
  185. if (!(val & PSC_AC97STAT_CP))
  186. break;
  187. }
  188. if (i == POLL_COUNT) {
  189. err("rdcodec: read poll expired!");
  190. return 0;
  191. }
  192. /* wait for command done?
  193. */
  194. for (i = 0; i < POLL_COUNT; i++) {
  195. val = au_readl(PSC_AC97EVNT);
  196. au_sync();
  197. if (val & PSC_AC97EVNT_CD)
  198. break;
  199. }
  200. if (i == POLL_COUNT) {
  201. err("rdcodec: read cmdwait expired!");
  202. return 0;
  203. }
  204. data = au_readl(PSC_AC97CDC) & 0xffff;
  205. au_sync();
  206. /* Clear command done event.
  207. */
  208. au_writel(PSC_AC97EVNT_CD, PSC_AC97EVNT);
  209. au_sync();
  210. spin_unlock_irqrestore(&s->lock, flags);
  211. return data;
  212. }
  213. static void
  214. wrcodec(struct ac97_codec *codec, u8 addr, u16 data)
  215. {
  216. struct au1550_state *s = (struct au1550_state *)codec->private_data;
  217. unsigned long flags;
  218. u32 cmd, val;
  219. int i;
  220. spin_lock_irqsave(&s->lock, flags);
  221. for (i = 0; i < POLL_COUNT; i++) {
  222. val = au_readl(PSC_AC97STAT);
  223. au_sync();
  224. if (!(val & PSC_AC97STAT_CP))
  225. break;
  226. }
  227. if (i == POLL_COUNT)
  228. err("wrcodec: codec cmd pending expired!");
  229. cmd = (u32)PSC_AC97CDC_INDX(addr);
  230. cmd |= (u32)data;
  231. au_writel(cmd, PSC_AC97CDC);
  232. au_sync();
  233. for (i = 0; i < POLL_COUNT; i++) {
  234. val = au_readl(PSC_AC97STAT);
  235. au_sync();
  236. if (!(val & PSC_AC97STAT_CP))
  237. break;
  238. }
  239. if (i == POLL_COUNT)
  240. err("wrcodec: codec cmd pending expired!");
  241. for (i = 0; i < POLL_COUNT; i++) {
  242. val = au_readl(PSC_AC97EVNT);
  243. au_sync();
  244. if (val & PSC_AC97EVNT_CD)
  245. break;
  246. }
  247. if (i == POLL_COUNT)
  248. err("wrcodec: read cmdwait expired!");
  249. /* Clear command done event.
  250. */
  251. au_writel(PSC_AC97EVNT_CD, PSC_AC97EVNT);
  252. au_sync();
  253. spin_unlock_irqrestore(&s->lock, flags);
  254. }
  255. static void
  256. waitcodec(struct ac97_codec *codec)
  257. {
  258. u16 temp;
  259. u32 val;
  260. int i;
  261. /* codec_wait is used to wait for a ready state after
  262. * an AC97C_RESET.
  263. */
  264. au1550_delay(10);
  265. /* first poll the CODEC_READY tag bit
  266. */
  267. for (i = 0; i < POLL_COUNT; i++) {
  268. val = au_readl(PSC_AC97STAT);
  269. au_sync();
  270. if (val & PSC_AC97STAT_CR)
  271. break;
  272. }
  273. if (i == POLL_COUNT) {
  274. err("waitcodec: CODEC_READY poll expired!");
  275. return;
  276. }
  277. /* get AC'97 powerdown control/status register
  278. */
  279. temp = rdcodec(codec, AC97_POWER_CONTROL);
  280. /* If anything is powered down, power'em up
  281. */
  282. if (temp & 0x7f00) {
  283. /* Power on
  284. */
  285. wrcodec(codec, AC97_POWER_CONTROL, 0);
  286. au1550_delay(100);
  287. /* Reread
  288. */
  289. temp = rdcodec(codec, AC97_POWER_CONTROL);
  290. }
  291. /* Check if Codec REF,ANL,DAC,ADC ready
  292. */
  293. if ((temp & 0x7f0f) != 0x000f)
  294. err("codec reg 26 status (0x%x) not ready!!", temp);
  295. }
  296. /* stop the ADC before calling */
  297. static void
  298. set_adc_rate(struct au1550_state *s, unsigned rate)
  299. {
  300. struct dmabuf *adc = &s->dma_adc;
  301. struct dmabuf *dac = &s->dma_dac;
  302. unsigned adc_rate, dac_rate;
  303. u16 ac97_extstat;
  304. if (s->no_vra) {
  305. /* calc SRC factor
  306. */
  307. adc->src_factor = ((96000 / rate) + 1) >> 1;
  308. adc->sample_rate = 48000 / adc->src_factor;
  309. return;
  310. }
  311. adc->src_factor = 1;
  312. ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  313. rate = rate > 48000 ? 48000 : rate;
  314. /* enable VRA
  315. */
  316. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  317. ac97_extstat | AC97_EXTSTAT_VRA);
  318. /* now write the sample rate
  319. */
  320. wrcodec(s->codec, AC97_PCM_LR_ADC_RATE, (u16) rate);
  321. /* read it back for actual supported rate
  322. */
  323. adc_rate = rdcodec(s->codec, AC97_PCM_LR_ADC_RATE);
  324. pr_debug("set_adc_rate: set to %d Hz\n", adc_rate);
  325. /* some codec's don't allow unequal DAC and ADC rates, in which case
  326. * writing one rate reg actually changes both.
  327. */
  328. dac_rate = rdcodec(s->codec, AC97_PCM_FRONT_DAC_RATE);
  329. if (dac->num_channels > 2)
  330. wrcodec(s->codec, AC97_PCM_SURR_DAC_RATE, dac_rate);
  331. if (dac->num_channels > 4)
  332. wrcodec(s->codec, AC97_PCM_LFE_DAC_RATE, dac_rate);
  333. adc->sample_rate = adc_rate;
  334. dac->sample_rate = dac_rate;
  335. }
  336. /* stop the DAC before calling */
  337. static void
  338. set_dac_rate(struct au1550_state *s, unsigned rate)
  339. {
  340. struct dmabuf *dac = &s->dma_dac;
  341. struct dmabuf *adc = &s->dma_adc;
  342. unsigned adc_rate, dac_rate;
  343. u16 ac97_extstat;
  344. if (s->no_vra) {
  345. /* calc SRC factor
  346. */
  347. dac->src_factor = ((96000 / rate) + 1) >> 1;
  348. dac->sample_rate = 48000 / dac->src_factor;
  349. return;
  350. }
  351. dac->src_factor = 1;
  352. ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  353. rate = rate > 48000 ? 48000 : rate;
  354. /* enable VRA
  355. */
  356. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  357. ac97_extstat | AC97_EXTSTAT_VRA);
  358. /* now write the sample rate
  359. */
  360. wrcodec(s->codec, AC97_PCM_FRONT_DAC_RATE, (u16) rate);
  361. /* I don't support different sample rates for multichannel,
  362. * so make these channels the same.
  363. */
  364. if (dac->num_channels > 2)
  365. wrcodec(s->codec, AC97_PCM_SURR_DAC_RATE, (u16) rate);
  366. if (dac->num_channels > 4)
  367. wrcodec(s->codec, AC97_PCM_LFE_DAC_RATE, (u16) rate);
  368. /* read it back for actual supported rate
  369. */
  370. dac_rate = rdcodec(s->codec, AC97_PCM_FRONT_DAC_RATE);
  371. pr_debug("set_dac_rate: set to %d Hz\n", dac_rate);
  372. /* some codec's don't allow unequal DAC and ADC rates, in which case
  373. * writing one rate reg actually changes both.
  374. */
  375. adc_rate = rdcodec(s->codec, AC97_PCM_LR_ADC_RATE);
  376. dac->sample_rate = dac_rate;
  377. adc->sample_rate = adc_rate;
  378. }
  379. static void
  380. stop_dac(struct au1550_state *s)
  381. {
  382. struct dmabuf *db = &s->dma_dac;
  383. u32 stat;
  384. unsigned long flags;
  385. if (db->stopped)
  386. return;
  387. spin_lock_irqsave(&s->lock, flags);
  388. au_writel(PSC_AC97PCR_TP, PSC_AC97PCR);
  389. au_sync();
  390. /* Wait for Transmit Busy to show disabled.
  391. */
  392. do {
  393. stat = readl((void *)PSC_AC97STAT);
  394. au_sync();
  395. } while ((stat & PSC_AC97STAT_TB) != 0);
  396. au1xxx_dbdma_reset(db->dmanr);
  397. db->stopped = 1;
  398. spin_unlock_irqrestore(&s->lock, flags);
  399. }
  400. static void
  401. stop_adc(struct au1550_state *s)
  402. {
  403. struct dmabuf *db = &s->dma_adc;
  404. unsigned long flags;
  405. u32 stat;
  406. if (db->stopped)
  407. return;
  408. spin_lock_irqsave(&s->lock, flags);
  409. au_writel(PSC_AC97PCR_RP, PSC_AC97PCR);
  410. au_sync();
  411. /* Wait for Receive Busy to show disabled.
  412. */
  413. do {
  414. stat = readl((void *)PSC_AC97STAT);
  415. au_sync();
  416. } while ((stat & PSC_AC97STAT_RB) != 0);
  417. au1xxx_dbdma_reset(db->dmanr);
  418. db->stopped = 1;
  419. spin_unlock_irqrestore(&s->lock, flags);
  420. }
  421. static void
  422. set_xmit_slots(int num_channels)
  423. {
  424. u32 ac97_config, stat;
  425. ac97_config = au_readl(PSC_AC97CFG);
  426. au_sync();
  427. ac97_config &= ~(PSC_AC97CFG_TXSLOT_MASK | PSC_AC97CFG_DE_ENABLE);
  428. au_writel(ac97_config, PSC_AC97CFG);
  429. au_sync();
  430. switch (num_channels) {
  431. case 6: /* stereo with surround and center/LFE,
  432. * slots 3,4,6,7,8,9
  433. */
  434. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(6);
  435. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(9);
  436. case 4: /* stereo with surround, slots 3,4,7,8 */
  437. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(7);
  438. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(8);
  439. case 2: /* stereo, slots 3,4 */
  440. case 1: /* mono */
  441. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(3);
  442. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(4);
  443. }
  444. au_writel(ac97_config, PSC_AC97CFG);
  445. au_sync();
  446. ac97_config |= PSC_AC97CFG_DE_ENABLE;
  447. au_writel(ac97_config, PSC_AC97CFG);
  448. au_sync();
  449. /* Wait for Device ready.
  450. */
  451. do {
  452. stat = readl((void *)PSC_AC97STAT);
  453. au_sync();
  454. } while ((stat & PSC_AC97STAT_DR) == 0);
  455. }
  456. static void
  457. set_recv_slots(int num_channels)
  458. {
  459. u32 ac97_config, stat;
  460. ac97_config = au_readl(PSC_AC97CFG);
  461. au_sync();
  462. ac97_config &= ~(PSC_AC97CFG_RXSLOT_MASK | PSC_AC97CFG_DE_ENABLE);
  463. au_writel(ac97_config, PSC_AC97CFG);
  464. au_sync();
  465. /* Always enable slots 3 and 4 (stereo). Slot 6 is
  466. * optional Mic ADC, which we don't support yet.
  467. */
  468. ac97_config |= PSC_AC97CFG_RXSLOT_ENA(3);
  469. ac97_config |= PSC_AC97CFG_RXSLOT_ENA(4);
  470. au_writel(ac97_config, PSC_AC97CFG);
  471. au_sync();
  472. ac97_config |= PSC_AC97CFG_DE_ENABLE;
  473. au_writel(ac97_config, PSC_AC97CFG);
  474. au_sync();
  475. /* Wait for Device ready.
  476. */
  477. do {
  478. stat = readl((void *)PSC_AC97STAT);
  479. au_sync();
  480. } while ((stat & PSC_AC97STAT_DR) == 0);
  481. }
  482. static void
  483. start_dac(struct au1550_state *s)
  484. {
  485. struct dmabuf *db = &s->dma_dac;
  486. unsigned long flags;
  487. if (!db->stopped)
  488. return;
  489. spin_lock_irqsave(&s->lock, flags);
  490. set_xmit_slots(db->num_channels);
  491. au_writel(PSC_AC97PCR_TC, PSC_AC97PCR);
  492. au_sync();
  493. au_writel(PSC_AC97PCR_TS, PSC_AC97PCR);
  494. au_sync();
  495. au1xxx_dbdma_start(db->dmanr);
  496. db->stopped = 0;
  497. spin_unlock_irqrestore(&s->lock, flags);
  498. }
  499. static void
  500. start_adc(struct au1550_state *s)
  501. {
  502. struct dmabuf *db = &s->dma_adc;
  503. int i;
  504. if (!db->stopped)
  505. return;
  506. /* Put two buffers on the ring to get things started.
  507. */
  508. for (i=0; i<2; i++) {
  509. au1xxx_dbdma_put_dest(db->dmanr, db->nextIn, db->dma_fragsize);
  510. db->nextIn += db->dma_fragsize;
  511. if (db->nextIn >= db->rawbuf + db->dmasize)
  512. db->nextIn -= db->dmasize;
  513. }
  514. set_recv_slots(db->num_channels);
  515. au1xxx_dbdma_start(db->dmanr);
  516. au_writel(PSC_AC97PCR_RC, PSC_AC97PCR);
  517. au_sync();
  518. au_writel(PSC_AC97PCR_RS, PSC_AC97PCR);
  519. au_sync();
  520. db->stopped = 0;
  521. }
  522. static int
  523. prog_dmabuf(struct au1550_state *s, struct dmabuf *db)
  524. {
  525. unsigned user_bytes_per_sec;
  526. unsigned bufs;
  527. unsigned rate = db->sample_rate;
  528. if (!db->rawbuf) {
  529. db->ready = db->mapped = 0;
  530. db->buforder = 5; /* 32 * PAGE_SIZE */
  531. db->rawbuf = kmalloc((PAGE_SIZE << db->buforder), GFP_KERNEL);
  532. if (!db->rawbuf)
  533. return -ENOMEM;
  534. }
  535. db->cnt_factor = 1;
  536. if (db->sample_size == 8)
  537. db->cnt_factor *= 2;
  538. if (db->num_channels == 1)
  539. db->cnt_factor *= 2;
  540. db->cnt_factor *= db->src_factor;
  541. db->count = 0;
  542. db->dma_qcount = 0;
  543. db->nextIn = db->nextOut = db->rawbuf;
  544. db->user_bytes_per_sample = (db->sample_size>>3) * db->num_channels;
  545. db->dma_bytes_per_sample = 2 * ((db->num_channels == 1) ?
  546. 2 : db->num_channels);
  547. user_bytes_per_sec = rate * db->user_bytes_per_sample;
  548. bufs = PAGE_SIZE << db->buforder;
  549. if (db->ossfragshift) {
  550. if ((1000 << db->ossfragshift) < user_bytes_per_sec)
  551. db->fragshift = ld2(user_bytes_per_sec/1000);
  552. else
  553. db->fragshift = db->ossfragshift;
  554. } else {
  555. db->fragshift = ld2(user_bytes_per_sec / 100 /
  556. (db->subdivision ? db->subdivision : 1));
  557. if (db->fragshift < 3)
  558. db->fragshift = 3;
  559. }
  560. db->fragsize = 1 << db->fragshift;
  561. db->dma_fragsize = db->fragsize * db->cnt_factor;
  562. db->numfrag = bufs / db->dma_fragsize;
  563. while (db->numfrag < 4 && db->fragshift > 3) {
  564. db->fragshift--;
  565. db->fragsize = 1 << db->fragshift;
  566. db->dma_fragsize = db->fragsize * db->cnt_factor;
  567. db->numfrag = bufs / db->dma_fragsize;
  568. }
  569. if (db->ossmaxfrags >= 4 && db->ossmaxfrags < db->numfrag)
  570. db->numfrag = db->ossmaxfrags;
  571. db->dmasize = db->dma_fragsize * db->numfrag;
  572. memset(db->rawbuf, 0, bufs);
  573. pr_debug("prog_dmabuf: rate=%d, samplesize=%d, channels=%d\n",
  574. rate, db->sample_size, db->num_channels);
  575. pr_debug("prog_dmabuf: fragsize=%d, cnt_factor=%d, dma_fragsize=%d\n",
  576. db->fragsize, db->cnt_factor, db->dma_fragsize);
  577. pr_debug("prog_dmabuf: numfrag=%d, dmasize=%d\n", db->numfrag, db->dmasize);
  578. db->ready = 1;
  579. return 0;
  580. }
  581. static int
  582. prog_dmabuf_adc(struct au1550_state *s)
  583. {
  584. stop_adc(s);
  585. return prog_dmabuf(s, &s->dma_adc);
  586. }
  587. static int
  588. prog_dmabuf_dac(struct au1550_state *s)
  589. {
  590. stop_dac(s);
  591. return prog_dmabuf(s, &s->dma_dac);
  592. }
  593. /* hold spinlock for the following */
  594. static void
  595. dac_dma_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  596. {
  597. struct au1550_state *s = (struct au1550_state *) dev_id;
  598. struct dmabuf *db = &s->dma_dac;
  599. u32 ac97c_stat;
  600. ac97c_stat = au_readl(PSC_AC97STAT);
  601. if (ac97c_stat & (AC97C_XU | AC97C_XO | AC97C_TE))
  602. pr_debug("AC97C status = 0x%08x\n", ac97c_stat);
  603. db->dma_qcount--;
  604. if (db->count >= db->fragsize) {
  605. if (au1xxx_dbdma_put_source(db->dmanr, db->nextOut,
  606. db->fragsize) == 0) {
  607. err("qcount < 2 and no ring room!");
  608. }
  609. db->nextOut += db->fragsize;
  610. if (db->nextOut >= db->rawbuf + db->dmasize)
  611. db->nextOut -= db->dmasize;
  612. db->count -= db->fragsize;
  613. db->total_bytes += db->dma_fragsize;
  614. db->dma_qcount++;
  615. }
  616. /* wake up anybody listening */
  617. if (waitqueue_active(&db->wait))
  618. wake_up(&db->wait);
  619. }
  620. static void
  621. adc_dma_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  622. {
  623. struct au1550_state *s = (struct au1550_state *)dev_id;
  624. struct dmabuf *dp = &s->dma_adc;
  625. u32 obytes;
  626. char *obuf;
  627. /* Pull the buffer from the dma queue.
  628. */
  629. au1xxx_dbdma_get_dest(dp->dmanr, (void *)(&obuf), &obytes);
  630. if ((dp->count + obytes) > dp->dmasize) {
  631. /* Overrun. Stop ADC and log the error
  632. */
  633. stop_adc(s);
  634. dp->error++;
  635. err("adc overrun");
  636. return;
  637. }
  638. /* Put a new empty buffer on the destination DMA.
  639. */
  640. au1xxx_dbdma_put_dest(dp->dmanr, dp->nextIn, dp->dma_fragsize);
  641. dp->nextIn += dp->dma_fragsize;
  642. if (dp->nextIn >= dp->rawbuf + dp->dmasize)
  643. dp->nextIn -= dp->dmasize;
  644. dp->count += obytes;
  645. dp->total_bytes += obytes;
  646. /* wake up anybody listening
  647. */
  648. if (waitqueue_active(&dp->wait))
  649. wake_up(&dp->wait);
  650. }
  651. static loff_t
  652. au1550_llseek(struct file *file, loff_t offset, int origin)
  653. {
  654. return -ESPIPE;
  655. }
  656. static int
  657. au1550_open_mixdev(struct inode *inode, struct file *file)
  658. {
  659. file->private_data = &au1550_state;
  660. return 0;
  661. }
  662. static int
  663. au1550_release_mixdev(struct inode *inode, struct file *file)
  664. {
  665. return 0;
  666. }
  667. static int
  668. mixdev_ioctl(struct ac97_codec *codec, unsigned int cmd,
  669. unsigned long arg)
  670. {
  671. return codec->mixer_ioctl(codec, cmd, arg);
  672. }
  673. static int
  674. au1550_ioctl_mixdev(struct inode *inode, struct file *file,
  675. unsigned int cmd, unsigned long arg)
  676. {
  677. struct au1550_state *s = (struct au1550_state *)file->private_data;
  678. struct ac97_codec *codec = s->codec;
  679. return mixdev_ioctl(codec, cmd, arg);
  680. }
  681. static /*const */ struct file_operations au1550_mixer_fops = {
  682. owner:THIS_MODULE,
  683. llseek:au1550_llseek,
  684. ioctl:au1550_ioctl_mixdev,
  685. open:au1550_open_mixdev,
  686. release:au1550_release_mixdev,
  687. };
  688. static int
  689. drain_dac(struct au1550_state *s, int nonblock)
  690. {
  691. unsigned long flags;
  692. int count, tmo;
  693. if (s->dma_dac.mapped || !s->dma_dac.ready || s->dma_dac.stopped)
  694. return 0;
  695. for (;;) {
  696. spin_lock_irqsave(&s->lock, flags);
  697. count = s->dma_dac.count;
  698. spin_unlock_irqrestore(&s->lock, flags);
  699. if (count <= s->dma_dac.fragsize)
  700. break;
  701. if (signal_pending(current))
  702. break;
  703. if (nonblock)
  704. return -EBUSY;
  705. tmo = 1000 * count / (s->no_vra ?
  706. 48000 : s->dma_dac.sample_rate);
  707. tmo /= s->dma_dac.dma_bytes_per_sample;
  708. au1550_delay(tmo);
  709. }
  710. if (signal_pending(current))
  711. return -ERESTARTSYS;
  712. return 0;
  713. }
  714. static inline u8 S16_TO_U8(s16 ch)
  715. {
  716. return (u8) (ch >> 8) + 0x80;
  717. }
  718. static inline s16 U8_TO_S16(u8 ch)
  719. {
  720. return (s16) (ch - 0x80) << 8;
  721. }
  722. /*
  723. * Translates user samples to dma buffer suitable for AC'97 DAC data:
  724. * If mono, copy left channel to right channel in dma buffer.
  725. * If 8 bit samples, cvt to 16-bit before writing to dma buffer.
  726. * If interpolating (no VRA), duplicate every audio frame src_factor times.
  727. */
  728. static int
  729. translate_from_user(struct dmabuf *db, char* dmabuf, char* userbuf,
  730. int dmacount)
  731. {
  732. int sample, i;
  733. int interp_bytes_per_sample;
  734. int num_samples;
  735. int mono = (db->num_channels == 1);
  736. char usersample[12];
  737. s16 ch, dmasample[6];
  738. if (db->sample_size == 16 && !mono && db->src_factor == 1) {
  739. /* no translation necessary, just copy
  740. */
  741. if (copy_from_user(dmabuf, userbuf, dmacount))
  742. return -EFAULT;
  743. return dmacount;
  744. }
  745. interp_bytes_per_sample = db->dma_bytes_per_sample * db->src_factor;
  746. num_samples = dmacount / interp_bytes_per_sample;
  747. for (sample = 0; sample < num_samples; sample++) {
  748. if (copy_from_user(usersample, userbuf,
  749. db->user_bytes_per_sample)) {
  750. return -EFAULT;
  751. }
  752. for (i = 0; i < db->num_channels; i++) {
  753. if (db->sample_size == 8)
  754. ch = U8_TO_S16(usersample[i]);
  755. else
  756. ch = *((s16 *) (&usersample[i * 2]));
  757. dmasample[i] = ch;
  758. if (mono)
  759. dmasample[i + 1] = ch; /* right channel */
  760. }
  761. /* duplicate every audio frame src_factor times
  762. */
  763. for (i = 0; i < db->src_factor; i++)
  764. memcpy(dmabuf, dmasample, db->dma_bytes_per_sample);
  765. userbuf += db->user_bytes_per_sample;
  766. dmabuf += interp_bytes_per_sample;
  767. }
  768. return num_samples * interp_bytes_per_sample;
  769. }
  770. /*
  771. * Translates AC'97 ADC samples to user buffer:
  772. * If mono, send only left channel to user buffer.
  773. * If 8 bit samples, cvt from 16 to 8 bit before writing to user buffer.
  774. * If decimating (no VRA), skip over src_factor audio frames.
  775. */
  776. static int
  777. translate_to_user(struct dmabuf *db, char* userbuf, char* dmabuf,
  778. int dmacount)
  779. {
  780. int sample, i;
  781. int interp_bytes_per_sample;
  782. int num_samples;
  783. int mono = (db->num_channels == 1);
  784. char usersample[12];
  785. if (db->sample_size == 16 && !mono && db->src_factor == 1) {
  786. /* no translation necessary, just copy
  787. */
  788. if (copy_to_user(userbuf, dmabuf, dmacount))
  789. return -EFAULT;
  790. return dmacount;
  791. }
  792. interp_bytes_per_sample = db->dma_bytes_per_sample * db->src_factor;
  793. num_samples = dmacount / interp_bytes_per_sample;
  794. for (sample = 0; sample < num_samples; sample++) {
  795. for (i = 0; i < db->num_channels; i++) {
  796. if (db->sample_size == 8)
  797. usersample[i] =
  798. S16_TO_U8(*((s16 *) (&dmabuf[i * 2])));
  799. else
  800. *((s16 *) (&usersample[i * 2])) =
  801. *((s16 *) (&dmabuf[i * 2]));
  802. }
  803. if (copy_to_user(userbuf, usersample,
  804. db->user_bytes_per_sample)) {
  805. return -EFAULT;
  806. }
  807. userbuf += db->user_bytes_per_sample;
  808. dmabuf += interp_bytes_per_sample;
  809. }
  810. return num_samples * interp_bytes_per_sample;
  811. }
  812. /*
  813. * Copy audio data to/from user buffer from/to dma buffer, taking care
  814. * that we wrap when reading/writing the dma buffer. Returns actual byte
  815. * count written to or read from the dma buffer.
  816. */
  817. static int
  818. copy_dmabuf_user(struct dmabuf *db, char* userbuf, int count, int to_user)
  819. {
  820. char *bufptr = to_user ? db->nextOut : db->nextIn;
  821. char *bufend = db->rawbuf + db->dmasize;
  822. int cnt, ret;
  823. if (bufptr + count > bufend) {
  824. int partial = (int) (bufend - bufptr);
  825. if (to_user) {
  826. if ((cnt = translate_to_user(db, userbuf,
  827. bufptr, partial)) < 0)
  828. return cnt;
  829. ret = cnt;
  830. if ((cnt = translate_to_user(db, userbuf + partial,
  831. db->rawbuf,
  832. count - partial)) < 0)
  833. return cnt;
  834. ret += cnt;
  835. } else {
  836. if ((cnt = translate_from_user(db, bufptr, userbuf,
  837. partial)) < 0)
  838. return cnt;
  839. ret = cnt;
  840. if ((cnt = translate_from_user(db, db->rawbuf,
  841. userbuf + partial,
  842. count - partial)) < 0)
  843. return cnt;
  844. ret += cnt;
  845. }
  846. } else {
  847. if (to_user)
  848. ret = translate_to_user(db, userbuf, bufptr, count);
  849. else
  850. ret = translate_from_user(db, bufptr, userbuf, count);
  851. }
  852. return ret;
  853. }
  854. static ssize_t
  855. au1550_read(struct file *file, char *buffer, size_t count, loff_t *ppos)
  856. {
  857. struct au1550_state *s = (struct au1550_state *)file->private_data;
  858. struct dmabuf *db = &s->dma_adc;
  859. DECLARE_WAITQUEUE(wait, current);
  860. ssize_t ret;
  861. unsigned long flags;
  862. int cnt, usercnt, avail;
  863. if (db->mapped)
  864. return -ENXIO;
  865. if (!access_ok(VERIFY_WRITE, buffer, count))
  866. return -EFAULT;
  867. ret = 0;
  868. count *= db->cnt_factor;
  869. down(&s->sem);
  870. add_wait_queue(&db->wait, &wait);
  871. while (count > 0) {
  872. /* wait for samples in ADC dma buffer
  873. */
  874. do {
  875. if (db->stopped)
  876. start_adc(s);
  877. spin_lock_irqsave(&s->lock, flags);
  878. avail = db->count;
  879. if (avail <= 0)
  880. __set_current_state(TASK_INTERRUPTIBLE);
  881. spin_unlock_irqrestore(&s->lock, flags);
  882. if (avail <= 0) {
  883. if (file->f_flags & O_NONBLOCK) {
  884. if (!ret)
  885. ret = -EAGAIN;
  886. goto out;
  887. }
  888. up(&s->sem);
  889. schedule();
  890. if (signal_pending(current)) {
  891. if (!ret)
  892. ret = -ERESTARTSYS;
  893. goto out2;
  894. }
  895. down(&s->sem);
  896. }
  897. } while (avail <= 0);
  898. /* copy from nextOut to user
  899. */
  900. if ((cnt = copy_dmabuf_user(db, buffer,
  901. count > avail ?
  902. avail : count, 1)) < 0) {
  903. if (!ret)
  904. ret = -EFAULT;
  905. goto out;
  906. }
  907. spin_lock_irqsave(&s->lock, flags);
  908. db->count -= cnt;
  909. db->nextOut += cnt;
  910. if (db->nextOut >= db->rawbuf + db->dmasize)
  911. db->nextOut -= db->dmasize;
  912. spin_unlock_irqrestore(&s->lock, flags);
  913. count -= cnt;
  914. usercnt = cnt / db->cnt_factor;
  915. buffer += usercnt;
  916. ret += usercnt;
  917. } /* while (count > 0) */
  918. out:
  919. up(&s->sem);
  920. out2:
  921. remove_wait_queue(&db->wait, &wait);
  922. set_current_state(TASK_RUNNING);
  923. return ret;
  924. }
  925. static ssize_t
  926. au1550_write(struct file *file, const char *buffer, size_t count, loff_t * ppos)
  927. {
  928. struct au1550_state *s = (struct au1550_state *)file->private_data;
  929. struct dmabuf *db = &s->dma_dac;
  930. DECLARE_WAITQUEUE(wait, current);
  931. ssize_t ret = 0;
  932. unsigned long flags;
  933. int cnt, usercnt, avail;
  934. pr_debug("write: count=%d\n", count);
  935. if (db->mapped)
  936. return -ENXIO;
  937. if (!access_ok(VERIFY_READ, buffer, count))
  938. return -EFAULT;
  939. count *= db->cnt_factor;
  940. down(&s->sem);
  941. add_wait_queue(&db->wait, &wait);
  942. while (count > 0) {
  943. /* wait for space in playback buffer
  944. */
  945. do {
  946. spin_lock_irqsave(&s->lock, flags);
  947. avail = (int) db->dmasize - db->count;
  948. if (avail <= 0)
  949. __set_current_state(TASK_INTERRUPTIBLE);
  950. spin_unlock_irqrestore(&s->lock, flags);
  951. if (avail <= 0) {
  952. if (file->f_flags & O_NONBLOCK) {
  953. if (!ret)
  954. ret = -EAGAIN;
  955. goto out;
  956. }
  957. up(&s->sem);
  958. schedule();
  959. if (signal_pending(current)) {
  960. if (!ret)
  961. ret = -ERESTARTSYS;
  962. goto out2;
  963. }
  964. down(&s->sem);
  965. }
  966. } while (avail <= 0);
  967. /* copy from user to nextIn
  968. */
  969. if ((cnt = copy_dmabuf_user(db, (char *) buffer,
  970. count > avail ?
  971. avail : count, 0)) < 0) {
  972. if (!ret)
  973. ret = -EFAULT;
  974. goto out;
  975. }
  976. spin_lock_irqsave(&s->lock, flags);
  977. db->count += cnt;
  978. db->nextIn += cnt;
  979. if (db->nextIn >= db->rawbuf + db->dmasize)
  980. db->nextIn -= db->dmasize;
  981. /* If the data is available, we want to keep two buffers
  982. * on the dma queue. If the queue count reaches zero,
  983. * we know the dma has stopped.
  984. */
  985. while ((db->dma_qcount < 2) && (db->count >= db->fragsize)) {
  986. if (au1xxx_dbdma_put_source(db->dmanr, db->nextOut,
  987. db->fragsize) == 0) {
  988. err("qcount < 2 and no ring room!");
  989. }
  990. db->nextOut += db->fragsize;
  991. if (db->nextOut >= db->rawbuf + db->dmasize)
  992. db->nextOut -= db->dmasize;
  993. db->total_bytes += db->dma_fragsize;
  994. if (db->dma_qcount == 0)
  995. start_dac(s);
  996. db->dma_qcount++;
  997. }
  998. spin_unlock_irqrestore(&s->lock, flags);
  999. count -= cnt;
  1000. usercnt = cnt / db->cnt_factor;
  1001. buffer += usercnt;
  1002. ret += usercnt;
  1003. } /* while (count > 0) */
  1004. out:
  1005. up(&s->sem);
  1006. out2:
  1007. remove_wait_queue(&db->wait, &wait);
  1008. set_current_state(TASK_RUNNING);
  1009. return ret;
  1010. }
  1011. /* No kernel lock - we have our own spinlock */
  1012. static unsigned int
  1013. au1550_poll(struct file *file, struct poll_table_struct *wait)
  1014. {
  1015. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1016. unsigned long flags;
  1017. unsigned int mask = 0;
  1018. if (file->f_mode & FMODE_WRITE) {
  1019. if (!s->dma_dac.ready)
  1020. return 0;
  1021. poll_wait(file, &s->dma_dac.wait, wait);
  1022. }
  1023. if (file->f_mode & FMODE_READ) {
  1024. if (!s->dma_adc.ready)
  1025. return 0;
  1026. poll_wait(file, &s->dma_adc.wait, wait);
  1027. }
  1028. spin_lock_irqsave(&s->lock, flags);
  1029. if (file->f_mode & FMODE_READ) {
  1030. if (s->dma_adc.count >= (signed)s->dma_adc.dma_fragsize)
  1031. mask |= POLLIN | POLLRDNORM;
  1032. }
  1033. if (file->f_mode & FMODE_WRITE) {
  1034. if (s->dma_dac.mapped) {
  1035. if (s->dma_dac.count >=
  1036. (signed)s->dma_dac.dma_fragsize)
  1037. mask |= POLLOUT | POLLWRNORM;
  1038. } else {
  1039. if ((signed) s->dma_dac.dmasize >=
  1040. s->dma_dac.count + (signed)s->dma_dac.dma_fragsize)
  1041. mask |= POLLOUT | POLLWRNORM;
  1042. }
  1043. }
  1044. spin_unlock_irqrestore(&s->lock, flags);
  1045. return mask;
  1046. }
  1047. static int
  1048. au1550_mmap(struct file *file, struct vm_area_struct *vma)
  1049. {
  1050. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1051. struct dmabuf *db;
  1052. unsigned long size;
  1053. int ret = 0;
  1054. lock_kernel();
  1055. down(&s->sem);
  1056. if (vma->vm_flags & VM_WRITE)
  1057. db = &s->dma_dac;
  1058. else if (vma->vm_flags & VM_READ)
  1059. db = &s->dma_adc;
  1060. else {
  1061. ret = -EINVAL;
  1062. goto out;
  1063. }
  1064. if (vma->vm_pgoff != 0) {
  1065. ret = -EINVAL;
  1066. goto out;
  1067. }
  1068. size = vma->vm_end - vma->vm_start;
  1069. if (size > (PAGE_SIZE << db->buforder)) {
  1070. ret = -EINVAL;
  1071. goto out;
  1072. }
  1073. if (remap_pfn_range(vma, vma->vm_start, page_to_pfn(virt_to_page(db->rawbuf)),
  1074. size, vma->vm_page_prot)) {
  1075. ret = -EAGAIN;
  1076. goto out;
  1077. }
  1078. vma->vm_flags &= ~VM_IO;
  1079. db->mapped = 1;
  1080. out:
  1081. up(&s->sem);
  1082. unlock_kernel();
  1083. return ret;
  1084. }
  1085. #ifdef DEBUG
  1086. static struct ioctl_str_t {
  1087. unsigned int cmd;
  1088. const char *str;
  1089. } ioctl_str[] = {
  1090. {SNDCTL_DSP_RESET, "SNDCTL_DSP_RESET"},
  1091. {SNDCTL_DSP_SYNC, "SNDCTL_DSP_SYNC"},
  1092. {SNDCTL_DSP_SPEED, "SNDCTL_DSP_SPEED"},
  1093. {SNDCTL_DSP_STEREO, "SNDCTL_DSP_STEREO"},
  1094. {SNDCTL_DSP_GETBLKSIZE, "SNDCTL_DSP_GETBLKSIZE"},
  1095. {SNDCTL_DSP_SAMPLESIZE, "SNDCTL_DSP_SAMPLESIZE"},
  1096. {SNDCTL_DSP_CHANNELS, "SNDCTL_DSP_CHANNELS"},
  1097. {SOUND_PCM_WRITE_CHANNELS, "SOUND_PCM_WRITE_CHANNELS"},
  1098. {SOUND_PCM_WRITE_FILTER, "SOUND_PCM_WRITE_FILTER"},
  1099. {SNDCTL_DSP_POST, "SNDCTL_DSP_POST"},
  1100. {SNDCTL_DSP_SUBDIVIDE, "SNDCTL_DSP_SUBDIVIDE"},
  1101. {SNDCTL_DSP_SETFRAGMENT, "SNDCTL_DSP_SETFRAGMENT"},
  1102. {SNDCTL_DSP_GETFMTS, "SNDCTL_DSP_GETFMTS"},
  1103. {SNDCTL_DSP_SETFMT, "SNDCTL_DSP_SETFMT"},
  1104. {SNDCTL_DSP_GETOSPACE, "SNDCTL_DSP_GETOSPACE"},
  1105. {SNDCTL_DSP_GETISPACE, "SNDCTL_DSP_GETISPACE"},
  1106. {SNDCTL_DSP_NONBLOCK, "SNDCTL_DSP_NONBLOCK"},
  1107. {SNDCTL_DSP_GETCAPS, "SNDCTL_DSP_GETCAPS"},
  1108. {SNDCTL_DSP_GETTRIGGER, "SNDCTL_DSP_GETTRIGGER"},
  1109. {SNDCTL_DSP_SETTRIGGER, "SNDCTL_DSP_SETTRIGGER"},
  1110. {SNDCTL_DSP_GETIPTR, "SNDCTL_DSP_GETIPTR"},
  1111. {SNDCTL_DSP_GETOPTR, "SNDCTL_DSP_GETOPTR"},
  1112. {SNDCTL_DSP_MAPINBUF, "SNDCTL_DSP_MAPINBUF"},
  1113. {SNDCTL_DSP_MAPOUTBUF, "SNDCTL_DSP_MAPOUTBUF"},
  1114. {SNDCTL_DSP_SETSYNCRO, "SNDCTL_DSP_SETSYNCRO"},
  1115. {SNDCTL_DSP_SETDUPLEX, "SNDCTL_DSP_SETDUPLEX"},
  1116. {SNDCTL_DSP_GETODELAY, "SNDCTL_DSP_GETODELAY"},
  1117. {SNDCTL_DSP_GETCHANNELMASK, "SNDCTL_DSP_GETCHANNELMASK"},
  1118. {SNDCTL_DSP_BIND_CHANNEL, "SNDCTL_DSP_BIND_CHANNEL"},
  1119. {OSS_GETVERSION, "OSS_GETVERSION"},
  1120. {SOUND_PCM_READ_RATE, "SOUND_PCM_READ_RATE"},
  1121. {SOUND_PCM_READ_CHANNELS, "SOUND_PCM_READ_CHANNELS"},
  1122. {SOUND_PCM_READ_BITS, "SOUND_PCM_READ_BITS"},
  1123. {SOUND_PCM_READ_FILTER, "SOUND_PCM_READ_FILTER"}
  1124. };
  1125. #endif
  1126. static int
  1127. dma_count_done(struct dmabuf *db)
  1128. {
  1129. if (db->stopped)
  1130. return 0;
  1131. return db->dma_fragsize - au1xxx_get_dma_residue(db->dmanr);
  1132. }
  1133. static int
  1134. au1550_ioctl(struct inode *inode, struct file *file, unsigned int cmd,
  1135. unsigned long arg)
  1136. {
  1137. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1138. unsigned long flags;
  1139. audio_buf_info abinfo;
  1140. count_info cinfo;
  1141. int count;
  1142. int val, mapped, ret, diff;
  1143. mapped = ((file->f_mode & FMODE_WRITE) && s->dma_dac.mapped) ||
  1144. ((file->f_mode & FMODE_READ) && s->dma_adc.mapped);
  1145. #ifdef DEBUG
  1146. for (count=0; count<sizeof(ioctl_str)/sizeof(ioctl_str[0]); count++) {
  1147. if (ioctl_str[count].cmd == cmd)
  1148. break;
  1149. }
  1150. if (count < sizeof(ioctl_str) / sizeof(ioctl_str[0]))
  1151. pr_debug("ioctl %s, arg=0x%lxn", ioctl_str[count].str, arg);
  1152. else
  1153. pr_debug("ioctl 0x%x unknown, arg=0x%lx\n", cmd, arg);
  1154. #endif
  1155. switch (cmd) {
  1156. case OSS_GETVERSION:
  1157. return put_user(SOUND_VERSION, (int *) arg);
  1158. case SNDCTL_DSP_SYNC:
  1159. if (file->f_mode & FMODE_WRITE)
  1160. return drain_dac(s, file->f_flags & O_NONBLOCK);
  1161. return 0;
  1162. case SNDCTL_DSP_SETDUPLEX:
  1163. return 0;
  1164. case SNDCTL_DSP_GETCAPS:
  1165. return put_user(DSP_CAP_DUPLEX | DSP_CAP_REALTIME |
  1166. DSP_CAP_TRIGGER | DSP_CAP_MMAP, (int *)arg);
  1167. case SNDCTL_DSP_RESET:
  1168. if (file->f_mode & FMODE_WRITE) {
  1169. stop_dac(s);
  1170. synchronize_irq();
  1171. s->dma_dac.count = s->dma_dac.total_bytes = 0;
  1172. s->dma_dac.nextIn = s->dma_dac.nextOut =
  1173. s->dma_dac.rawbuf;
  1174. }
  1175. if (file->f_mode & FMODE_READ) {
  1176. stop_adc(s);
  1177. synchronize_irq();
  1178. s->dma_adc.count = s->dma_adc.total_bytes = 0;
  1179. s->dma_adc.nextIn = s->dma_adc.nextOut =
  1180. s->dma_adc.rawbuf;
  1181. }
  1182. return 0;
  1183. case SNDCTL_DSP_SPEED:
  1184. if (get_user(val, (int *) arg))
  1185. return -EFAULT;
  1186. if (val >= 0) {
  1187. if (file->f_mode & FMODE_READ) {
  1188. stop_adc(s);
  1189. set_adc_rate(s, val);
  1190. }
  1191. if (file->f_mode & FMODE_WRITE) {
  1192. stop_dac(s);
  1193. set_dac_rate(s, val);
  1194. }
  1195. if (s->open_mode & FMODE_READ)
  1196. if ((ret = prog_dmabuf_adc(s)))
  1197. return ret;
  1198. if (s->open_mode & FMODE_WRITE)
  1199. if ((ret = prog_dmabuf_dac(s)))
  1200. return ret;
  1201. }
  1202. return put_user((file->f_mode & FMODE_READ) ?
  1203. s->dma_adc.sample_rate :
  1204. s->dma_dac.sample_rate,
  1205. (int *)arg);
  1206. case SNDCTL_DSP_STEREO:
  1207. if (get_user(val, (int *) arg))
  1208. return -EFAULT;
  1209. if (file->f_mode & FMODE_READ) {
  1210. stop_adc(s);
  1211. s->dma_adc.num_channels = val ? 2 : 1;
  1212. if ((ret = prog_dmabuf_adc(s)))
  1213. return ret;
  1214. }
  1215. if (file->f_mode & FMODE_WRITE) {
  1216. stop_dac(s);
  1217. s->dma_dac.num_channels = val ? 2 : 1;
  1218. if (s->codec_ext_caps & AC97_EXT_DACS) {
  1219. /* disable surround and center/lfe in AC'97
  1220. */
  1221. u16 ext_stat = rdcodec(s->codec,
  1222. AC97_EXTENDED_STATUS);
  1223. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  1224. ext_stat | (AC97_EXTSTAT_PRI |
  1225. AC97_EXTSTAT_PRJ |
  1226. AC97_EXTSTAT_PRK));
  1227. }
  1228. if ((ret = prog_dmabuf_dac(s)))
  1229. return ret;
  1230. }
  1231. return 0;
  1232. case SNDCTL_DSP_CHANNELS:
  1233. if (get_user(val, (int *) arg))
  1234. return -EFAULT;
  1235. if (val != 0) {
  1236. if (file->f_mode & FMODE_READ) {
  1237. if (val < 0 || val > 2)
  1238. return -EINVAL;
  1239. stop_adc(s);
  1240. s->dma_adc.num_channels = val;
  1241. if ((ret = prog_dmabuf_adc(s)))
  1242. return ret;
  1243. }
  1244. if (file->f_mode & FMODE_WRITE) {
  1245. switch (val) {
  1246. case 1:
  1247. case 2:
  1248. break;
  1249. case 3:
  1250. case 5:
  1251. return -EINVAL;
  1252. case 4:
  1253. if (!(s->codec_ext_caps &
  1254. AC97_EXTID_SDAC))
  1255. return -EINVAL;
  1256. break;
  1257. case 6:
  1258. if ((s->codec_ext_caps &
  1259. AC97_EXT_DACS) != AC97_EXT_DACS)
  1260. return -EINVAL;
  1261. break;
  1262. default:
  1263. return -EINVAL;
  1264. }
  1265. stop_dac(s);
  1266. if (val <= 2 &&
  1267. (s->codec_ext_caps & AC97_EXT_DACS)) {
  1268. /* disable surround and center/lfe
  1269. * channels in AC'97
  1270. */
  1271. u16 ext_stat =
  1272. rdcodec(s->codec,
  1273. AC97_EXTENDED_STATUS);
  1274. wrcodec(s->codec,
  1275. AC97_EXTENDED_STATUS,
  1276. ext_stat | (AC97_EXTSTAT_PRI |
  1277. AC97_EXTSTAT_PRJ |
  1278. AC97_EXTSTAT_PRK));
  1279. } else if (val >= 4) {
  1280. /* enable surround, center/lfe
  1281. * channels in AC'97
  1282. */
  1283. u16 ext_stat =
  1284. rdcodec(s->codec,
  1285. AC97_EXTENDED_STATUS);
  1286. ext_stat &= ~AC97_EXTSTAT_PRJ;
  1287. if (val == 6)
  1288. ext_stat &=
  1289. ~(AC97_EXTSTAT_PRI |
  1290. AC97_EXTSTAT_PRK);
  1291. wrcodec(s->codec,
  1292. AC97_EXTENDED_STATUS,
  1293. ext_stat);
  1294. }
  1295. s->dma_dac.num_channels = val;
  1296. if ((ret = prog_dmabuf_dac(s)))
  1297. return ret;
  1298. }
  1299. }
  1300. return put_user(val, (int *) arg);
  1301. case SNDCTL_DSP_GETFMTS: /* Returns a mask */
  1302. return put_user(AFMT_S16_LE | AFMT_U8, (int *) arg);
  1303. case SNDCTL_DSP_SETFMT: /* Selects ONE fmt */
  1304. if (get_user(val, (int *) arg))
  1305. return -EFAULT;
  1306. if (val != AFMT_QUERY) {
  1307. if (file->f_mode & FMODE_READ) {
  1308. stop_adc(s);
  1309. if (val == AFMT_S16_LE)
  1310. s->dma_adc.sample_size = 16;
  1311. else {
  1312. val = AFMT_U8;
  1313. s->dma_adc.sample_size = 8;
  1314. }
  1315. if ((ret = prog_dmabuf_adc(s)))
  1316. return ret;
  1317. }
  1318. if (file->f_mode & FMODE_WRITE) {
  1319. stop_dac(s);
  1320. if (val == AFMT_S16_LE)
  1321. s->dma_dac.sample_size = 16;
  1322. else {
  1323. val = AFMT_U8;
  1324. s->dma_dac.sample_size = 8;
  1325. }
  1326. if ((ret = prog_dmabuf_dac(s)))
  1327. return ret;
  1328. }
  1329. } else {
  1330. if (file->f_mode & FMODE_READ)
  1331. val = (s->dma_adc.sample_size == 16) ?
  1332. AFMT_S16_LE : AFMT_U8;
  1333. else
  1334. val = (s->dma_dac.sample_size == 16) ?
  1335. AFMT_S16_LE : AFMT_U8;
  1336. }
  1337. return put_user(val, (int *) arg);
  1338. case SNDCTL_DSP_POST:
  1339. return 0;
  1340. case SNDCTL_DSP_GETTRIGGER:
  1341. val = 0;
  1342. spin_lock_irqsave(&s->lock, flags);
  1343. if (file->f_mode & FMODE_READ && !s->dma_adc.stopped)
  1344. val |= PCM_ENABLE_INPUT;
  1345. if (file->f_mode & FMODE_WRITE && !s->dma_dac.stopped)
  1346. val |= PCM_ENABLE_OUTPUT;
  1347. spin_unlock_irqrestore(&s->lock, flags);
  1348. return put_user(val, (int *) arg);
  1349. case SNDCTL_DSP_SETTRIGGER:
  1350. if (get_user(val, (int *) arg))
  1351. return -EFAULT;
  1352. if (file->f_mode & FMODE_READ) {
  1353. if (val & PCM_ENABLE_INPUT)
  1354. start_adc(s);
  1355. else
  1356. stop_adc(s);
  1357. }
  1358. if (file->f_mode & FMODE_WRITE) {
  1359. if (val & PCM_ENABLE_OUTPUT)
  1360. start_dac(s);
  1361. else
  1362. stop_dac(s);
  1363. }
  1364. return 0;
  1365. case SNDCTL_DSP_GETOSPACE:
  1366. if (!(file->f_mode & FMODE_WRITE))
  1367. return -EINVAL;
  1368. abinfo.fragsize = s->dma_dac.fragsize;
  1369. spin_lock_irqsave(&s->lock, flags);
  1370. count = s->dma_dac.count;
  1371. count -= dma_count_done(&s->dma_dac);
  1372. spin_unlock_irqrestore(&s->lock, flags);
  1373. if (count < 0)
  1374. count = 0;
  1375. abinfo.bytes = (s->dma_dac.dmasize - count) /
  1376. s->dma_dac.cnt_factor;
  1377. abinfo.fragstotal = s->dma_dac.numfrag;
  1378. abinfo.fragments = abinfo.bytes >> s->dma_dac.fragshift;
  1379. pr_debug("ioctl SNDCTL_DSP_GETOSPACE: bytes=%d, fragments=%d\n", abinfo.bytes, abinfo.fragments);
  1380. return copy_to_user((void *) arg, &abinfo,
  1381. sizeof(abinfo)) ? -EFAULT : 0;
  1382. case SNDCTL_DSP_GETISPACE:
  1383. if (!(file->f_mode & FMODE_READ))
  1384. return -EINVAL;
  1385. abinfo.fragsize = s->dma_adc.fragsize;
  1386. spin_lock_irqsave(&s->lock, flags);
  1387. count = s->dma_adc.count;
  1388. count += dma_count_done(&s->dma_adc);
  1389. spin_unlock_irqrestore(&s->lock, flags);
  1390. if (count < 0)
  1391. count = 0;
  1392. abinfo.bytes = count / s->dma_adc.cnt_factor;
  1393. abinfo.fragstotal = s->dma_adc.numfrag;
  1394. abinfo.fragments = abinfo.bytes >> s->dma_adc.fragshift;
  1395. return copy_to_user((void *) arg, &abinfo,
  1396. sizeof(abinfo)) ? -EFAULT : 0;
  1397. case SNDCTL_DSP_NONBLOCK:
  1398. file->f_flags |= O_NONBLOCK;
  1399. return 0;
  1400. case SNDCTL_DSP_GETODELAY:
  1401. if (!(file->f_mode & FMODE_WRITE))
  1402. return -EINVAL;
  1403. spin_lock_irqsave(&s->lock, flags);
  1404. count = s->dma_dac.count;
  1405. count -= dma_count_done(&s->dma_dac);
  1406. spin_unlock_irqrestore(&s->lock, flags);
  1407. if (count < 0)
  1408. count = 0;
  1409. count /= s->dma_dac.cnt_factor;
  1410. return put_user(count, (int *) arg);
  1411. case SNDCTL_DSP_GETIPTR:
  1412. if (!(file->f_mode & FMODE_READ))
  1413. return -EINVAL;
  1414. spin_lock_irqsave(&s->lock, flags);
  1415. cinfo.bytes = s->dma_adc.total_bytes;
  1416. count = s->dma_adc.count;
  1417. if (!s->dma_adc.stopped) {
  1418. diff = dma_count_done(&s->dma_adc);
  1419. count += diff;
  1420. cinfo.bytes += diff;
  1421. cinfo.ptr = virt_to_phys(s->dma_adc.nextIn) + diff -
  1422. virt_to_phys(s->dma_adc.rawbuf);
  1423. } else
  1424. cinfo.ptr = virt_to_phys(s->dma_adc.nextIn) -
  1425. virt_to_phys(s->dma_adc.rawbuf);
  1426. if (s->dma_adc.mapped)
  1427. s->dma_adc.count &= (s->dma_adc.dma_fragsize-1);
  1428. spin_unlock_irqrestore(&s->lock, flags);
  1429. if (count < 0)
  1430. count = 0;
  1431. cinfo.blocks = count >> s->dma_adc.fragshift;
  1432. return copy_to_user((void *) arg, &cinfo, sizeof(cinfo));
  1433. case SNDCTL_DSP_GETOPTR:
  1434. if (!(file->f_mode & FMODE_READ))
  1435. return -EINVAL;
  1436. spin_lock_irqsave(&s->lock, flags);
  1437. cinfo.bytes = s->dma_dac.total_bytes;
  1438. count = s->dma_dac.count;
  1439. if (!s->dma_dac.stopped) {
  1440. diff = dma_count_done(&s->dma_dac);
  1441. count -= diff;
  1442. cinfo.bytes += diff;
  1443. cinfo.ptr = virt_to_phys(s->dma_dac.nextOut) + diff -
  1444. virt_to_phys(s->dma_dac.rawbuf);
  1445. } else
  1446. cinfo.ptr = virt_to_phys(s->dma_dac.nextOut) -
  1447. virt_to_phys(s->dma_dac.rawbuf);
  1448. if (s->dma_dac.mapped)
  1449. s->dma_dac.count &= (s->dma_dac.dma_fragsize-1);
  1450. spin_unlock_irqrestore(&s->lock, flags);
  1451. if (count < 0)
  1452. count = 0;
  1453. cinfo.blocks = count >> s->dma_dac.fragshift;
  1454. return copy_to_user((void *) arg, &cinfo, sizeof(cinfo));
  1455. case SNDCTL_DSP_GETBLKSIZE:
  1456. if (file->f_mode & FMODE_WRITE)
  1457. return put_user(s->dma_dac.fragsize, (int *) arg);
  1458. else
  1459. return put_user(s->dma_adc.fragsize, (int *) arg);
  1460. case SNDCTL_DSP_SETFRAGMENT:
  1461. if (get_user(val, (int *) arg))
  1462. return -EFAULT;
  1463. if (file->f_mode & FMODE_READ) {
  1464. stop_adc(s);
  1465. s->dma_adc.ossfragshift = val & 0xffff;
  1466. s->dma_adc.ossmaxfrags = (val >> 16) & 0xffff;
  1467. if (s->dma_adc.ossfragshift < 4)
  1468. s->dma_adc.ossfragshift = 4;
  1469. if (s->dma_adc.ossfragshift > 15)
  1470. s->dma_adc.ossfragshift = 15;
  1471. if (s->dma_adc.ossmaxfrags < 4)
  1472. s->dma_adc.ossmaxfrags = 4;
  1473. if ((ret = prog_dmabuf_adc(s)))
  1474. return ret;
  1475. }
  1476. if (file->f_mode & FMODE_WRITE) {
  1477. stop_dac(s);
  1478. s->dma_dac.ossfragshift = val & 0xffff;
  1479. s->dma_dac.ossmaxfrags = (val >> 16) & 0xffff;
  1480. if (s->dma_dac.ossfragshift < 4)
  1481. s->dma_dac.ossfragshift = 4;
  1482. if (s->dma_dac.ossfragshift > 15)
  1483. s->dma_dac.ossfragshift = 15;
  1484. if (s->dma_dac.ossmaxfrags < 4)
  1485. s->dma_dac.ossmaxfrags = 4;
  1486. if ((ret = prog_dmabuf_dac(s)))
  1487. return ret;
  1488. }
  1489. return 0;
  1490. case SNDCTL_DSP_SUBDIVIDE:
  1491. if ((file->f_mode & FMODE_READ && s->dma_adc.subdivision) ||
  1492. (file->f_mode & FMODE_WRITE && s->dma_dac.subdivision))
  1493. return -EINVAL;
  1494. if (get_user(val, (int *) arg))
  1495. return -EFAULT;
  1496. if (val != 1 && val != 2 && val != 4)
  1497. return -EINVAL;
  1498. if (file->f_mode & FMODE_READ) {
  1499. stop_adc(s);
  1500. s->dma_adc.subdivision = val;
  1501. if ((ret = prog_dmabuf_adc(s)))
  1502. return ret;
  1503. }
  1504. if (file->f_mode & FMODE_WRITE) {
  1505. stop_dac(s);
  1506. s->dma_dac.subdivision = val;
  1507. if ((ret = prog_dmabuf_dac(s)))
  1508. return ret;
  1509. }
  1510. return 0;
  1511. case SOUND_PCM_READ_RATE:
  1512. return put_user((file->f_mode & FMODE_READ) ?
  1513. s->dma_adc.sample_rate :
  1514. s->dma_dac.sample_rate,
  1515. (int *)arg);
  1516. case SOUND_PCM_READ_CHANNELS:
  1517. if (file->f_mode & FMODE_READ)
  1518. return put_user(s->dma_adc.num_channels, (int *)arg);
  1519. else
  1520. return put_user(s->dma_dac.num_channels, (int *)arg);
  1521. case SOUND_PCM_READ_BITS:
  1522. if (file->f_mode & FMODE_READ)
  1523. return put_user(s->dma_adc.sample_size, (int *)arg);
  1524. else
  1525. return put_user(s->dma_dac.sample_size, (int *)arg);
  1526. case SOUND_PCM_WRITE_FILTER:
  1527. case SNDCTL_DSP_SETSYNCRO:
  1528. case SOUND_PCM_READ_FILTER:
  1529. return -EINVAL;
  1530. }
  1531. return mixdev_ioctl(s->codec, cmd, arg);
  1532. }
  1533. static int
  1534. au1550_open(struct inode *inode, struct file *file)
  1535. {
  1536. int minor = MINOR(inode->i_rdev);
  1537. DECLARE_WAITQUEUE(wait, current);
  1538. struct au1550_state *s = &au1550_state;
  1539. int ret;
  1540. #ifdef DEBUG
  1541. if (file->f_flags & O_NONBLOCK)
  1542. pr_debug("open: non-blocking\n");
  1543. else
  1544. pr_debug("open: blocking\n");
  1545. #endif
  1546. file->private_data = s;
  1547. /* wait for device to become free */
  1548. down(&s->open_sem);
  1549. while (s->open_mode & file->f_mode) {
  1550. if (file->f_flags & O_NONBLOCK) {
  1551. up(&s->open_sem);
  1552. return -EBUSY;
  1553. }
  1554. add_wait_queue(&s->open_wait, &wait);
  1555. __set_current_state(TASK_INTERRUPTIBLE);
  1556. up(&s->open_sem);
  1557. schedule();
  1558. remove_wait_queue(&s->open_wait, &wait);
  1559. set_current_state(TASK_RUNNING);
  1560. if (signal_pending(current))
  1561. return -ERESTARTSYS;
  1562. down(&s->open_sem);
  1563. }
  1564. stop_dac(s);
  1565. stop_adc(s);
  1566. if (file->f_mode & FMODE_READ) {
  1567. s->dma_adc.ossfragshift = s->dma_adc.ossmaxfrags =
  1568. s->dma_adc.subdivision = s->dma_adc.total_bytes = 0;
  1569. s->dma_adc.num_channels = 1;
  1570. s->dma_adc.sample_size = 8;
  1571. set_adc_rate(s, 8000);
  1572. if ((minor & 0xf) == SND_DEV_DSP16)
  1573. s->dma_adc.sample_size = 16;
  1574. }
  1575. if (file->f_mode & FMODE_WRITE) {
  1576. s->dma_dac.ossfragshift = s->dma_dac.ossmaxfrags =
  1577. s->dma_dac.subdivision = s->dma_dac.total_bytes = 0;
  1578. s->dma_dac.num_channels = 1;
  1579. s->dma_dac.sample_size = 8;
  1580. set_dac_rate(s, 8000);
  1581. if ((minor & 0xf) == SND_DEV_DSP16)
  1582. s->dma_dac.sample_size = 16;
  1583. }
  1584. if (file->f_mode & FMODE_READ) {
  1585. if ((ret = prog_dmabuf_adc(s)))
  1586. return ret;
  1587. }
  1588. if (file->f_mode & FMODE_WRITE) {
  1589. if ((ret = prog_dmabuf_dac(s)))
  1590. return ret;
  1591. }
  1592. s->open_mode |= file->f_mode & (FMODE_READ | FMODE_WRITE);
  1593. up(&s->open_sem);
  1594. init_MUTEX(&s->sem);
  1595. return 0;
  1596. }
  1597. static int
  1598. au1550_release(struct inode *inode, struct file *file)
  1599. {
  1600. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1601. lock_kernel();
  1602. if (file->f_mode & FMODE_WRITE) {
  1603. unlock_kernel();
  1604. drain_dac(s, file->f_flags & O_NONBLOCK);
  1605. lock_kernel();
  1606. }
  1607. down(&s->open_sem);
  1608. if (file->f_mode & FMODE_WRITE) {
  1609. stop_dac(s);
  1610. kfree(s->dma_dac.rawbuf);
  1611. s->dma_dac.rawbuf = NULL;
  1612. }
  1613. if (file->f_mode & FMODE_READ) {
  1614. stop_adc(s);
  1615. kfree(s->dma_adc.rawbuf);
  1616. s->dma_adc.rawbuf = NULL;
  1617. }
  1618. s->open_mode &= ((~file->f_mode) & (FMODE_READ|FMODE_WRITE));
  1619. up(&s->open_sem);
  1620. wake_up(&s->open_wait);
  1621. unlock_kernel();
  1622. return 0;
  1623. }
  1624. static /*const */ struct file_operations au1550_audio_fops = {
  1625. owner: THIS_MODULE,
  1626. llseek: au1550_llseek,
  1627. read: au1550_read,
  1628. write: au1550_write,
  1629. poll: au1550_poll,
  1630. ioctl: au1550_ioctl,
  1631. mmap: au1550_mmap,
  1632. open: au1550_open,
  1633. release: au1550_release,
  1634. };
  1635. MODULE_AUTHOR("Advanced Micro Devices (AMD), dan@embeddededge.com");
  1636. MODULE_DESCRIPTION("Au1550 AC97 Audio Driver");
  1637. static int __devinit
  1638. au1550_probe(void)
  1639. {
  1640. struct au1550_state *s = &au1550_state;
  1641. int val;
  1642. memset(s, 0, sizeof(struct au1550_state));
  1643. init_waitqueue_head(&s->dma_adc.wait);
  1644. init_waitqueue_head(&s->dma_dac.wait);
  1645. init_waitqueue_head(&s->open_wait);
  1646. init_MUTEX(&s->open_sem);
  1647. spin_lock_init(&s->lock);
  1648. s->codec = ac97_alloc_codec();
  1649. if(s->codec == NULL) {
  1650. err("Out of memory");
  1651. return -1;
  1652. }
  1653. s->codec->private_data = s;
  1654. s->codec->id = 0;
  1655. s->codec->codec_read = rdcodec;
  1656. s->codec->codec_write = wrcodec;
  1657. s->codec->codec_wait = waitcodec;
  1658. if (!request_mem_region(CPHYSADDR(AC97_PSC_SEL),
  1659. 0x30, "Au1550 AC97")) {
  1660. err("AC'97 ports in use");
  1661. }
  1662. /* Allocate the DMA Channels
  1663. */
  1664. if ((s->dma_dac.dmanr = au1xxx_dbdma_chan_alloc(DBDMA_MEM_CHAN,
  1665. DBDMA_AC97_TX_CHAN, dac_dma_interrupt, (void *)s)) == 0) {
  1666. err("Can't get DAC DMA");
  1667. goto err_dma1;
  1668. }
  1669. au1xxx_dbdma_set_devwidth(s->dma_dac.dmanr, 16);
  1670. if (au1xxx_dbdma_ring_alloc(s->dma_dac.dmanr,
  1671. NUM_DBDMA_DESCRIPTORS) == 0) {
  1672. err("Can't get DAC DMA descriptors");
  1673. goto err_dma1;
  1674. }
  1675. if ((s->dma_adc.dmanr = au1xxx_dbdma_chan_alloc(DBDMA_AC97_RX_CHAN,
  1676. DBDMA_MEM_CHAN, adc_dma_interrupt, (void *)s)) == 0) {
  1677. err("Can't get ADC DMA");
  1678. goto err_dma2;
  1679. }
  1680. au1xxx_dbdma_set_devwidth(s->dma_adc.dmanr, 16);
  1681. if (au1xxx_dbdma_ring_alloc(s->dma_adc.dmanr,
  1682. NUM_DBDMA_DESCRIPTORS) == 0) {
  1683. err("Can't get ADC DMA descriptors");
  1684. goto err_dma2;
  1685. }
  1686. pr_info("DAC: DMA%d, ADC: DMA%d", DBDMA_AC97_TX_CHAN, DBDMA_AC97_RX_CHAN);
  1687. /* register devices */
  1688. if ((s->dev_audio = register_sound_dsp(&au1550_audio_fops, -1)) < 0)
  1689. goto err_dev1;
  1690. if ((s->codec->dev_mixer =
  1691. register_sound_mixer(&au1550_mixer_fops, -1)) < 0)
  1692. goto err_dev2;
  1693. /* The GPIO for the appropriate PSC was configured by the
  1694. * board specific start up.
  1695. *
  1696. * configure PSC for AC'97
  1697. */
  1698. au_writel(0, AC97_PSC_CTRL); /* Disable PSC */
  1699. au_sync();
  1700. au_writel((PSC_SEL_CLK_SERCLK | PSC_SEL_PS_AC97MODE), AC97_PSC_SEL);
  1701. au_sync();
  1702. /* cold reset the AC'97
  1703. */
  1704. au_writel(PSC_AC97RST_RST, PSC_AC97RST);
  1705. au_sync();
  1706. au1550_delay(10);
  1707. au_writel(0, PSC_AC97RST);
  1708. au_sync();
  1709. /* need to delay around 500msec(bleech) to give
  1710. some CODECs enough time to wakeup */
  1711. au1550_delay(500);
  1712. /* warm reset the AC'97 to start the bitclk
  1713. */
  1714. au_writel(PSC_AC97RST_SNC, PSC_AC97RST);
  1715. au_sync();
  1716. udelay(100);
  1717. au_writel(0, PSC_AC97RST);
  1718. au_sync();
  1719. /* Enable PSC
  1720. */
  1721. au_writel(PSC_CTRL_ENABLE, AC97_PSC_CTRL);
  1722. au_sync();
  1723. /* Wait for PSC ready.
  1724. */
  1725. do {
  1726. val = readl((void *)PSC_AC97STAT);
  1727. au_sync();
  1728. } while ((val & PSC_AC97STAT_SR) == 0);
  1729. /* Configure AC97 controller.
  1730. * Deep FIFO, 16-bit sample, DMA, make sure DMA matches fifo size.
  1731. */
  1732. val = PSC_AC97CFG_SET_LEN(16);
  1733. val |= PSC_AC97CFG_RT_FIFO8 | PSC_AC97CFG_TT_FIFO8;
  1734. /* Enable device so we can at least
  1735. * talk over the AC-link.
  1736. */
  1737. au_writel(val, PSC_AC97CFG);
  1738. au_writel(PSC_AC97MSK_ALLMASK, PSC_AC97MSK);
  1739. au_sync();
  1740. val |= PSC_AC97CFG_DE_ENABLE;
  1741. au_writel(val, PSC_AC97CFG);
  1742. au_sync();
  1743. /* Wait for Device ready.
  1744. */
  1745. do {
  1746. val = readl((void *)PSC_AC97STAT);
  1747. au_sync();
  1748. } while ((val & PSC_AC97STAT_DR) == 0);
  1749. /* codec init */
  1750. if (!ac97_probe_codec(s->codec))
  1751. goto err_dev3;
  1752. s->codec_base_caps = rdcodec(s->codec, AC97_RESET);
  1753. s->codec_ext_caps = rdcodec(s->codec, AC97_EXTENDED_ID);
  1754. pr_info("AC'97 Base/Extended ID = %04x/%04x",
  1755. s->codec_base_caps, s->codec_ext_caps);
  1756. if (!(s->codec_ext_caps & AC97_EXTID_VRA)) {
  1757. /* codec does not support VRA
  1758. */
  1759. s->no_vra = 1;
  1760. } else if (!vra) {
  1761. /* Boot option says disable VRA
  1762. */
  1763. u16 ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  1764. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  1765. ac97_extstat & ~AC97_EXTSTAT_VRA);
  1766. s->no_vra = 1;
  1767. }
  1768. if (s->no_vra)
  1769. pr_info("no VRA, interpolating and decimating");
  1770. /* set mic to be the recording source */
  1771. val = SOUND_MASK_MIC;
  1772. mixdev_ioctl(s->codec, SOUND_MIXER_WRITE_RECSRC,
  1773. (unsigned long) &val);
  1774. return 0;
  1775. err_dev3:
  1776. unregister_sound_mixer(s->codec->dev_mixer);
  1777. err_dev2:
  1778. unregister_sound_dsp(s->dev_audio);
  1779. err_dev1:
  1780. au1xxx_dbdma_chan_free(s->dma_adc.dmanr);
  1781. err_dma2:
  1782. au1xxx_dbdma_chan_free(s->dma_dac.dmanr);
  1783. err_dma1:
  1784. release_mem_region(CPHYSADDR(AC97_PSC_SEL), 0x30);
  1785. ac97_release_codec(s->codec);
  1786. return -1;
  1787. }
  1788. static void __devinit
  1789. au1550_remove(void)
  1790. {
  1791. struct au1550_state *s = &au1550_state;
  1792. if (!s)
  1793. return;
  1794. synchronize_irq();
  1795. au1xxx_dbdma_chan_free(s->dma_adc.dmanr);
  1796. au1xxx_dbdma_chan_free(s->dma_dac.dmanr);
  1797. release_mem_region(CPHYSADDR(AC97_PSC_SEL), 0x30);
  1798. unregister_sound_dsp(s->dev_audio);
  1799. unregister_sound_mixer(s->codec->dev_mixer);
  1800. ac97_release_codec(s->codec);
  1801. }
  1802. static int __init
  1803. init_au1550(void)
  1804. {
  1805. return au1550_probe();
  1806. }
  1807. static void __exit
  1808. cleanup_au1550(void)
  1809. {
  1810. au1550_remove();
  1811. }
  1812. module_init(init_au1550);
  1813. module_exit(cleanup_au1550);
  1814. #ifndef MODULE
  1815. static int __init
  1816. au1550_setup(char *options)
  1817. {
  1818. char *this_opt;
  1819. if (!options || !*options)
  1820. return 0;
  1821. while ((this_opt = strsep(&options, ","))) {
  1822. if (!*this_opt)
  1823. continue;
  1824. if (!strncmp(this_opt, "vra", 3)) {
  1825. vra = 1;
  1826. }
  1827. }
  1828. return 1;
  1829. }
  1830. __setup("au1550_audio=", au1550_setup);
  1831. #endif /* MODULE */