io.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576
  1. #ifdef __KERNEL__
  2. #ifndef _PPC_IO_H
  3. #define _PPC_IO_H
  4. #include <linux/config.h>
  5. #include <linux/string.h>
  6. #include <linux/types.h>
  7. #include <asm/page.h>
  8. #include <asm/byteorder.h>
  9. #include <asm/synch.h>
  10. #include <asm/mmu.h>
  11. #define SIO_CONFIG_RA 0x398
  12. #define SIO_CONFIG_RD 0x399
  13. #define SLOW_DOWN_IO
  14. #define PMAC_ISA_MEM_BASE 0
  15. #define PMAC_PCI_DRAM_OFFSET 0
  16. #define CHRP_ISA_IO_BASE 0xf8000000
  17. #define CHRP_ISA_MEM_BASE 0xf7000000
  18. #define CHRP_PCI_DRAM_OFFSET 0
  19. #define PREP_ISA_IO_BASE 0x80000000
  20. #define PREP_ISA_MEM_BASE 0xc0000000
  21. #define PREP_PCI_DRAM_OFFSET 0x80000000
  22. #if defined(CONFIG_4xx)
  23. #include <asm/ibm4xx.h>
  24. #elif defined(CONFIG_8xx)
  25. #include <asm/mpc8xx.h>
  26. #elif defined(CONFIG_8260)
  27. #include <asm/mpc8260.h>
  28. #elif defined(CONFIG_83xx)
  29. #include <asm/mpc83xx.h>
  30. #elif defined(CONFIG_85xx)
  31. #include <asm/mpc85xx.h>
  32. #elif defined(CONFIG_APUS)
  33. #define _IO_BASE 0
  34. #define _ISA_MEM_BASE 0
  35. #define PCI_DRAM_OFFSET 0
  36. #else /* Everyone else */
  37. #define _IO_BASE isa_io_base
  38. #define _ISA_MEM_BASE isa_mem_base
  39. #define PCI_DRAM_OFFSET pci_dram_offset
  40. #endif /* Platform-dependent I/O */
  41. #define ___IO_BASE ((void __iomem *)_IO_BASE)
  42. extern unsigned long isa_io_base;
  43. extern unsigned long isa_mem_base;
  44. extern unsigned long pci_dram_offset;
  45. /*
  46. * 8, 16 and 32 bit, big and little endian I/O operations, with barrier.
  47. *
  48. * Read operations have additional twi & isync to make sure the read
  49. * is actually performed (i.e. the data has come back) before we start
  50. * executing any following instructions.
  51. */
  52. extern inline int in_8(const volatile unsigned char __iomem *addr)
  53. {
  54. int ret;
  55. __asm__ __volatile__(
  56. "lbz%U1%X1 %0,%1;\n"
  57. "twi 0,%0,0;\n"
  58. "isync" : "=r" (ret) : "m" (*addr));
  59. return ret;
  60. }
  61. extern inline void out_8(volatile unsigned char __iomem *addr, int val)
  62. {
  63. __asm__ __volatile__("stb%U0%X0 %1,%0; eieio" : "=m" (*addr) : "r" (val));
  64. }
  65. extern inline int in_le16(const volatile unsigned short __iomem *addr)
  66. {
  67. int ret;
  68. __asm__ __volatile__("lhbrx %0,0,%1;\n"
  69. "twi 0,%0,0;\n"
  70. "isync" : "=r" (ret) :
  71. "r" (addr), "m" (*addr));
  72. return ret;
  73. }
  74. extern inline int in_be16(const volatile unsigned short __iomem *addr)
  75. {
  76. int ret;
  77. __asm__ __volatile__("lhz%U1%X1 %0,%1;\n"
  78. "twi 0,%0,0;\n"
  79. "isync" : "=r" (ret) : "m" (*addr));
  80. return ret;
  81. }
  82. extern inline void out_le16(volatile unsigned short __iomem *addr, int val)
  83. {
  84. __asm__ __volatile__("sthbrx %1,0,%2; eieio" : "=m" (*addr) :
  85. "r" (val), "r" (addr));
  86. }
  87. extern inline void out_be16(volatile unsigned short __iomem *addr, int val)
  88. {
  89. __asm__ __volatile__("sth%U0%X0 %1,%0; eieio" : "=m" (*addr) : "r" (val));
  90. }
  91. extern inline unsigned in_le32(const volatile unsigned __iomem *addr)
  92. {
  93. unsigned ret;
  94. __asm__ __volatile__("lwbrx %0,0,%1;\n"
  95. "twi 0,%0,0;\n"
  96. "isync" : "=r" (ret) :
  97. "r" (addr), "m" (*addr));
  98. return ret;
  99. }
  100. extern inline unsigned in_be32(const volatile unsigned __iomem *addr)
  101. {
  102. unsigned ret;
  103. __asm__ __volatile__("lwz%U1%X1 %0,%1;\n"
  104. "twi 0,%0,0;\n"
  105. "isync" : "=r" (ret) : "m" (*addr));
  106. return ret;
  107. }
  108. extern inline void out_le32(volatile unsigned __iomem *addr, int val)
  109. {
  110. __asm__ __volatile__("stwbrx %1,0,%2; eieio" : "=m" (*addr) :
  111. "r" (val), "r" (addr));
  112. }
  113. extern inline void out_be32(volatile unsigned __iomem *addr, int val)
  114. {
  115. __asm__ __volatile__("stw%U0%X0 %1,%0; eieio" : "=m" (*addr) : "r" (val));
  116. }
  117. #if defined (CONFIG_8260_PCI9)
  118. #define readb(addr) in_8((volatile u8 *)(addr))
  119. #define writeb(b,addr) out_8((volatile u8 *)(addr), (b))
  120. #else
  121. static inline __u8 readb(const volatile void __iomem *addr)
  122. {
  123. return in_8(addr);
  124. }
  125. static inline void writeb(__u8 b, volatile void __iomem *addr)
  126. {
  127. out_8(addr, b);
  128. }
  129. #endif
  130. #if defined(CONFIG_APUS)
  131. static inline __u16 readw(const volatile void __iomem *addr)
  132. {
  133. return *(__force volatile __u16 *)(addr);
  134. }
  135. static inline __u32 readl(const volatile void __iomem *addr)
  136. {
  137. return *(__force volatile __u32 *)(addr);
  138. }
  139. static inline void writew(__u16 b, volatile void __iomem *addr)
  140. {
  141. *(__force volatile __u16 *)(addr) = b;
  142. }
  143. static inline void writel(__u32 b, volatile void __iomem *addr)
  144. {
  145. *(__force volatile __u32 *)(addr) = b;
  146. }
  147. #elif defined (CONFIG_8260_PCI9)
  148. /* Use macros if PCI9 workaround enabled */
  149. #define readw(addr) in_le16((volatile u16 *)(addr))
  150. #define readl(addr) in_le32((volatile u32 *)(addr))
  151. #define writew(b,addr) out_le16((volatile u16 *)(addr),(b))
  152. #define writel(b,addr) out_le32((volatile u32 *)(addr),(b))
  153. #else
  154. static inline __u16 readw(const volatile void __iomem *addr)
  155. {
  156. return in_le16(addr);
  157. }
  158. static inline __u32 readl(const volatile void __iomem *addr)
  159. {
  160. return in_le32(addr);
  161. }
  162. static inline void writew(__u16 b, volatile void __iomem *addr)
  163. {
  164. out_le16(addr, b);
  165. }
  166. static inline void writel(__u32 b, volatile void __iomem *addr)
  167. {
  168. out_le32(addr, b);
  169. }
  170. #endif /* CONFIG_APUS */
  171. #define readb_relaxed(addr) readb(addr)
  172. #define readw_relaxed(addr) readw(addr)
  173. #define readl_relaxed(addr) readl(addr)
  174. static inline __u8 __raw_readb(const volatile void __iomem *addr)
  175. {
  176. return *(__force volatile __u8 *)(addr);
  177. }
  178. static inline __u16 __raw_readw(const volatile void __iomem *addr)
  179. {
  180. return *(__force volatile __u16 *)(addr);
  181. }
  182. static inline __u32 __raw_readl(const volatile void __iomem *addr)
  183. {
  184. return *(__force volatile __u32 *)(addr);
  185. }
  186. static inline void __raw_writeb(__u8 b, volatile void __iomem *addr)
  187. {
  188. *(__force volatile __u8 *)(addr) = b;
  189. }
  190. static inline void __raw_writew(__u16 b, volatile void __iomem *addr)
  191. {
  192. *(__force volatile __u16 *)(addr) = b;
  193. }
  194. static inline void __raw_writel(__u32 b, volatile void __iomem *addr)
  195. {
  196. *(__force volatile __u32 *)(addr) = b;
  197. }
  198. #define mmiowb()
  199. /*
  200. * The insw/outsw/insl/outsl macros don't do byte-swapping.
  201. * They are only used in practice for transferring buffers which
  202. * are arrays of bytes, and byte-swapping is not appropriate in
  203. * that case. - paulus
  204. */
  205. #define insb(port, buf, ns) _insb((port)+___IO_BASE, (buf), (ns))
  206. #define outsb(port, buf, ns) _outsb((port)+___IO_BASE, (buf), (ns))
  207. #define insw(port, buf, ns) _insw_ns((port)+___IO_BASE, (buf), (ns))
  208. #define outsw(port, buf, ns) _outsw_ns((port)+___IO_BASE, (buf), (ns))
  209. #define insl(port, buf, nl) _insl_ns((port)+___IO_BASE, (buf), (nl))
  210. #define outsl(port, buf, nl) _outsl_ns((port)+___IO_BASE, (buf), (nl))
  211. /*
  212. * On powermacs and 8xx we will get a machine check exception
  213. * if we try to read data from a non-existent I/O port. Because
  214. * the machine check is an asynchronous exception, it isn't
  215. * well-defined which instruction SRR0 will point to when the
  216. * exception occurs.
  217. * With the sequence below (twi; isync; nop), we have found that
  218. * the machine check occurs on one of the three instructions on
  219. * all PPC implementations tested so far. The twi and isync are
  220. * needed on the 601 (in fact twi; sync works too), the isync and
  221. * nop are needed on 604[e|r], and any of twi, sync or isync will
  222. * work on 603[e], 750, 74xx.
  223. * The twi creates an explicit data dependency on the returned
  224. * value which seems to be needed to make the 601 wait for the
  225. * load to finish.
  226. */
  227. #define __do_in_asm(name, op) \
  228. extern __inline__ unsigned int name(unsigned int port) \
  229. { \
  230. unsigned int x; \
  231. __asm__ __volatile__( \
  232. "0:" op " %0,0,%1\n" \
  233. "1: twi 0,%0,0\n" \
  234. "2: isync\n" \
  235. "3: nop\n" \
  236. "4:\n" \
  237. ".section .fixup,\"ax\"\n" \
  238. "5: li %0,-1\n" \
  239. " b 4b\n" \
  240. ".previous\n" \
  241. ".section __ex_table,\"a\"\n" \
  242. " .align 2\n" \
  243. " .long 0b,5b\n" \
  244. " .long 1b,5b\n" \
  245. " .long 2b,5b\n" \
  246. " .long 3b,5b\n" \
  247. ".previous" \
  248. : "=&r" (x) \
  249. : "r" (port + ___IO_BASE)); \
  250. return x; \
  251. }
  252. #define __do_out_asm(name, op) \
  253. extern __inline__ void name(unsigned int val, unsigned int port) \
  254. { \
  255. __asm__ __volatile__( \
  256. "0:" op " %0,0,%1\n" \
  257. "1: sync\n" \
  258. "2:\n" \
  259. ".section __ex_table,\"a\"\n" \
  260. " .align 2\n" \
  261. " .long 0b,2b\n" \
  262. " .long 1b,2b\n" \
  263. ".previous" \
  264. : : "r" (val), "r" (port + ___IO_BASE)); \
  265. }
  266. __do_out_asm(outb, "stbx")
  267. #ifdef CONFIG_APUS
  268. __do_in_asm(inb, "lbzx")
  269. __do_in_asm(inw, "lhz%U1%X1")
  270. __do_in_asm(inl, "lwz%U1%X1")
  271. __do_out_asm(outl,"stw%U0%X0")
  272. __do_out_asm(outw, "sth%U0%X0")
  273. #elif defined (CONFIG_8260_PCI9)
  274. /* in asm cannot be defined if PCI9 workaround is used */
  275. #define inb(port) in_8((port)+___IO_BASE)
  276. #define inw(port) in_le16((port)+___IO_BASE)
  277. #define inl(port) in_le32((port)+___IO_BASE)
  278. __do_out_asm(outw, "sthbrx")
  279. __do_out_asm(outl, "stwbrx")
  280. #else
  281. __do_in_asm(inb, "lbzx")
  282. __do_in_asm(inw, "lhbrx")
  283. __do_in_asm(inl, "lwbrx")
  284. __do_out_asm(outw, "sthbrx")
  285. __do_out_asm(outl, "stwbrx")
  286. #endif
  287. #define inb_p(port) inb((port))
  288. #define outb_p(val, port) outb((val), (port))
  289. #define inw_p(port) inw((port))
  290. #define outw_p(val, port) outw((val), (port))
  291. #define inl_p(port) inl((port))
  292. #define outl_p(val, port) outl((val), (port))
  293. extern void _insb(volatile u8 __iomem *port, void *buf, int ns);
  294. extern void _outsb(volatile u8 __iomem *port, const void *buf, int ns);
  295. extern void _insw(volatile u16 __iomem *port, void *buf, int ns);
  296. extern void _outsw(volatile u16 __iomem *port, const void *buf, int ns);
  297. extern void _insl(volatile u32 __iomem *port, void *buf, int nl);
  298. extern void _outsl(volatile u32 __iomem *port, const void *buf, int nl);
  299. extern void _insw_ns(volatile u16 __iomem *port, void *buf, int ns);
  300. extern void _outsw_ns(volatile u16 __iomem *port, const void *buf, int ns);
  301. extern void _insl_ns(volatile u32 __iomem *port, void *buf, int nl);
  302. extern void _outsl_ns(volatile u32 __iomem *port, const void *buf, int nl);
  303. /*
  304. * The *_ns versions below don't do byte-swapping.
  305. * Neither do the standard versions now, these are just here
  306. * for older code.
  307. */
  308. #define insw_ns(port, buf, ns) _insw_ns((port)+___IO_BASE, (buf), (ns))
  309. #define outsw_ns(port, buf, ns) _outsw_ns((port)+___IO_BASE, (buf), (ns))
  310. #define insl_ns(port, buf, nl) _insl_ns((port)+___IO_BASE, (buf), (nl))
  311. #define outsl_ns(port, buf, nl) _outsl_ns((port)+___IO_BASE, (buf), (nl))
  312. #define IO_SPACE_LIMIT ~0
  313. #if defined (CONFIG_8260_PCI9)
  314. #define memset_io(a,b,c) memset((void *)(a),(b),(c))
  315. #define memcpy_fromio(a,b,c) memcpy((a),(void *)(b),(c))
  316. #define memcpy_toio(a,b,c) memcpy((void *)(a),(b),(c))
  317. #else
  318. static inline void memset_io(volatile void __iomem *addr, unsigned char val, int count)
  319. {
  320. memset((void __force *)addr, val, count);
  321. }
  322. static inline void memcpy_fromio(void *dst,const volatile void __iomem *src, int count)
  323. {
  324. memcpy(dst, (void __force *) src, count);
  325. }
  326. static inline void memcpy_toio(volatile void __iomem *dst, const void *src, int count)
  327. {
  328. memcpy((void __force *) dst, src, count);
  329. }
  330. #endif
  331. #define eth_io_copy_and_sum(a,b,c,d) eth_copy_and_sum((a),(void __force *)(void __iomem *)(b),(c),(d))
  332. /*
  333. * Map in an area of physical address space, for accessing
  334. * I/O devices etc.
  335. */
  336. extern void __iomem *__ioremap(phys_addr_t address, unsigned long size,
  337. unsigned long flags);
  338. extern void __iomem *ioremap(phys_addr_t address, unsigned long size);
  339. #ifdef CONFIG_44x
  340. extern void __iomem *ioremap64(unsigned long long address, unsigned long size);
  341. #endif
  342. #define ioremap_nocache(addr, size) ioremap((addr), (size))
  343. extern void iounmap(volatile void __iomem *addr);
  344. extern unsigned long iopa(unsigned long addr);
  345. extern unsigned long mm_ptov(unsigned long addr) __attribute_const__;
  346. extern void io_block_mapping(unsigned long virt, phys_addr_t phys,
  347. unsigned int size, int flags);
  348. /*
  349. * The PCI bus is inherently Little-Endian. The PowerPC is being
  350. * run Big-Endian. Thus all values which cross the [PCI] barrier
  351. * must be endian-adjusted. Also, the local DRAM has a different
  352. * address from the PCI point of view, thus buffer addresses also
  353. * have to be modified [mapped] appropriately.
  354. */
  355. extern inline unsigned long virt_to_bus(volatile void * address)
  356. {
  357. #ifndef CONFIG_APUS
  358. if (address == (void *)0)
  359. return 0;
  360. return (unsigned long)address - KERNELBASE + PCI_DRAM_OFFSET;
  361. #else
  362. return iopa ((unsigned long) address);
  363. #endif
  364. }
  365. extern inline void * bus_to_virt(unsigned long address)
  366. {
  367. #ifndef CONFIG_APUS
  368. if (address == 0)
  369. return NULL;
  370. return (void *)(address - PCI_DRAM_OFFSET + KERNELBASE);
  371. #else
  372. return (void*) mm_ptov (address);
  373. #endif
  374. }
  375. /*
  376. * Change virtual addresses to physical addresses and vv, for
  377. * addresses in the area where the kernel has the RAM mapped.
  378. */
  379. extern inline unsigned long virt_to_phys(volatile void * address)
  380. {
  381. #ifndef CONFIG_APUS
  382. return (unsigned long) address - KERNELBASE;
  383. #else
  384. return iopa ((unsigned long) address);
  385. #endif
  386. }
  387. extern inline void * phys_to_virt(unsigned long address)
  388. {
  389. #ifndef CONFIG_APUS
  390. return (void *) (address + KERNELBASE);
  391. #else
  392. return (void*) mm_ptov (address);
  393. #endif
  394. }
  395. /*
  396. * Change "struct page" to physical address.
  397. */
  398. #define page_to_phys(page) (page_to_pfn(page) << PAGE_SHIFT)
  399. #define page_to_bus(page) (page_to_phys(page) + PCI_DRAM_OFFSET)
  400. /* Enforce in-order execution of data I/O.
  401. * No distinction between read/write on PPC; use eieio for all three.
  402. */
  403. #define iobarrier_rw() eieio()
  404. #define iobarrier_r() eieio()
  405. #define iobarrier_w() eieio()
  406. static inline int check_signature(volatile void __iomem * io_addr,
  407. const unsigned char *signature, int length)
  408. {
  409. int retval = 0;
  410. do {
  411. if (readb(io_addr) != *signature)
  412. goto out;
  413. io_addr++;
  414. signature++;
  415. length--;
  416. } while (length);
  417. retval = 1;
  418. out:
  419. return retval;
  420. }
  421. /*
  422. * Here comes the ppc implementation of the IOMAP
  423. * interfaces.
  424. */
  425. static inline unsigned int ioread8(void __iomem *addr)
  426. {
  427. return readb(addr);
  428. }
  429. static inline unsigned int ioread16(void __iomem *addr)
  430. {
  431. return readw(addr);
  432. }
  433. static inline unsigned int ioread32(void __iomem *addr)
  434. {
  435. return readl(addr);
  436. }
  437. static inline void iowrite8(u8 val, void __iomem *addr)
  438. {
  439. writeb(val, addr);
  440. }
  441. static inline void iowrite16(u16 val, void __iomem *addr)
  442. {
  443. writew(val, addr);
  444. }
  445. static inline void iowrite32(u32 val, void __iomem *addr)
  446. {
  447. writel(val, addr);
  448. }
  449. static inline void ioread8_rep(void __iomem *addr, void *dst, unsigned long count)
  450. {
  451. _insb(addr, dst, count);
  452. }
  453. static inline void ioread16_rep(void __iomem *addr, void *dst, unsigned long count)
  454. {
  455. _insw_ns(addr, dst, count);
  456. }
  457. static inline void ioread32_rep(void __iomem *addr, void *dst, unsigned long count)
  458. {
  459. _insl_ns(addr, dst, count);
  460. }
  461. static inline void iowrite8_rep(void __iomem *addr, const void *src, unsigned long count)
  462. {
  463. _outsb(addr, src, count);
  464. }
  465. static inline void iowrite16_rep(void __iomem *addr, const void *src, unsigned long count)
  466. {
  467. _outsw_ns(addr, src, count);
  468. }
  469. static inline void iowrite32_rep(void __iomem *addr, const void *src, unsigned long count)
  470. {
  471. _outsl_ns(addr, src, count);
  472. }
  473. /* Create a virtual mapping cookie for an IO port range */
  474. extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
  475. extern void ioport_unmap(void __iomem *);
  476. /* Create a virtual mapping cookie for a PCI BAR (memory or IO) */
  477. struct pci_dev;
  478. extern void __iomem *pci_iomap(struct pci_dev *dev, int bar, unsigned long max);
  479. extern void pci_iounmap(struct pci_dev *dev, void __iomem *);
  480. #endif /* _PPC_IO_H */
  481. #ifdef CONFIG_8260_PCI9
  482. #include <asm/mpc8260_pci9.h>
  483. #endif
  484. #ifdef CONFIG_NOT_COHERENT_CACHE
  485. #define dma_cache_inv(_start,_size) \
  486. invalidate_dcache_range(_start, (_start + _size))
  487. #define dma_cache_wback(_start,_size) \
  488. clean_dcache_range(_start, (_start + _size))
  489. #define dma_cache_wback_inv(_start,_size) \
  490. flush_dcache_range(_start, (_start + _size))
  491. #else
  492. #define dma_cache_inv(_start,_size) do { } while (0)
  493. #define dma_cache_wback(_start,_size) do { } while (0)
  494. #define dma_cache_wback_inv(_start,_size) do { } while (0)
  495. #endif
  496. /*
  497. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  498. * access
  499. */
  500. #define xlate_dev_mem_ptr(p) __va(p)
  501. /*
  502. * Convert a virtual cached pointer to an uncached pointer
  503. */
  504. #define xlate_dev_kmem_ptr(p) p
  505. #endif /* __KERNEL__ */