pgtable.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524
  1. #ifndef _ASM_POWERPC_PGTABLE_H
  2. #define _ASM_POWERPC_PGTABLE_H
  3. #ifndef CONFIG_PPC64
  4. #include <asm-ppc/pgtable.h>
  5. #else
  6. /*
  7. * This file contains the functions and defines necessary to modify and use
  8. * the ppc64 hashed page table.
  9. */
  10. #ifndef __ASSEMBLY__
  11. #include <linux/config.h>
  12. #include <linux/stddef.h>
  13. #include <asm/processor.h> /* For TASK_SIZE */
  14. #include <asm/mmu.h>
  15. #include <asm/page.h>
  16. #include <asm/tlbflush.h>
  17. struct mm_struct;
  18. #endif /* __ASSEMBLY__ */
  19. #ifdef CONFIG_PPC_64K_PAGES
  20. #include <asm/pgtable-64k.h>
  21. #else
  22. #include <asm/pgtable-4k.h>
  23. #endif
  24. #define FIRST_USER_ADDRESS 0
  25. /*
  26. * Size of EA range mapped by our pagetables.
  27. */
  28. #define PGTABLE_EADDR_SIZE (PTE_INDEX_SIZE + PMD_INDEX_SIZE + \
  29. PUD_INDEX_SIZE + PGD_INDEX_SIZE + PAGE_SHIFT)
  30. #define PGTABLE_RANGE (1UL << PGTABLE_EADDR_SIZE)
  31. #if TASK_SIZE_USER64 > PGTABLE_RANGE
  32. #error TASK_SIZE_USER64 exceeds pagetable range
  33. #endif
  34. #if TASK_SIZE_USER64 > (1UL << (USER_ESID_BITS + SID_SHIFT))
  35. #error TASK_SIZE_USER64 exceeds user VSID range
  36. #endif
  37. /*
  38. * Define the address range of the vmalloc VM area.
  39. */
  40. #define VMALLOC_START (0xD000000000000000ul)
  41. #define VMALLOC_SIZE (0x80000000000UL)
  42. #define VMALLOC_END (VMALLOC_START + VMALLOC_SIZE)
  43. /*
  44. * Define the address range of the imalloc VM area.
  45. */
  46. #define PHBS_IO_BASE VMALLOC_END
  47. #define IMALLOC_BASE (PHBS_IO_BASE + 0x80000000ul) /* Reserve 2 gigs for PHBs */
  48. #define IMALLOC_END (VMALLOC_START + PGTABLE_RANGE)
  49. /*
  50. * Common bits in a linux-style PTE. These match the bits in the
  51. * (hardware-defined) PowerPC PTE as closely as possible. Additional
  52. * bits may be defined in pgtable-*.h
  53. */
  54. #define _PAGE_PRESENT 0x0001 /* software: pte contains a translation */
  55. #define _PAGE_USER 0x0002 /* matches one of the PP bits */
  56. #define _PAGE_FILE 0x0002 /* (!present only) software: pte holds file offset */
  57. #define _PAGE_EXEC 0x0004 /* No execute on POWER4 and newer (we invert) */
  58. #define _PAGE_GUARDED 0x0008
  59. #define _PAGE_COHERENT 0x0010 /* M: enforce memory coherence (SMP systems) */
  60. #define _PAGE_NO_CACHE 0x0020 /* I: cache inhibit */
  61. #define _PAGE_WRITETHRU 0x0040 /* W: cache write-through */
  62. #define _PAGE_DIRTY 0x0080 /* C: page changed */
  63. #define _PAGE_ACCESSED 0x0100 /* R: page referenced */
  64. #define _PAGE_RW 0x0200 /* software: user write access allowed */
  65. #define _PAGE_HASHPTE 0x0400 /* software: pte has an associated HPTE */
  66. #define _PAGE_BUSY 0x0800 /* software: PTE & hash are busy */
  67. #define _PAGE_BASE (_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_COHERENT)
  68. #define _PAGE_WRENABLE (_PAGE_RW | _PAGE_DIRTY)
  69. /* __pgprot defined in asm-powerpc/page.h */
  70. #define PAGE_NONE __pgprot(_PAGE_PRESENT | _PAGE_ACCESSED)
  71. #define PAGE_SHARED __pgprot(_PAGE_BASE | _PAGE_RW | _PAGE_USER)
  72. #define PAGE_SHARED_X __pgprot(_PAGE_BASE | _PAGE_RW | _PAGE_USER | _PAGE_EXEC)
  73. #define PAGE_COPY __pgprot(_PAGE_BASE | _PAGE_USER)
  74. #define PAGE_COPY_X __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_EXEC)
  75. #define PAGE_READONLY __pgprot(_PAGE_BASE | _PAGE_USER)
  76. #define PAGE_READONLY_X __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_EXEC)
  77. #define PAGE_KERNEL __pgprot(_PAGE_BASE | _PAGE_WRENABLE)
  78. #define PAGE_KERNEL_CI __pgprot(_PAGE_PRESENT | _PAGE_ACCESSED | \
  79. _PAGE_WRENABLE | _PAGE_NO_CACHE | _PAGE_GUARDED)
  80. #define PAGE_KERNEL_EXEC __pgprot(_PAGE_BASE | _PAGE_WRENABLE | _PAGE_EXEC)
  81. #define PAGE_AGP __pgprot(_PAGE_BASE | _PAGE_WRENABLE | _PAGE_NO_CACHE)
  82. #define HAVE_PAGE_AGP
  83. /* PTEIDX nibble */
  84. #define _PTEIDX_SECONDARY 0x8
  85. #define _PTEIDX_GROUP_IX 0x7
  86. /*
  87. * POWER4 and newer have per page execute protection, older chips can only
  88. * do this on a segment (256MB) basis.
  89. *
  90. * Also, write permissions imply read permissions.
  91. * This is the closest we can get..
  92. *
  93. * Note due to the way vm flags are laid out, the bits are XWR
  94. */
  95. #define __P000 PAGE_NONE
  96. #define __P001 PAGE_READONLY
  97. #define __P010 PAGE_COPY
  98. #define __P011 PAGE_COPY
  99. #define __P100 PAGE_READONLY_X
  100. #define __P101 PAGE_READONLY_X
  101. #define __P110 PAGE_COPY_X
  102. #define __P111 PAGE_COPY_X
  103. #define __S000 PAGE_NONE
  104. #define __S001 PAGE_READONLY
  105. #define __S010 PAGE_SHARED
  106. #define __S011 PAGE_SHARED
  107. #define __S100 PAGE_READONLY_X
  108. #define __S101 PAGE_READONLY_X
  109. #define __S110 PAGE_SHARED_X
  110. #define __S111 PAGE_SHARED_X
  111. #ifndef __ASSEMBLY__
  112. /*
  113. * ZERO_PAGE is a global shared page that is always zero: used
  114. * for zero-mapped memory areas etc..
  115. */
  116. extern unsigned long empty_zero_page[PAGE_SIZE/sizeof(unsigned long)];
  117. #define ZERO_PAGE(vaddr) (virt_to_page(empty_zero_page))
  118. #endif /* __ASSEMBLY__ */
  119. #ifdef CONFIG_HUGETLB_PAGE
  120. #define HAVE_ARCH_UNMAPPED_AREA
  121. #define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
  122. #endif
  123. #ifndef __ASSEMBLY__
  124. /*
  125. * Conversion functions: convert a page and protection to a page entry,
  126. * and a page entry and page directory to the page they refer to.
  127. *
  128. * mk_pte takes a (struct page *) as input
  129. */
  130. #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
  131. static inline pte_t pfn_pte(unsigned long pfn, pgprot_t pgprot)
  132. {
  133. pte_t pte;
  134. pte_val(pte) = (pfn << PTE_RPN_SHIFT) | pgprot_val(pgprot);
  135. return pte;
  136. }
  137. #define pte_modify(_pte, newprot) \
  138. (__pte((pte_val(_pte) & _PAGE_CHG_MASK) | pgprot_val(newprot)))
  139. #define pte_none(pte) ((pte_val(pte) & ~_PAGE_HPTEFLAGS) == 0)
  140. #define pte_present(pte) (pte_val(pte) & _PAGE_PRESENT)
  141. /* pte_clear moved to later in this file */
  142. #define pte_pfn(x) ((unsigned long)((pte_val(x)>>PTE_RPN_SHIFT)))
  143. #define pte_page(x) pfn_to_page(pte_pfn(x))
  144. #define pmd_set(pmdp, pmdval) (pmd_val(*(pmdp)) = (pmdval))
  145. #define pmd_none(pmd) (!pmd_val(pmd))
  146. #define pmd_bad(pmd) (pmd_val(pmd) == 0)
  147. #define pmd_present(pmd) (pmd_val(pmd) != 0)
  148. #define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0)
  149. #define pmd_page_kernel(pmd) (pmd_val(pmd) & ~PMD_MASKED_BITS)
  150. #define pmd_page(pmd) virt_to_page(pmd_page_kernel(pmd))
  151. #define pud_set(pudp, pudval) (pud_val(*(pudp)) = (pudval))
  152. #define pud_none(pud) (!pud_val(pud))
  153. #define pud_bad(pud) ((pud_val(pud)) == 0)
  154. #define pud_present(pud) (pud_val(pud) != 0)
  155. #define pud_clear(pudp) (pud_val(*(pudp)) = 0)
  156. #define pud_page(pud) (pud_val(pud) & ~PUD_MASKED_BITS)
  157. #define pgd_set(pgdp, pudp) ({pgd_val(*(pgdp)) = (unsigned long)(pudp);})
  158. /*
  159. * Find an entry in a page-table-directory. We combine the address region
  160. * (the high order N bits) and the pgd portion of the address.
  161. */
  162. /* to avoid overflow in free_pgtables we don't use PTRS_PER_PGD here */
  163. #define pgd_index(address) (((address) >> (PGDIR_SHIFT)) & 0x1ff)
  164. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  165. #define pmd_offset(pudp,addr) \
  166. (((pmd_t *) pud_page(*(pudp))) + (((addr) >> PMD_SHIFT) & (PTRS_PER_PMD - 1)))
  167. #define pte_offset_kernel(dir,addr) \
  168. (((pte_t *) pmd_page_kernel(*(dir))) + (((addr) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)))
  169. #define pte_offset_map(dir,addr) pte_offset_kernel((dir), (addr))
  170. #define pte_offset_map_nested(dir,addr) pte_offset_kernel((dir), (addr))
  171. #define pte_unmap(pte) do { } while(0)
  172. #define pte_unmap_nested(pte) do { } while(0)
  173. /* to find an entry in a kernel page-table-directory */
  174. /* This now only contains the vmalloc pages */
  175. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  176. /*
  177. * The following only work if pte_present() is true.
  178. * Undefined behaviour if not..
  179. */
  180. static inline int pte_read(pte_t pte) { return pte_val(pte) & _PAGE_USER;}
  181. static inline int pte_write(pte_t pte) { return pte_val(pte) & _PAGE_RW;}
  182. static inline int pte_exec(pte_t pte) { return pte_val(pte) & _PAGE_EXEC;}
  183. static inline int pte_dirty(pte_t pte) { return pte_val(pte) & _PAGE_DIRTY;}
  184. static inline int pte_young(pte_t pte) { return pte_val(pte) & _PAGE_ACCESSED;}
  185. static inline int pte_file(pte_t pte) { return pte_val(pte) & _PAGE_FILE;}
  186. static inline void pte_uncache(pte_t pte) { pte_val(pte) |= _PAGE_NO_CACHE; }
  187. static inline void pte_cache(pte_t pte) { pte_val(pte) &= ~_PAGE_NO_CACHE; }
  188. static inline pte_t pte_rdprotect(pte_t pte) {
  189. pte_val(pte) &= ~_PAGE_USER; return pte; }
  190. static inline pte_t pte_exprotect(pte_t pte) {
  191. pte_val(pte) &= ~_PAGE_EXEC; return pte; }
  192. static inline pte_t pte_wrprotect(pte_t pte) {
  193. pte_val(pte) &= ~(_PAGE_RW); return pte; }
  194. static inline pte_t pte_mkclean(pte_t pte) {
  195. pte_val(pte) &= ~(_PAGE_DIRTY); return pte; }
  196. static inline pte_t pte_mkold(pte_t pte) {
  197. pte_val(pte) &= ~_PAGE_ACCESSED; return pte; }
  198. static inline pte_t pte_mkread(pte_t pte) {
  199. pte_val(pte) |= _PAGE_USER; return pte; }
  200. static inline pte_t pte_mkexec(pte_t pte) {
  201. pte_val(pte) |= _PAGE_USER | _PAGE_EXEC; return pte; }
  202. static inline pte_t pte_mkwrite(pte_t pte) {
  203. pte_val(pte) |= _PAGE_RW; return pte; }
  204. static inline pte_t pte_mkdirty(pte_t pte) {
  205. pte_val(pte) |= _PAGE_DIRTY; return pte; }
  206. static inline pte_t pte_mkyoung(pte_t pte) {
  207. pte_val(pte) |= _PAGE_ACCESSED; return pte; }
  208. static inline pte_t pte_mkhuge(pte_t pte) {
  209. return pte; }
  210. /* Atomic PTE updates */
  211. static inline unsigned long pte_update(pte_t *p, unsigned long clr)
  212. {
  213. unsigned long old, tmp;
  214. __asm__ __volatile__(
  215. "1: ldarx %0,0,%3 # pte_update\n\
  216. andi. %1,%0,%6\n\
  217. bne- 1b \n\
  218. andc %1,%0,%4 \n\
  219. stdcx. %1,0,%3 \n\
  220. bne- 1b"
  221. : "=&r" (old), "=&r" (tmp), "=m" (*p)
  222. : "r" (p), "r" (clr), "m" (*p), "i" (_PAGE_BUSY)
  223. : "cc" );
  224. return old;
  225. }
  226. /* PTE updating functions, this function puts the PTE in the
  227. * batch, doesn't actually triggers the hash flush immediately,
  228. * you need to call flush_tlb_pending() to do that.
  229. * Pass -1 for "normal" size (4K or 64K)
  230. */
  231. extern void hpte_update(struct mm_struct *mm, unsigned long addr,
  232. pte_t *ptep, unsigned long pte, int huge);
  233. static inline int __ptep_test_and_clear_young(struct mm_struct *mm,
  234. unsigned long addr, pte_t *ptep)
  235. {
  236. unsigned long old;
  237. if ((pte_val(*ptep) & (_PAGE_ACCESSED | _PAGE_HASHPTE)) == 0)
  238. return 0;
  239. old = pte_update(ptep, _PAGE_ACCESSED);
  240. if (old & _PAGE_HASHPTE) {
  241. hpte_update(mm, addr, ptep, old, 0);
  242. flush_tlb_pending();
  243. }
  244. return (old & _PAGE_ACCESSED) != 0;
  245. }
  246. #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
  247. #define ptep_test_and_clear_young(__vma, __addr, __ptep) \
  248. ({ \
  249. int __r; \
  250. __r = __ptep_test_and_clear_young((__vma)->vm_mm, __addr, __ptep); \
  251. __r; \
  252. })
  253. /*
  254. * On RW/DIRTY bit transitions we can avoid flushing the hpte. For the
  255. * moment we always flush but we need to fix hpte_update and test if the
  256. * optimisation is worth it.
  257. */
  258. static inline int __ptep_test_and_clear_dirty(struct mm_struct *mm,
  259. unsigned long addr, pte_t *ptep)
  260. {
  261. unsigned long old;
  262. if ((pte_val(*ptep) & _PAGE_DIRTY) == 0)
  263. return 0;
  264. old = pte_update(ptep, _PAGE_DIRTY);
  265. if (old & _PAGE_HASHPTE)
  266. hpte_update(mm, addr, ptep, old, 0);
  267. return (old & _PAGE_DIRTY) != 0;
  268. }
  269. #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_DIRTY
  270. #define ptep_test_and_clear_dirty(__vma, __addr, __ptep) \
  271. ({ \
  272. int __r; \
  273. __r = __ptep_test_and_clear_dirty((__vma)->vm_mm, __addr, __ptep); \
  274. __r; \
  275. })
  276. #define __HAVE_ARCH_PTEP_SET_WRPROTECT
  277. static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long addr,
  278. pte_t *ptep)
  279. {
  280. unsigned long old;
  281. if ((pte_val(*ptep) & _PAGE_RW) == 0)
  282. return;
  283. old = pte_update(ptep, _PAGE_RW);
  284. if (old & _PAGE_HASHPTE)
  285. hpte_update(mm, addr, ptep, old, 0);
  286. }
  287. /*
  288. * We currently remove entries from the hashtable regardless of whether
  289. * the entry was young or dirty. The generic routines only flush if the
  290. * entry was young or dirty which is not good enough.
  291. *
  292. * We should be more intelligent about this but for the moment we override
  293. * these functions and force a tlb flush unconditionally
  294. */
  295. #define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
  296. #define ptep_clear_flush_young(__vma, __address, __ptep) \
  297. ({ \
  298. int __young = __ptep_test_and_clear_young((__vma)->vm_mm, __address, \
  299. __ptep); \
  300. __young; \
  301. })
  302. #define __HAVE_ARCH_PTEP_CLEAR_DIRTY_FLUSH
  303. #define ptep_clear_flush_dirty(__vma, __address, __ptep) \
  304. ({ \
  305. int __dirty = __ptep_test_and_clear_dirty((__vma)->vm_mm, __address, \
  306. __ptep); \
  307. flush_tlb_page(__vma, __address); \
  308. __dirty; \
  309. })
  310. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
  311. static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
  312. unsigned long addr, pte_t *ptep)
  313. {
  314. unsigned long old = pte_update(ptep, ~0UL);
  315. if (old & _PAGE_HASHPTE)
  316. hpte_update(mm, addr, ptep, old, 0);
  317. return __pte(old);
  318. }
  319. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  320. pte_t * ptep)
  321. {
  322. unsigned long old = pte_update(ptep, ~0UL);
  323. if (old & _PAGE_HASHPTE)
  324. hpte_update(mm, addr, ptep, old, 0);
  325. }
  326. /*
  327. * set_pte stores a linux PTE into the linux page table.
  328. */
  329. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  330. pte_t *ptep, pte_t pte)
  331. {
  332. if (pte_present(*ptep)) {
  333. pte_clear(mm, addr, ptep);
  334. flush_tlb_pending();
  335. }
  336. pte = __pte(pte_val(pte) & ~_PAGE_HPTEFLAGS);
  337. #ifdef CONFIG_PPC_64K_PAGES
  338. if (mmu_virtual_psize != MMU_PAGE_64K)
  339. pte = __pte(pte_val(pte) | _PAGE_COMBO);
  340. #endif /* CONFIG_PPC_64K_PAGES */
  341. *ptep = pte;
  342. }
  343. /* Set the dirty and/or accessed bits atomically in a linux PTE, this
  344. * function doesn't need to flush the hash entry
  345. */
  346. #define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
  347. static inline void __ptep_set_access_flags(pte_t *ptep, pte_t entry, int dirty)
  348. {
  349. unsigned long bits = pte_val(entry) &
  350. (_PAGE_DIRTY | _PAGE_ACCESSED | _PAGE_RW | _PAGE_EXEC);
  351. unsigned long old, tmp;
  352. __asm__ __volatile__(
  353. "1: ldarx %0,0,%4\n\
  354. andi. %1,%0,%6\n\
  355. bne- 1b \n\
  356. or %0,%3,%0\n\
  357. stdcx. %0,0,%4\n\
  358. bne- 1b"
  359. :"=&r" (old), "=&r" (tmp), "=m" (*ptep)
  360. :"r" (bits), "r" (ptep), "m" (*ptep), "i" (_PAGE_BUSY)
  361. :"cc");
  362. }
  363. #define ptep_set_access_flags(__vma, __address, __ptep, __entry, __dirty) \
  364. do { \
  365. __ptep_set_access_flags(__ptep, __entry, __dirty); \
  366. flush_tlb_page_nohash(__vma, __address); \
  367. } while(0)
  368. /*
  369. * Macro to mark a page protection value as "uncacheable".
  370. */
  371. #define pgprot_noncached(prot) (__pgprot(pgprot_val(prot) | _PAGE_NO_CACHE | _PAGE_GUARDED))
  372. struct file;
  373. extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
  374. unsigned long size, pgprot_t vma_prot);
  375. #define __HAVE_PHYS_MEM_ACCESS_PROT
  376. #define __HAVE_ARCH_PTE_SAME
  377. #define pte_same(A,B) (((pte_val(A) ^ pte_val(B)) & ~_PAGE_HPTEFLAGS) == 0)
  378. #define pte_ERROR(e) \
  379. printk("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e))
  380. #define pmd_ERROR(e) \
  381. printk("%s:%d: bad pmd %08lx.\n", __FILE__, __LINE__, pmd_val(e))
  382. #define pgd_ERROR(e) \
  383. printk("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, pgd_val(e))
  384. extern pgd_t swapper_pg_dir[];
  385. extern void paging_init(void);
  386. #ifdef CONFIG_HUGETLB_PAGE
  387. #define hugetlb_free_pgd_range(tlb, addr, end, floor, ceiling) \
  388. free_pgd_range(tlb, addr, end, floor, ceiling)
  389. #endif
  390. /*
  391. * This gets called at the end of handling a page fault, when
  392. * the kernel has put a new PTE into the page table for the process.
  393. * We use it to put a corresponding HPTE into the hash table
  394. * ahead of time, instead of waiting for the inevitable extra
  395. * hash-table miss exception.
  396. */
  397. struct vm_area_struct;
  398. extern void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t);
  399. /* Encode and de-code a swap entry */
  400. #define __swp_type(entry) (((entry).val >> 1) & 0x3f)
  401. #define __swp_offset(entry) ((entry).val >> 8)
  402. #define __swp_entry(type, offset) ((swp_entry_t){((type)<< 1)|((offset)<<8)})
  403. #define __pte_to_swp_entry(pte) ((swp_entry_t){pte_val(pte) >> PTE_RPN_SHIFT})
  404. #define __swp_entry_to_pte(x) ((pte_t) { (x).val << PTE_RPN_SHIFT })
  405. #define pte_to_pgoff(pte) (pte_val(pte) >> PTE_RPN_SHIFT)
  406. #define pgoff_to_pte(off) ((pte_t) {((off) << PTE_RPN_SHIFT)|_PAGE_FILE})
  407. #define PTE_FILE_MAX_BITS (BITS_PER_LONG - PTE_RPN_SHIFT)
  408. /*
  409. * kern_addr_valid is intended to indicate whether an address is a valid
  410. * kernel address. Most 32-bit archs define it as always true (like this)
  411. * but most 64-bit archs actually perform a test. What should we do here?
  412. * The only use is in fs/ncpfs/dir.c
  413. */
  414. #define kern_addr_valid(addr) (1)
  415. #define io_remap_pfn_range(vma, vaddr, pfn, size, prot) \
  416. remap_pfn_range(vma, vaddr, pfn, size, prot)
  417. void pgtable_cache_init(void);
  418. /*
  419. * find_linux_pte returns the address of a linux pte for a given
  420. * effective address and directory. If not found, it returns zero.
  421. */static inline pte_t *find_linux_pte(pgd_t *pgdir, unsigned long ea)
  422. {
  423. pgd_t *pg;
  424. pud_t *pu;
  425. pmd_t *pm;
  426. pte_t *pt = NULL;
  427. pg = pgdir + pgd_index(ea);
  428. if (!pgd_none(*pg)) {
  429. pu = pud_offset(pg, ea);
  430. if (!pud_none(*pu)) {
  431. pm = pmd_offset(pu, ea);
  432. if (pmd_present(*pm))
  433. pt = pte_offset_kernel(pm, ea);
  434. }
  435. }
  436. return pt;
  437. }
  438. #include <asm-generic/pgtable.h>
  439. #endif /* __ASSEMBLY__ */
  440. #endif /* CONFIG_PPC64 */
  441. #endif /* _ASM_POWERPC_PGTABLE_H */