pgtable-64k.h 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. #include <asm-generic/pgtable-nopud.h>
  2. #define PTE_INDEX_SIZE 12
  3. #define PMD_INDEX_SIZE 12
  4. #define PUD_INDEX_SIZE 0
  5. #define PGD_INDEX_SIZE 4
  6. #define PTE_TABLE_SIZE (sizeof(real_pte_t) << PTE_INDEX_SIZE)
  7. #define PMD_TABLE_SIZE (sizeof(pmd_t) << PMD_INDEX_SIZE)
  8. #define PGD_TABLE_SIZE (sizeof(pgd_t) << PGD_INDEX_SIZE)
  9. #define PTRS_PER_PTE (1 << PTE_INDEX_SIZE)
  10. #define PTRS_PER_PMD (1 << PMD_INDEX_SIZE)
  11. #define PTRS_PER_PGD (1 << PGD_INDEX_SIZE)
  12. /* With 4k base page size, hugepage PTEs go at the PMD level */
  13. #define MIN_HUGEPTE_SHIFT PAGE_SHIFT
  14. /* PMD_SHIFT determines what a second-level page table entry can map */
  15. #define PMD_SHIFT (PAGE_SHIFT + PTE_INDEX_SIZE)
  16. #define PMD_SIZE (1UL << PMD_SHIFT)
  17. #define PMD_MASK (~(PMD_SIZE-1))
  18. /* PGDIR_SHIFT determines what a third-level page table entry can map */
  19. #define PGDIR_SHIFT (PMD_SHIFT + PMD_INDEX_SIZE)
  20. #define PGDIR_SIZE (1UL << PGDIR_SHIFT)
  21. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  22. /* Additional PTE bits (don't change without checking asm in hash_low.S) */
  23. #define _PAGE_HPTE_SUB 0x0ffff000 /* combo only: sub pages HPTE bits */
  24. #define _PAGE_HPTE_SUB0 0x08000000 /* combo only: first sub page */
  25. #define _PAGE_COMBO 0x10000000 /* this is a combo 4k page */
  26. #define _PAGE_F_SECOND 0x00008000 /* full page: hidx bits */
  27. #define _PAGE_F_GIX 0x00007000 /* full page: hidx bits */
  28. /* PTE flags to conserve for HPTE identification */
  29. #define _PAGE_HPTEFLAGS (_PAGE_BUSY | _PAGE_HASHPTE | _PAGE_HPTE_SUB |\
  30. _PAGE_COMBO)
  31. /* Shift to put page number into pte.
  32. *
  33. * That gives us a max RPN of 32 bits, which means a max of 48 bits
  34. * of addressable physical space.
  35. * We could get 3 more bits here by setting PTE_RPN_SHIFT to 29 but
  36. * 32 makes PTEs more readable for debugging for now :)
  37. */
  38. #define PTE_RPN_SHIFT (32)
  39. #define PTE_RPN_MAX (1UL << (64 - PTE_RPN_SHIFT))
  40. #define PTE_RPN_MASK (~((1UL<<PTE_RPN_SHIFT)-1))
  41. /* _PAGE_CHG_MASK masks of bits that are to be preserved accross
  42. * pgprot changes
  43. */
  44. #define _PAGE_CHG_MASK (PTE_RPN_MASK | _PAGE_HPTEFLAGS | _PAGE_DIRTY | \
  45. _PAGE_ACCESSED)
  46. /* Bits to mask out from a PMD to get to the PTE page */
  47. #define PMD_MASKED_BITS 0x1ff
  48. /* Bits to mask out from a PGD/PUD to get to the PMD page */
  49. #define PUD_MASKED_BITS 0x1ff
  50. #ifndef __ASSEMBLY__
  51. /* Manipulate "rpte" values */
  52. #define __real_pte(e,p) ((real_pte_t) { \
  53. (e), pte_val(*((p) + PTRS_PER_PTE)) })
  54. #define __rpte_to_hidx(r,index) ((pte_val((r).pte) & _PAGE_COMBO) ? \
  55. (((r).hidx >> ((index)<<2)) & 0xf) : ((pte_val((r).pte) >> 12) & 0xf))
  56. #define __rpte_to_pte(r) ((r).pte)
  57. #define __rpte_sub_valid(rpte, index) \
  58. (pte_val(rpte.pte) & (_PAGE_HPTE_SUB0 >> (index)))
  59. /* Trick: we set __end to va + 64k, which happens works for
  60. * a 16M page as well as we want only one iteration
  61. */
  62. #define pte_iterate_hashed_subpages(rpte, psize, va, index, shift) \
  63. do { \
  64. unsigned long __end = va + PAGE_SIZE; \
  65. unsigned __split = (psize == MMU_PAGE_4K || \
  66. psize == MMU_PAGE_64K_AP); \
  67. shift = mmu_psize_defs[psize].shift; \
  68. for (index = 0; va < __end; index++, va += (1 << shift)) { \
  69. if (!__split || __rpte_sub_valid(rpte, index)) do { \
  70. #define pte_iterate_hashed_end() } while(0); } } while(0)
  71. #endif /* __ASSEMBLY__ */