lppaca.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131
  1. /*
  2. * lppaca.h
  3. * Copyright (C) 2001 Mike Corrigan IBM Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #ifndef _ASM_POWERPC_LPPACA_H
  20. #define _ASM_POWERPC_LPPACA_H
  21. //=============================================================================
  22. //
  23. // This control block contains the data that is shared between the
  24. // hypervisor (PLIC) and the OS.
  25. //
  26. //
  27. //----------------------------------------------------------------------------
  28. #include <asm/types.h>
  29. struct lppaca {
  30. //=============================================================================
  31. // CACHE_LINE_1 0x0000 - 0x007F Contains read-only data
  32. // NOTE: The xDynXyz fields are fields that will be dynamically changed by
  33. // PLIC when preparing to bring a processor online or when dispatching a
  34. // virtual processor!
  35. //=============================================================================
  36. u32 desc; // Eye catcher 0xD397D781 x00-x03
  37. u16 size; // Size of this struct x04-x05
  38. u16 reserved1; // Reserved x06-x07
  39. u16 reserved2:14; // Reserved x08-x09
  40. u8 shared_proc:1; // Shared processor indicator ...
  41. u8 secondary_thread:1; // Secondary thread indicator ...
  42. volatile u8 dyn_proc_status:8; // Dynamic Status of this proc x0A-x0A
  43. u8 secondary_thread_count; // Secondary thread count x0B-x0B
  44. volatile u16 dyn_hv_phys_proc_index;// Dynamic HV Physical Proc Index0C-x0D
  45. volatile u16 dyn_hv_log_proc_index;// Dynamic HV Logical Proc Indexx0E-x0F
  46. u32 decr_val; // Value for Decr programming x10-x13
  47. u32 pmc_val; // Value for PMC regs x14-x17
  48. volatile u32 dyn_hw_node_id; // Dynamic Hardware Node id x18-x1B
  49. volatile u32 dyn_hw_proc_id; // Dynamic Hardware Proc Id x1C-x1F
  50. volatile u32 dyn_pir; // Dynamic ProcIdReg value x20-x23
  51. u32 dsei_data; // DSEI data x24-x27
  52. u64 sprg3; // SPRG3 value x28-x2F
  53. u8 reserved3[80]; // Reserved x30-x7F
  54. //=============================================================================
  55. // CACHE_LINE_2 0x0080 - 0x00FF Contains local read-write data
  56. //=============================================================================
  57. // This Dword contains a byte for each type of interrupt that can occur.
  58. // The IPI is a count while the others are just a binary 1 or 0.
  59. union {
  60. u64 any_int;
  61. struct {
  62. u16 reserved; // Reserved - cleared by #mpasmbl
  63. u8 xirr_int; // Indicates xXirrValue is valid or Immed IO
  64. u8 ipi_cnt; // IPI Count
  65. u8 decr_int; // DECR interrupt occurred
  66. u8 pdc_int; // PDC interrupt occurred
  67. u8 quantum_int; // Interrupt quantum reached
  68. u8 old_plic_deferred_ext_int; // Old PLIC has a deferred XIRR pending
  69. } fields;
  70. } int_dword;
  71. // Whenever any fields in this Dword are set then PLIC will defer the
  72. // processing of external interrupts. Note that PLIC will store the
  73. // XIRR directly into the xXirrValue field so that another XIRR will
  74. // not be presented until this one clears. The layout of the low
  75. // 4-bytes of this Dword is upto SLIC - PLIC just checks whether the
  76. // entire Dword is zero or not. A non-zero value in the low order
  77. // 2-bytes will result in SLIC being granted the highest thread
  78. // priority upon return. A 0 will return to SLIC as medium priority.
  79. u64 plic_defer_ints_area; // Entire Dword
  80. // Used to pass the real SRR0/1 from PLIC to SLIC as well as to
  81. // pass the target SRR0/1 from SLIC to PLIC on a SetAsrAndRfid.
  82. u64 saved_srr0; // Saved SRR0 x10-x17
  83. u64 saved_srr1; // Saved SRR1 x18-x1F
  84. // Used to pass parms from the OS to PLIC for SetAsrAndRfid
  85. u64 saved_gpr3; // Saved GPR3 x20-x27
  86. u64 saved_gpr4; // Saved GPR4 x28-x2F
  87. u64 saved_gpr5; // Saved GPR5 x30-x37
  88. u8 reserved4; // Reserved x38-x38
  89. u8 cpuctls_task_attrs; // Task attributes for cpuctls x39-x39
  90. u8 fpregs_in_use; // FP regs in use x3A-x3A
  91. u8 pmcregs_in_use; // PMC regs in use x3B-x3B
  92. volatile u32 saved_decr; // Saved Decr Value x3C-x3F
  93. volatile u64 emulated_time_base;// Emulated TB for this thread x40-x47
  94. volatile u64 cur_plic_latency; // Unaccounted PLIC latency x48-x4F
  95. u64 tot_plic_latency; // Accumulated PLIC latency x50-x57
  96. u64 wait_state_cycles; // Wait cycles for this proc x58-x5F
  97. u64 end_of_quantum; // TB at end of quantum x60-x67
  98. u64 pdc_saved_sprg1; // Saved SPRG1 for PMC int x68-x6F
  99. u64 pdc_saved_srr0; // Saved SRR0 for PMC int x70-x77
  100. volatile u32 virtual_decr; // Virtual DECR for shared procsx78-x7B
  101. u16 slb_count; // # of SLBs to maintain x7C-x7D
  102. u8 idle; // Indicate OS is idle x7E
  103. u8 vmxregs_in_use; // VMX registers in use x7F
  104. //=============================================================================
  105. // CACHE_LINE_3 0x0100 - 0x007F: This line is shared with other processors
  106. //=============================================================================
  107. // This is the yield_count. An "odd" value (low bit on) means that
  108. // the processor is yielded (either because of an OS yield or a PLIC
  109. // preempt). An even value implies that the processor is currently
  110. // executing.
  111. // NOTE: This value will ALWAYS be zero for dedicated processors and
  112. // will NEVER be zero for shared processors (ie, initialized to a 1).
  113. volatile u32 yield_count; // PLIC increments each dispatchx00-x03
  114. u8 reserved6[124]; // Reserved x04-x7F
  115. //=============================================================================
  116. // CACHE_LINE_4-5 0x0100 - 0x01FF Contains PMC interrupt data
  117. //=============================================================================
  118. u8 pmc_save_area[256]; // PMC interrupt Area x00-xFF
  119. };
  120. #endif /* _ASM_POWERPC_LPPACA_H */