system.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. #ifndef _ASM_M32R_SYSTEM_H
  2. #define _ASM_M32R_SYSTEM_H
  3. /*
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 2001 by Hiroyuki Kondo, Hirokazu Takata, and Hitoshi Yamamoto
  9. * Copyright (C) 2004 Hirokazu Takata <takata at linux-m32r.org>
  10. */
  11. #include <linux/config.h>
  12. #include <asm/assembler.h>
  13. #ifdef __KERNEL__
  14. /*
  15. * switch_to(prev, next) should switch from task `prev' to `next'
  16. * `prev' will never be the same as `next'.
  17. *
  18. * `next' and `prev' should be struct task_struct, but it isn't always defined
  19. */
  20. #ifndef CONFIG_SMP
  21. #define prepare_to_switch() do { } while(0)
  22. #endif /* not CONFIG_SMP */
  23. #define switch_to(prev, next, last) do { \
  24. register unsigned long arg0 __asm__ ("r0") = (unsigned long)prev; \
  25. register unsigned long arg1 __asm__ ("r1") = (unsigned long)next; \
  26. register unsigned long *oldsp __asm__ ("r2") = &(prev->thread.sp); \
  27. register unsigned long *newsp __asm__ ("r3") = &(next->thread.sp); \
  28. register unsigned long *oldlr __asm__ ("r4") = &(prev->thread.lr); \
  29. register unsigned long *newlr __asm__ ("r5") = &(next->thread.lr); \
  30. register struct task_struct *__last __asm__ ("r6"); \
  31. __asm__ __volatile__ ( \
  32. "st r8, @-r15 \n\t" \
  33. "st r9, @-r15 \n\t" \
  34. "st r10, @-r15 \n\t" \
  35. "st r11, @-r15 \n\t" \
  36. "st r12, @-r15 \n\t" \
  37. "st r13, @-r15 \n\t" \
  38. "st r14, @-r15 \n\t" \
  39. "seth r14, #high(1f) \n\t" \
  40. "or3 r14, r14, #low(1f) \n\t" \
  41. "st r14, @r4 ; store old LR \n\t" \
  42. "st r15, @r2 ; store old SP \n\t" \
  43. "ld r15, @r3 ; load new SP \n\t" \
  44. "st r0, @-r15 ; store 'prev' onto new stack \n\t" \
  45. "ld r14, @r5 ; load new LR \n\t" \
  46. "jmp r14 \n\t" \
  47. ".fillinsn \n " \
  48. "1: \n\t" \
  49. "ld r6, @r15+ ; load 'prev' from new stack \n\t" \
  50. "ld r14, @r15+ \n\t" \
  51. "ld r13, @r15+ \n\t" \
  52. "ld r12, @r15+ \n\t" \
  53. "ld r11, @r15+ \n\t" \
  54. "ld r10, @r15+ \n\t" \
  55. "ld r9, @r15+ \n\t" \
  56. "ld r8, @r15+ \n\t" \
  57. : "=&r" (__last) \
  58. : "r" (arg0), "r" (arg1), "r" (oldsp), "r" (newsp), \
  59. "r" (oldlr), "r" (newlr) \
  60. : "memory" \
  61. ); \
  62. last = __last; \
  63. } while(0)
  64. /* Interrupt Control */
  65. #if !defined(CONFIG_CHIP_M32102)
  66. #define local_irq_enable() \
  67. __asm__ __volatile__ ("setpsw #0x40 -> nop": : :"memory")
  68. #define local_irq_disable() \
  69. __asm__ __volatile__ ("clrpsw #0x40 -> nop": : :"memory")
  70. #else /* CONFIG_CHIP_M32102 */
  71. static inline void local_irq_enable(void)
  72. {
  73. unsigned long tmpreg;
  74. __asm__ __volatile__(
  75. "mvfc %0, psw; \n\t"
  76. "or3 %0, %0, #0x0040; \n\t"
  77. "mvtc %0, psw; \n\t"
  78. : "=&r" (tmpreg) : : "cbit", "memory");
  79. }
  80. static inline void local_irq_disable(void)
  81. {
  82. unsigned long tmpreg0, tmpreg1;
  83. __asm__ __volatile__(
  84. "ld24 %0, #0 ; Use 32-bit insn. \n\t"
  85. "mvfc %1, psw ; No interrupt can be accepted here. \n\t"
  86. "mvtc %0, psw \n\t"
  87. "and3 %0, %1, #0xffbf \n\t"
  88. "mvtc %0, psw \n\t"
  89. : "=&r" (tmpreg0), "=&r" (tmpreg1) : : "cbit", "memory");
  90. }
  91. #endif /* CONFIG_CHIP_M32102 */
  92. #define local_save_flags(x) \
  93. __asm__ __volatile__("mvfc %0,psw" : "=r"(x) : /* no input */)
  94. #define local_irq_restore(x) \
  95. __asm__ __volatile__("mvtc %0,psw" : /* no outputs */ \
  96. : "r" (x) : "cbit", "memory")
  97. #if !defined(CONFIG_CHIP_M32102)
  98. #define local_irq_save(x) \
  99. __asm__ __volatile__( \
  100. "mvfc %0, psw; \n\t" \
  101. "clrpsw #0x40 -> nop; \n\t" \
  102. : "=r" (x) : /* no input */ : "memory")
  103. #else /* CONFIG_CHIP_M32102 */
  104. #define local_irq_save(x) \
  105. ({ \
  106. unsigned long tmpreg; \
  107. __asm__ __volatile__( \
  108. "ld24 %1, #0 \n\t" \
  109. "mvfc %0, psw \n\t" \
  110. "mvtc %1, psw \n\t" \
  111. "and3 %1, %0, #0xffbf \n\t" \
  112. "mvtc %1, psw \n\t" \
  113. : "=r" (x), "=&r" (tmpreg) \
  114. : : "cbit", "memory"); \
  115. })
  116. #endif /* CONFIG_CHIP_M32102 */
  117. #define irqs_disabled() \
  118. ({ \
  119. unsigned long flags; \
  120. local_save_flags(flags); \
  121. !(flags & 0x40); \
  122. })
  123. #define nop() __asm__ __volatile__ ("nop" : : )
  124. #define xchg(ptr,x) \
  125. ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
  126. #define tas(ptr) (xchg((ptr),1))
  127. #ifdef CONFIG_SMP
  128. extern void __xchg_called_with_bad_pointer(void);
  129. #endif
  130. #ifdef CONFIG_CHIP_M32700_TS1
  131. #define DCACHE_CLEAR(reg0, reg1, addr) \
  132. "seth "reg1", #high(dcache_dummy); \n\t" \
  133. "or3 "reg1", "reg1", #low(dcache_dummy); \n\t" \
  134. "lock "reg0", @"reg1"; \n\t" \
  135. "add3 "reg0", "addr", #0x1000; \n\t" \
  136. "ld "reg0", @"reg0"; \n\t" \
  137. "add3 "reg0", "addr", #0x2000; \n\t" \
  138. "ld "reg0", @"reg0"; \n\t" \
  139. "unlock "reg0", @"reg1"; \n\t"
  140. /* FIXME: This workaround code cannot handle kenrel modules
  141. * correctly under SMP environment.
  142. */
  143. #else /* CONFIG_CHIP_M32700_TS1 */
  144. #define DCACHE_CLEAR(reg0, reg1, addr)
  145. #endif /* CONFIG_CHIP_M32700_TS1 */
  146. static __inline__ unsigned long __xchg(unsigned long x, volatile void * ptr,
  147. int size)
  148. {
  149. unsigned long flags;
  150. unsigned long tmp = 0;
  151. local_irq_save(flags);
  152. switch (size) {
  153. #ifndef CONFIG_SMP
  154. case 1:
  155. __asm__ __volatile__ (
  156. "ldb %0, @%2 \n\t"
  157. "stb %1, @%2 \n\t"
  158. : "=&r" (tmp) : "r" (x), "r" (ptr) : "memory");
  159. break;
  160. case 2:
  161. __asm__ __volatile__ (
  162. "ldh %0, @%2 \n\t"
  163. "sth %1, @%2 \n\t"
  164. : "=&r" (tmp) : "r" (x), "r" (ptr) : "memory");
  165. break;
  166. case 4:
  167. __asm__ __volatile__ (
  168. "ld %0, @%2 \n\t"
  169. "st %1, @%2 \n\t"
  170. : "=&r" (tmp) : "r" (x), "r" (ptr) : "memory");
  171. break;
  172. #else /* CONFIG_SMP */
  173. case 4:
  174. __asm__ __volatile__ (
  175. DCACHE_CLEAR("%0", "r4", "%2")
  176. "lock %0, @%2; \n\t"
  177. "unlock %1, @%2; \n\t"
  178. : "=&r" (tmp) : "r" (x), "r" (ptr)
  179. : "memory"
  180. #ifdef CONFIG_CHIP_M32700_TS1
  181. , "r4"
  182. #endif /* CONFIG_CHIP_M32700_TS1 */
  183. );
  184. break;
  185. default:
  186. __xchg_called_with_bad_pointer();
  187. #endif /* CONFIG_SMP */
  188. }
  189. local_irq_restore(flags);
  190. return (tmp);
  191. }
  192. #define __HAVE_ARCH_CMPXCHG 1
  193. static __inline__ unsigned long
  194. __cmpxchg_u32(volatile unsigned int *p, unsigned int old, unsigned int new)
  195. {
  196. unsigned long flags;
  197. unsigned int retval;
  198. local_irq_save(flags);
  199. __asm__ __volatile__ (
  200. DCACHE_CLEAR("%0", "r4", "%1")
  201. M32R_LOCK" %0, @%1; \n"
  202. " bne %0, %2, 1f; \n"
  203. M32R_UNLOCK" %3, @%1; \n"
  204. " bra 2f; \n"
  205. " .fillinsn \n"
  206. "1:"
  207. M32R_UNLOCK" %2, @%1; \n"
  208. " .fillinsn \n"
  209. "2:"
  210. : "=&r" (retval)
  211. : "r" (p), "r" (old), "r" (new)
  212. : "cbit", "memory"
  213. #ifdef CONFIG_CHIP_M32700_TS1
  214. , "r4"
  215. #endif /* CONFIG_CHIP_M32700_TS1 */
  216. );
  217. local_irq_restore(flags);
  218. return retval;
  219. }
  220. /* This function doesn't exist, so you'll get a linker error
  221. if something tries to do an invalid cmpxchg(). */
  222. extern void __cmpxchg_called_with_bad_pointer(void);
  223. static __inline__ unsigned long
  224. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, int size)
  225. {
  226. switch (size) {
  227. case 4:
  228. return __cmpxchg_u32(ptr, old, new);
  229. #if 0 /* we don't have __cmpxchg_u64 */
  230. case 8:
  231. return __cmpxchg_u64(ptr, old, new);
  232. #endif /* 0 */
  233. }
  234. __cmpxchg_called_with_bad_pointer();
  235. return old;
  236. }
  237. #define cmpxchg(ptr,o,n) \
  238. ({ \
  239. __typeof__(*(ptr)) _o_ = (o); \
  240. __typeof__(*(ptr)) _n_ = (n); \
  241. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  242. (unsigned long)_n_, sizeof(*(ptr))); \
  243. })
  244. #endif /* __KERNEL__ */
  245. /*
  246. * Memory barrier.
  247. *
  248. * mb() prevents loads and stores being reordered across this point.
  249. * rmb() prevents loads being reordered across this point.
  250. * wmb() prevents stores being reordered across this point.
  251. */
  252. #define mb() barrier()
  253. #define rmb() mb()
  254. #define wmb() mb()
  255. /**
  256. * read_barrier_depends - Flush all pending reads that subsequents reads
  257. * depend on.
  258. *
  259. * No data-dependent reads from memory-like regions are ever reordered
  260. * over this barrier. All reads preceding this primitive are guaranteed
  261. * to access memory (but not necessarily other CPUs' caches) before any
  262. * reads following this primitive that depend on the data return by
  263. * any of the preceding reads. This primitive is much lighter weight than
  264. * rmb() on most CPUs, and is never heavier weight than is
  265. * rmb().
  266. *
  267. * These ordering constraints are respected by both the local CPU
  268. * and the compiler.
  269. *
  270. * Ordering is not guaranteed by anything other than these primitives,
  271. * not even by data dependencies. See the documentation for
  272. * memory_barrier() for examples and URLs to more information.
  273. *
  274. * For example, the following code would force ordering (the initial
  275. * value of "a" is zero, "b" is one, and "p" is "&a"):
  276. *
  277. * <programlisting>
  278. * CPU 0 CPU 1
  279. *
  280. * b = 2;
  281. * memory_barrier();
  282. * p = &b; q = p;
  283. * read_barrier_depends();
  284. * d = *q;
  285. * </programlisting>
  286. *
  287. *
  288. * because the read of "*q" depends on the read of "p" and these
  289. * two reads are separated by a read_barrier_depends(). However,
  290. * the following code, with the same initial values for "a" and "b":
  291. *
  292. * <programlisting>
  293. * CPU 0 CPU 1
  294. *
  295. * a = 2;
  296. * memory_barrier();
  297. * b = 3; y = b;
  298. * read_barrier_depends();
  299. * x = a;
  300. * </programlisting>
  301. *
  302. * does not enforce ordering, since there is no data dependency between
  303. * the read of "a" and the read of "b". Therefore, on some CPUs, such
  304. * as Alpha, "y" could be set to 3 and "x" to 0. Use rmb()
  305. * in cases like thiswhere there are no data dependencies.
  306. **/
  307. #define read_barrier_depends() do { } while (0)
  308. #ifdef CONFIG_SMP
  309. #define smp_mb() mb()
  310. #define smp_rmb() rmb()
  311. #define smp_wmb() wmb()
  312. #define smp_read_barrier_depends() read_barrier_depends()
  313. #else
  314. #define smp_mb() barrier()
  315. #define smp_rmb() barrier()
  316. #define smp_wmb() barrier()
  317. #define smp_read_barrier_depends() do { } while (0)
  318. #endif
  319. #define set_mb(var, value) do { xchg(&var, value); } while (0)
  320. #define set_wmb(var, value) do { var = value; wmb(); } while (0)
  321. #define arch_align_stack(x) (x)
  322. #endif /* _ASM_M32R_SYSTEM_H */