mpc85xx_devices.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739
  1. /*
  2. * arch/ppc/platforms/85xx/mpc85xx_devices.c
  3. *
  4. * MPC85xx Device descriptions
  5. *
  6. * Maintainer: Kumar Gala <galak@kernel.crashing.org>
  7. *
  8. * Copyright 2005 Freescale Semiconductor Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/module.h>
  17. #include <linux/device.h>
  18. #include <linux/serial_8250.h>
  19. #include <linux/fsl_devices.h>
  20. #include <asm/mpc85xx.h>
  21. #include <asm/irq.h>
  22. #include <asm/ppc_sys.h>
  23. /* We use offsets for IORESOURCE_MEM since we do not know at compile time
  24. * what CCSRBAR is, will get fixed up by mach_mpc85xx_fixup
  25. */
  26. struct gianfar_mdio_data mpc85xx_mdio_pdata = {
  27. .paddr = MPC85xx_MIIM_OFFSET,
  28. };
  29. static struct gianfar_platform_data mpc85xx_tsec1_pdata = {
  30. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  31. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  32. FSL_GIANFAR_DEV_HAS_MULTI_INTR,
  33. };
  34. static struct gianfar_platform_data mpc85xx_tsec2_pdata = {
  35. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  36. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  37. FSL_GIANFAR_DEV_HAS_MULTI_INTR,
  38. };
  39. static struct gianfar_platform_data mpc85xx_etsec1_pdata = {
  40. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  41. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  42. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  43. FSL_GIANFAR_DEV_HAS_CSUM | FSL_GIANFAR_DEV_HAS_VLAN |
  44. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH,
  45. };
  46. static struct gianfar_platform_data mpc85xx_etsec2_pdata = {
  47. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  48. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  49. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  50. FSL_GIANFAR_DEV_HAS_CSUM | FSL_GIANFAR_DEV_HAS_VLAN |
  51. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH,
  52. };
  53. static struct gianfar_platform_data mpc85xx_etsec3_pdata = {
  54. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  55. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  56. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  57. FSL_GIANFAR_DEV_HAS_CSUM | FSL_GIANFAR_DEV_HAS_VLAN |
  58. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH,
  59. };
  60. static struct gianfar_platform_data mpc85xx_etsec4_pdata = {
  61. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  62. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  63. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  64. FSL_GIANFAR_DEV_HAS_CSUM | FSL_GIANFAR_DEV_HAS_VLAN |
  65. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH,
  66. };
  67. static struct gianfar_platform_data mpc85xx_fec_pdata = {
  68. .device_flags = 0,
  69. };
  70. static struct fsl_i2c_platform_data mpc85xx_fsl_i2c_pdata = {
  71. .device_flags = FSL_I2C_DEV_SEPARATE_DFSRR,
  72. };
  73. static struct fsl_i2c_platform_data mpc85xx_fsl_i2c2_pdata = {
  74. .device_flags = FSL_I2C_DEV_SEPARATE_DFSRR,
  75. };
  76. static struct plat_serial8250_port serial_platform_data[] = {
  77. [0] = {
  78. .mapbase = 0x4500,
  79. .irq = MPC85xx_IRQ_DUART,
  80. .iotype = UPIO_MEM,
  81. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ,
  82. },
  83. [1] = {
  84. .mapbase = 0x4600,
  85. .irq = MPC85xx_IRQ_DUART,
  86. .iotype = UPIO_MEM,
  87. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ,
  88. },
  89. { },
  90. };
  91. struct platform_device ppc_sys_platform_devices[] = {
  92. [MPC85xx_TSEC1] = {
  93. .name = "fsl-gianfar",
  94. .id = 1,
  95. .dev.platform_data = &mpc85xx_tsec1_pdata,
  96. .num_resources = 4,
  97. .resource = (struct resource[]) {
  98. {
  99. .start = MPC85xx_ENET1_OFFSET,
  100. .end = MPC85xx_ENET1_OFFSET +
  101. MPC85xx_ENET1_SIZE - 1,
  102. .flags = IORESOURCE_MEM,
  103. },
  104. {
  105. .name = "tx",
  106. .start = MPC85xx_IRQ_TSEC1_TX,
  107. .end = MPC85xx_IRQ_TSEC1_TX,
  108. .flags = IORESOURCE_IRQ,
  109. },
  110. {
  111. .name = "rx",
  112. .start = MPC85xx_IRQ_TSEC1_RX,
  113. .end = MPC85xx_IRQ_TSEC1_RX,
  114. .flags = IORESOURCE_IRQ,
  115. },
  116. {
  117. .name = "error",
  118. .start = MPC85xx_IRQ_TSEC1_ERROR,
  119. .end = MPC85xx_IRQ_TSEC1_ERROR,
  120. .flags = IORESOURCE_IRQ,
  121. },
  122. },
  123. },
  124. [MPC85xx_TSEC2] = {
  125. .name = "fsl-gianfar",
  126. .id = 2,
  127. .dev.platform_data = &mpc85xx_tsec2_pdata,
  128. .num_resources = 4,
  129. .resource = (struct resource[]) {
  130. {
  131. .start = MPC85xx_ENET2_OFFSET,
  132. .end = MPC85xx_ENET2_OFFSET +
  133. MPC85xx_ENET2_SIZE - 1,
  134. .flags = IORESOURCE_MEM,
  135. },
  136. {
  137. .name = "tx",
  138. .start = MPC85xx_IRQ_TSEC2_TX,
  139. .end = MPC85xx_IRQ_TSEC2_TX,
  140. .flags = IORESOURCE_IRQ,
  141. },
  142. {
  143. .name = "rx",
  144. .start = MPC85xx_IRQ_TSEC2_RX,
  145. .end = MPC85xx_IRQ_TSEC2_RX,
  146. .flags = IORESOURCE_IRQ,
  147. },
  148. {
  149. .name = "error",
  150. .start = MPC85xx_IRQ_TSEC2_ERROR,
  151. .end = MPC85xx_IRQ_TSEC2_ERROR,
  152. .flags = IORESOURCE_IRQ,
  153. },
  154. },
  155. },
  156. [MPC85xx_FEC] = {
  157. .name = "fsl-gianfar",
  158. .id = 3,
  159. .dev.platform_data = &mpc85xx_fec_pdata,
  160. .num_resources = 2,
  161. .resource = (struct resource[]) {
  162. {
  163. .start = MPC85xx_ENET3_OFFSET,
  164. .end = MPC85xx_ENET3_OFFSET +
  165. MPC85xx_ENET3_SIZE - 1,
  166. .flags = IORESOURCE_MEM,
  167. },
  168. {
  169. .start = MPC85xx_IRQ_FEC,
  170. .end = MPC85xx_IRQ_FEC,
  171. .flags = IORESOURCE_IRQ,
  172. },
  173. },
  174. },
  175. [MPC85xx_IIC1] = {
  176. .name = "fsl-i2c",
  177. .id = 1,
  178. .dev.platform_data = &mpc85xx_fsl_i2c_pdata,
  179. .num_resources = 2,
  180. .resource = (struct resource[]) {
  181. {
  182. .start = MPC85xx_IIC1_OFFSET,
  183. .end = MPC85xx_IIC1_OFFSET +
  184. MPC85xx_IIC1_SIZE - 1,
  185. .flags = IORESOURCE_MEM,
  186. },
  187. {
  188. .start = MPC85xx_IRQ_IIC1,
  189. .end = MPC85xx_IRQ_IIC1,
  190. .flags = IORESOURCE_IRQ,
  191. },
  192. },
  193. },
  194. [MPC85xx_DMA0] = {
  195. .name = "fsl-dma",
  196. .id = 0,
  197. .num_resources = 2,
  198. .resource = (struct resource[]) {
  199. {
  200. .start = MPC85xx_DMA0_OFFSET,
  201. .end = MPC85xx_DMA0_OFFSET +
  202. MPC85xx_DMA0_SIZE - 1,
  203. .flags = IORESOURCE_MEM,
  204. },
  205. {
  206. .start = MPC85xx_IRQ_DMA0,
  207. .end = MPC85xx_IRQ_DMA0,
  208. .flags = IORESOURCE_IRQ,
  209. },
  210. },
  211. },
  212. [MPC85xx_DMA1] = {
  213. .name = "fsl-dma",
  214. .id = 1,
  215. .num_resources = 2,
  216. .resource = (struct resource[]) {
  217. {
  218. .start = MPC85xx_DMA1_OFFSET,
  219. .end = MPC85xx_DMA1_OFFSET +
  220. MPC85xx_DMA1_SIZE - 1,
  221. .flags = IORESOURCE_MEM,
  222. },
  223. {
  224. .start = MPC85xx_IRQ_DMA1,
  225. .end = MPC85xx_IRQ_DMA1,
  226. .flags = IORESOURCE_IRQ,
  227. },
  228. },
  229. },
  230. [MPC85xx_DMA2] = {
  231. .name = "fsl-dma",
  232. .id = 2,
  233. .num_resources = 2,
  234. .resource = (struct resource[]) {
  235. {
  236. .start = MPC85xx_DMA2_OFFSET,
  237. .end = MPC85xx_DMA2_OFFSET +
  238. MPC85xx_DMA2_SIZE - 1,
  239. .flags = IORESOURCE_MEM,
  240. },
  241. {
  242. .start = MPC85xx_IRQ_DMA2,
  243. .end = MPC85xx_IRQ_DMA2,
  244. .flags = IORESOURCE_IRQ,
  245. },
  246. },
  247. },
  248. [MPC85xx_DMA3] = {
  249. .name = "fsl-dma",
  250. .id = 3,
  251. .num_resources = 2,
  252. .resource = (struct resource[]) {
  253. {
  254. .start = MPC85xx_DMA3_OFFSET,
  255. .end = MPC85xx_DMA3_OFFSET +
  256. MPC85xx_DMA3_SIZE - 1,
  257. .flags = IORESOURCE_MEM,
  258. },
  259. {
  260. .start = MPC85xx_IRQ_DMA3,
  261. .end = MPC85xx_IRQ_DMA3,
  262. .flags = IORESOURCE_IRQ,
  263. },
  264. },
  265. },
  266. [MPC85xx_DUART] = {
  267. .name = "serial8250",
  268. .id = PLAT8250_DEV_PLATFORM,
  269. .dev.platform_data = serial_platform_data,
  270. },
  271. [MPC85xx_PERFMON] = {
  272. .name = "fsl-perfmon",
  273. .id = 1,
  274. .num_resources = 2,
  275. .resource = (struct resource[]) {
  276. {
  277. .start = MPC85xx_PERFMON_OFFSET,
  278. .end = MPC85xx_PERFMON_OFFSET +
  279. MPC85xx_PERFMON_SIZE - 1,
  280. .flags = IORESOURCE_MEM,
  281. },
  282. {
  283. .start = MPC85xx_IRQ_PERFMON,
  284. .end = MPC85xx_IRQ_PERFMON,
  285. .flags = IORESOURCE_IRQ,
  286. },
  287. },
  288. },
  289. [MPC85xx_SEC2] = {
  290. .name = "fsl-sec2",
  291. .id = 1,
  292. .num_resources = 2,
  293. .resource = (struct resource[]) {
  294. {
  295. .start = MPC85xx_SEC2_OFFSET,
  296. .end = MPC85xx_SEC2_OFFSET +
  297. MPC85xx_SEC2_SIZE - 1,
  298. .flags = IORESOURCE_MEM,
  299. },
  300. {
  301. .start = MPC85xx_IRQ_SEC2,
  302. .end = MPC85xx_IRQ_SEC2,
  303. .flags = IORESOURCE_IRQ,
  304. },
  305. },
  306. },
  307. [MPC85xx_CPM_FCC1] = {
  308. .name = "fsl-cpm-fcc",
  309. .id = 1,
  310. .num_resources = 3,
  311. .resource = (struct resource[]) {
  312. {
  313. .start = 0x91300,
  314. .end = 0x9131F,
  315. .flags = IORESOURCE_MEM,
  316. },
  317. {
  318. .start = 0x91380,
  319. .end = 0x9139F,
  320. .flags = IORESOURCE_MEM,
  321. },
  322. {
  323. .start = SIU_INT_FCC1,
  324. .end = SIU_INT_FCC1,
  325. .flags = IORESOURCE_IRQ,
  326. },
  327. },
  328. },
  329. [MPC85xx_CPM_FCC2] = {
  330. .name = "fsl-cpm-fcc",
  331. .id = 2,
  332. .num_resources = 3,
  333. .resource = (struct resource[]) {
  334. {
  335. .start = 0x91320,
  336. .end = 0x9133F,
  337. .flags = IORESOURCE_MEM,
  338. },
  339. {
  340. .start = 0x913A0,
  341. .end = 0x913CF,
  342. .flags = IORESOURCE_MEM,
  343. },
  344. {
  345. .start = SIU_INT_FCC2,
  346. .end = SIU_INT_FCC2,
  347. .flags = IORESOURCE_IRQ,
  348. },
  349. },
  350. },
  351. [MPC85xx_CPM_FCC3] = {
  352. .name = "fsl-cpm-fcc",
  353. .id = 3,
  354. .num_resources = 3,
  355. .resource = (struct resource[]) {
  356. {
  357. .start = 0x91340,
  358. .end = 0x9135F,
  359. .flags = IORESOURCE_MEM,
  360. },
  361. {
  362. .start = 0x913D0,
  363. .end = 0x913FF,
  364. .flags = IORESOURCE_MEM,
  365. },
  366. {
  367. .start = SIU_INT_FCC3,
  368. .end = SIU_INT_FCC3,
  369. .flags = IORESOURCE_IRQ,
  370. },
  371. },
  372. },
  373. [MPC85xx_CPM_I2C] = {
  374. .name = "fsl-cpm-i2c",
  375. .id = 1,
  376. .num_resources = 2,
  377. .resource = (struct resource[]) {
  378. {
  379. .start = 0x91860,
  380. .end = 0x918BF,
  381. .flags = IORESOURCE_MEM,
  382. },
  383. {
  384. .start = SIU_INT_I2C,
  385. .end = SIU_INT_I2C,
  386. .flags = IORESOURCE_IRQ,
  387. },
  388. },
  389. },
  390. [MPC85xx_CPM_SCC1] = {
  391. .name = "fsl-cpm-scc",
  392. .id = 1,
  393. .num_resources = 2,
  394. .resource = (struct resource[]) {
  395. {
  396. .start = 0x91A00,
  397. .end = 0x91A1F,
  398. .flags = IORESOURCE_MEM,
  399. },
  400. {
  401. .start = SIU_INT_SCC1,
  402. .end = SIU_INT_SCC1,
  403. .flags = IORESOURCE_IRQ,
  404. },
  405. },
  406. },
  407. [MPC85xx_CPM_SCC2] = {
  408. .name = "fsl-cpm-scc",
  409. .id = 2,
  410. .num_resources = 2,
  411. .resource = (struct resource[]) {
  412. {
  413. .start = 0x91A20,
  414. .end = 0x91A3F,
  415. .flags = IORESOURCE_MEM,
  416. },
  417. {
  418. .start = SIU_INT_SCC2,
  419. .end = SIU_INT_SCC2,
  420. .flags = IORESOURCE_IRQ,
  421. },
  422. },
  423. },
  424. [MPC85xx_CPM_SCC3] = {
  425. .name = "fsl-cpm-scc",
  426. .id = 3,
  427. .num_resources = 2,
  428. .resource = (struct resource[]) {
  429. {
  430. .start = 0x91A40,
  431. .end = 0x91A5F,
  432. .flags = IORESOURCE_MEM,
  433. },
  434. {
  435. .start = SIU_INT_SCC3,
  436. .end = SIU_INT_SCC3,
  437. .flags = IORESOURCE_IRQ,
  438. },
  439. },
  440. },
  441. [MPC85xx_CPM_SCC4] = {
  442. .name = "fsl-cpm-scc",
  443. .id = 4,
  444. .num_resources = 2,
  445. .resource = (struct resource[]) {
  446. {
  447. .start = 0x91A60,
  448. .end = 0x91A7F,
  449. .flags = IORESOURCE_MEM,
  450. },
  451. {
  452. .start = SIU_INT_SCC4,
  453. .end = SIU_INT_SCC4,
  454. .flags = IORESOURCE_IRQ,
  455. },
  456. },
  457. },
  458. [MPC85xx_CPM_SPI] = {
  459. .name = "fsl-cpm-spi",
  460. .id = 1,
  461. .num_resources = 2,
  462. .resource = (struct resource[]) {
  463. {
  464. .start = 0x91AA0,
  465. .end = 0x91AFF,
  466. .flags = IORESOURCE_MEM,
  467. },
  468. {
  469. .start = SIU_INT_SPI,
  470. .end = SIU_INT_SPI,
  471. .flags = IORESOURCE_IRQ,
  472. },
  473. },
  474. },
  475. [MPC85xx_CPM_MCC1] = {
  476. .name = "fsl-cpm-mcc",
  477. .id = 1,
  478. .num_resources = 2,
  479. .resource = (struct resource[]) {
  480. {
  481. .start = 0x91B30,
  482. .end = 0x91B3F,
  483. .flags = IORESOURCE_MEM,
  484. },
  485. {
  486. .start = SIU_INT_MCC1,
  487. .end = SIU_INT_MCC1,
  488. .flags = IORESOURCE_IRQ,
  489. },
  490. },
  491. },
  492. [MPC85xx_CPM_MCC2] = {
  493. .name = "fsl-cpm-mcc",
  494. .id = 2,
  495. .num_resources = 2,
  496. .resource = (struct resource[]) {
  497. {
  498. .start = 0x91B50,
  499. .end = 0x91B5F,
  500. .flags = IORESOURCE_MEM,
  501. },
  502. {
  503. .start = SIU_INT_MCC2,
  504. .end = SIU_INT_MCC2,
  505. .flags = IORESOURCE_IRQ,
  506. },
  507. },
  508. },
  509. [MPC85xx_CPM_SMC1] = {
  510. .name = "fsl-cpm-smc",
  511. .id = 1,
  512. .num_resources = 2,
  513. .resource = (struct resource[]) {
  514. {
  515. .start = 0x91A80,
  516. .end = 0x91A8F,
  517. .flags = IORESOURCE_MEM,
  518. },
  519. {
  520. .start = SIU_INT_SMC1,
  521. .end = SIU_INT_SMC1,
  522. .flags = IORESOURCE_IRQ,
  523. },
  524. },
  525. },
  526. [MPC85xx_CPM_SMC2] = {
  527. .name = "fsl-cpm-smc",
  528. .id = 2,
  529. .num_resources = 2,
  530. .resource = (struct resource[]) {
  531. {
  532. .start = 0x91A90,
  533. .end = 0x91A9F,
  534. .flags = IORESOURCE_MEM,
  535. },
  536. {
  537. .start = SIU_INT_SMC2,
  538. .end = SIU_INT_SMC2,
  539. .flags = IORESOURCE_IRQ,
  540. },
  541. },
  542. },
  543. [MPC85xx_CPM_USB] = {
  544. .name = "fsl-cpm-usb",
  545. .id = 2,
  546. .num_resources = 2,
  547. .resource = (struct resource[]) {
  548. {
  549. .start = 0x91B60,
  550. .end = 0x91B7F,
  551. .flags = IORESOURCE_MEM,
  552. },
  553. {
  554. .start = SIU_INT_USB,
  555. .end = SIU_INT_USB,
  556. .flags = IORESOURCE_IRQ,
  557. },
  558. },
  559. },
  560. [MPC85xx_eTSEC1] = {
  561. .name = "fsl-gianfar",
  562. .id = 1,
  563. .dev.platform_data = &mpc85xx_etsec1_pdata,
  564. .num_resources = 4,
  565. .resource = (struct resource[]) {
  566. {
  567. .start = MPC85xx_ENET1_OFFSET,
  568. .end = MPC85xx_ENET1_OFFSET +
  569. MPC85xx_ENET1_SIZE - 1,
  570. .flags = IORESOURCE_MEM,
  571. },
  572. {
  573. .name = "tx",
  574. .start = MPC85xx_IRQ_TSEC1_TX,
  575. .end = MPC85xx_IRQ_TSEC1_TX,
  576. .flags = IORESOURCE_IRQ,
  577. },
  578. {
  579. .name = "rx",
  580. .start = MPC85xx_IRQ_TSEC1_RX,
  581. .end = MPC85xx_IRQ_TSEC1_RX,
  582. .flags = IORESOURCE_IRQ,
  583. },
  584. {
  585. .name = "error",
  586. .start = MPC85xx_IRQ_TSEC1_ERROR,
  587. .end = MPC85xx_IRQ_TSEC1_ERROR,
  588. .flags = IORESOURCE_IRQ,
  589. },
  590. },
  591. },
  592. [MPC85xx_eTSEC2] = {
  593. .name = "fsl-gianfar",
  594. .id = 2,
  595. .dev.platform_data = &mpc85xx_etsec2_pdata,
  596. .num_resources = 4,
  597. .resource = (struct resource[]) {
  598. {
  599. .start = MPC85xx_ENET2_OFFSET,
  600. .end = MPC85xx_ENET2_OFFSET +
  601. MPC85xx_ENET2_SIZE - 1,
  602. .flags = IORESOURCE_MEM,
  603. },
  604. {
  605. .name = "tx",
  606. .start = MPC85xx_IRQ_TSEC2_TX,
  607. .end = MPC85xx_IRQ_TSEC2_TX,
  608. .flags = IORESOURCE_IRQ,
  609. },
  610. {
  611. .name = "rx",
  612. .start = MPC85xx_IRQ_TSEC2_RX,
  613. .end = MPC85xx_IRQ_TSEC2_RX,
  614. .flags = IORESOURCE_IRQ,
  615. },
  616. {
  617. .name = "error",
  618. .start = MPC85xx_IRQ_TSEC2_ERROR,
  619. .end = MPC85xx_IRQ_TSEC2_ERROR,
  620. .flags = IORESOURCE_IRQ,
  621. },
  622. },
  623. },
  624. [MPC85xx_eTSEC3] = {
  625. .name = "fsl-gianfar",
  626. .id = 3,
  627. .dev.platform_data = &mpc85xx_etsec3_pdata,
  628. .num_resources = 4,
  629. .resource = (struct resource[]) {
  630. {
  631. .start = MPC85xx_ENET3_OFFSET,
  632. .end = MPC85xx_ENET3_OFFSET +
  633. MPC85xx_ENET3_SIZE - 1,
  634. .flags = IORESOURCE_MEM,
  635. },
  636. {
  637. .name = "tx",
  638. .start = MPC85xx_IRQ_TSEC3_TX,
  639. .end = MPC85xx_IRQ_TSEC3_TX,
  640. .flags = IORESOURCE_IRQ,
  641. },
  642. {
  643. .name = "rx",
  644. .start = MPC85xx_IRQ_TSEC3_RX,
  645. .end = MPC85xx_IRQ_TSEC3_RX,
  646. .flags = IORESOURCE_IRQ,
  647. },
  648. {
  649. .name = "error",
  650. .start = MPC85xx_IRQ_TSEC3_ERROR,
  651. .end = MPC85xx_IRQ_TSEC3_ERROR,
  652. .flags = IORESOURCE_IRQ,
  653. },
  654. },
  655. },
  656. [MPC85xx_eTSEC4] = {
  657. .name = "fsl-gianfar",
  658. .id = 4,
  659. .dev.platform_data = &mpc85xx_etsec4_pdata,
  660. .num_resources = 4,
  661. .resource = (struct resource[]) {
  662. {
  663. .start = 0x27000,
  664. .end = 0x27fff,
  665. .flags = IORESOURCE_MEM,
  666. },
  667. {
  668. .name = "tx",
  669. .start = MPC85xx_IRQ_TSEC4_TX,
  670. .end = MPC85xx_IRQ_TSEC4_TX,
  671. .flags = IORESOURCE_IRQ,
  672. },
  673. {
  674. .name = "rx",
  675. .start = MPC85xx_IRQ_TSEC4_RX,
  676. .end = MPC85xx_IRQ_TSEC4_RX,
  677. .flags = IORESOURCE_IRQ,
  678. },
  679. {
  680. .name = "error",
  681. .start = MPC85xx_IRQ_TSEC4_ERROR,
  682. .end = MPC85xx_IRQ_TSEC4_ERROR,
  683. .flags = IORESOURCE_IRQ,
  684. },
  685. },
  686. },
  687. [MPC85xx_IIC2] = {
  688. .name = "fsl-i2c",
  689. .id = 2,
  690. .dev.platform_data = &mpc85xx_fsl_i2c2_pdata,
  691. .num_resources = 2,
  692. .resource = (struct resource[]) {
  693. {
  694. .start = 0x03100,
  695. .end = 0x031ff,
  696. .flags = IORESOURCE_MEM,
  697. },
  698. {
  699. .start = MPC85xx_IRQ_IIC1,
  700. .end = MPC85xx_IRQ_IIC1,
  701. .flags = IORESOURCE_IRQ,
  702. },
  703. },
  704. },
  705. [MPC85xx_MDIO] = {
  706. .name = "fsl-gianfar_mdio",
  707. .id = 0,
  708. .dev.platform_data = &mpc85xx_mdio_pdata,
  709. .num_resources = 0,
  710. },
  711. };
  712. static int __init mach_mpc85xx_fixup(struct platform_device *pdev)
  713. {
  714. ppc_sys_fixup_mem_resource(pdev, CCSRBAR);
  715. return 0;
  716. }
  717. static int __init mach_mpc85xx_init(void)
  718. {
  719. ppc_sys_device_fixup = mach_mpc85xx_fixup;
  720. return 0;
  721. }
  722. postcore_initcall(mach_mpc85xx_init);