entry_32.S 24 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@fsmlabs.com) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@fsmlabs.com>
  6. * Adapted for Power Macintosh by Paul Mackerras.
  7. * Low-level exception handlers and MMU support
  8. * rewritten by Paul Mackerras.
  9. * Copyright (C) 1996 Paul Mackerras.
  10. * MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains the system call entry code, context switch
  13. * code, and exception/interrupt return code for PowerPC.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/config.h>
  22. #include <linux/errno.h>
  23. #include <linux/sys.h>
  24. #include <linux/threads.h>
  25. #include <asm/reg.h>
  26. #include <asm/page.h>
  27. #include <asm/mmu.h>
  28. #include <asm/cputable.h>
  29. #include <asm/thread_info.h>
  30. #include <asm/ppc_asm.h>
  31. #include <asm/asm-offsets.h>
  32. #include <asm/unistd.h>
  33. #undef SHOW_SYSCALLS
  34. #undef SHOW_SYSCALLS_TASK
  35. /*
  36. * MSR_KERNEL is > 0x10000 on 4xx/Book-E since it include MSR_CE.
  37. */
  38. #if MSR_KERNEL >= 0x10000
  39. #define LOAD_MSR_KERNEL(r, x) lis r,(x)@h; ori r,r,(x)@l
  40. #else
  41. #define LOAD_MSR_KERNEL(r, x) li r,(x)
  42. #endif
  43. #ifdef CONFIG_BOOKE
  44. #include "head_booke.h"
  45. #define TRANSFER_TO_HANDLER_EXC_LEVEL(exc_level) \
  46. mtspr exc_level##_SPRG,r8; \
  47. BOOKE_LOAD_EXC_LEVEL_STACK(exc_level); \
  48. lwz r0,GPR10-INT_FRAME_SIZE(r8); \
  49. stw r0,GPR10(r11); \
  50. lwz r0,GPR11-INT_FRAME_SIZE(r8); \
  51. stw r0,GPR11(r11); \
  52. mfspr r8,exc_level##_SPRG
  53. .globl mcheck_transfer_to_handler
  54. mcheck_transfer_to_handler:
  55. TRANSFER_TO_HANDLER_EXC_LEVEL(MCHECK)
  56. b transfer_to_handler_full
  57. .globl debug_transfer_to_handler
  58. debug_transfer_to_handler:
  59. TRANSFER_TO_HANDLER_EXC_LEVEL(DEBUG)
  60. b transfer_to_handler_full
  61. .globl crit_transfer_to_handler
  62. crit_transfer_to_handler:
  63. TRANSFER_TO_HANDLER_EXC_LEVEL(CRIT)
  64. /* fall through */
  65. #endif
  66. #ifdef CONFIG_40x
  67. .globl crit_transfer_to_handler
  68. crit_transfer_to_handler:
  69. lwz r0,crit_r10@l(0)
  70. stw r0,GPR10(r11)
  71. lwz r0,crit_r11@l(0)
  72. stw r0,GPR11(r11)
  73. /* fall through */
  74. #endif
  75. /*
  76. * This code finishes saving the registers to the exception frame
  77. * and jumps to the appropriate handler for the exception, turning
  78. * on address translation.
  79. * Note that we rely on the caller having set cr0.eq iff the exception
  80. * occurred in kernel mode (i.e. MSR:PR = 0).
  81. */
  82. .globl transfer_to_handler_full
  83. transfer_to_handler_full:
  84. SAVE_NVGPRS(r11)
  85. /* fall through */
  86. .globl transfer_to_handler
  87. transfer_to_handler:
  88. stw r2,GPR2(r11)
  89. stw r12,_NIP(r11)
  90. stw r9,_MSR(r11)
  91. andi. r2,r9,MSR_PR
  92. mfctr r12
  93. mfspr r2,SPRN_XER
  94. stw r12,_CTR(r11)
  95. stw r2,_XER(r11)
  96. mfspr r12,SPRN_SPRG3
  97. addi r2,r12,-THREAD
  98. tovirt(r2,r2) /* set r2 to current */
  99. beq 2f /* if from user, fix up THREAD.regs */
  100. addi r11,r1,STACK_FRAME_OVERHEAD
  101. stw r11,PT_REGS(r12)
  102. #if defined(CONFIG_40x) || defined(CONFIG_BOOKE)
  103. /* Check to see if the dbcr0 register is set up to debug. Use the
  104. single-step bit to do this. */
  105. lwz r12,THREAD_DBCR0(r12)
  106. andis. r12,r12,DBCR0_IC@h
  107. beq+ 3f
  108. /* From user and task is ptraced - load up global dbcr0 */
  109. li r12,-1 /* clear all pending debug events */
  110. mtspr SPRN_DBSR,r12
  111. lis r11,global_dbcr0@ha
  112. tophys(r11,r11)
  113. addi r11,r11,global_dbcr0@l
  114. lwz r12,0(r11)
  115. mtspr SPRN_DBCR0,r12
  116. lwz r12,4(r11)
  117. addi r12,r12,-1
  118. stw r12,4(r11)
  119. #endif
  120. b 3f
  121. 2: /* if from kernel, check interrupted DOZE/NAP mode and
  122. * check for stack overflow
  123. */
  124. #ifdef CONFIG_6xx
  125. mfspr r11,SPRN_HID0
  126. mtcr r11
  127. BEGIN_FTR_SECTION
  128. bt- 8,power_save_6xx_restore /* Check DOZE */
  129. END_FTR_SECTION_IFSET(CPU_FTR_CAN_DOZE)
  130. BEGIN_FTR_SECTION
  131. bt- 9,power_save_6xx_restore /* Check NAP */
  132. END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
  133. #endif /* CONFIG_6xx */
  134. .globl transfer_to_handler_cont
  135. transfer_to_handler_cont:
  136. lwz r11,THREAD_INFO-THREAD(r12)
  137. cmplw r1,r11 /* if r1 <= current->thread_info */
  138. ble- stack_ovf /* then the kernel stack overflowed */
  139. 3:
  140. mflr r9
  141. lwz r11,0(r9) /* virtual address of handler */
  142. lwz r9,4(r9) /* where to go when done */
  143. FIX_SRR1(r10,r12)
  144. mtspr SPRN_SRR0,r11
  145. mtspr SPRN_SRR1,r10
  146. mtlr r9
  147. SYNC
  148. RFI /* jump to handler, enable MMU */
  149. /*
  150. * On kernel stack overflow, load up an initial stack pointer
  151. * and call StackOverflow(regs), which should not return.
  152. */
  153. stack_ovf:
  154. /* sometimes we use a statically-allocated stack, which is OK. */
  155. lis r11,_end@h
  156. ori r11,r11,_end@l
  157. cmplw r1,r11
  158. ble 3b /* r1 <= &_end is OK */
  159. SAVE_NVGPRS(r11)
  160. addi r3,r1,STACK_FRAME_OVERHEAD
  161. lis r1,init_thread_union@ha
  162. addi r1,r1,init_thread_union@l
  163. addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD
  164. lis r9,StackOverflow@ha
  165. addi r9,r9,StackOverflow@l
  166. LOAD_MSR_KERNEL(r10,MSR_KERNEL)
  167. FIX_SRR1(r10,r12)
  168. mtspr SPRN_SRR0,r9
  169. mtspr SPRN_SRR1,r10
  170. SYNC
  171. RFI
  172. /*
  173. * Handle a system call.
  174. */
  175. .stabs "arch/powerpc/kernel/",N_SO,0,0,0f
  176. .stabs "entry_32.S",N_SO,0,0,0f
  177. 0:
  178. _GLOBAL(DoSyscall)
  179. stw r0,THREAD+LAST_SYSCALL(r2)
  180. stw r3,ORIG_GPR3(r1)
  181. li r12,0
  182. stw r12,RESULT(r1)
  183. lwz r11,_CCR(r1) /* Clear SO bit in CR */
  184. rlwinm r11,r11,0,4,2
  185. stw r11,_CCR(r1)
  186. #ifdef SHOW_SYSCALLS
  187. bl do_show_syscall
  188. #endif /* SHOW_SYSCALLS */
  189. rlwinm r10,r1,0,0,(31-THREAD_SHIFT) /* current_thread_info() */
  190. li r11,0
  191. stb r11,TI_SC_NOERR(r10)
  192. lwz r11,TI_FLAGS(r10)
  193. andi. r11,r11,_TIF_SYSCALL_T_OR_A
  194. bne- syscall_dotrace
  195. syscall_dotrace_cont:
  196. cmplwi 0,r0,NR_syscalls
  197. lis r10,sys_call_table@h
  198. ori r10,r10,sys_call_table@l
  199. slwi r0,r0,2
  200. bge- 66f
  201. lwzx r10,r10,r0 /* Fetch system call handler [ptr] */
  202. mtlr r10
  203. addi r9,r1,STACK_FRAME_OVERHEAD
  204. PPC440EP_ERR42
  205. blrl /* Call handler */
  206. .globl ret_from_syscall
  207. ret_from_syscall:
  208. #ifdef SHOW_SYSCALLS
  209. bl do_show_syscall_exit
  210. #endif
  211. mr r6,r3
  212. li r11,-_LAST_ERRNO
  213. cmplw 0,r3,r11
  214. rlwinm r12,r1,0,0,(31-THREAD_SHIFT) /* current_thread_info() */
  215. blt+ 30f
  216. lbz r11,TI_SC_NOERR(r12)
  217. cmpwi r11,0
  218. bne 30f
  219. neg r3,r3
  220. lwz r10,_CCR(r1) /* Set SO bit in CR */
  221. oris r10,r10,0x1000
  222. stw r10,_CCR(r1)
  223. /* disable interrupts so current_thread_info()->flags can't change */
  224. 30: LOAD_MSR_KERNEL(r10,MSR_KERNEL) /* doesn't include MSR_EE */
  225. SYNC
  226. MTMSRD(r10)
  227. lwz r9,TI_FLAGS(r12)
  228. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SIGPENDING|_TIF_NEED_RESCHED)
  229. bne- syscall_exit_work
  230. syscall_exit_cont:
  231. #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
  232. /* If the process has its own DBCR0 value, load it up. The single
  233. step bit tells us that dbcr0 should be loaded. */
  234. lwz r0,THREAD+THREAD_DBCR0(r2)
  235. andis. r10,r0,DBCR0_IC@h
  236. bnel- load_dbcr0
  237. #endif
  238. stwcx. r0,0,r1 /* to clear the reservation */
  239. lwz r4,_LINK(r1)
  240. lwz r5,_CCR(r1)
  241. mtlr r4
  242. mtcr r5
  243. lwz r7,_NIP(r1)
  244. lwz r8,_MSR(r1)
  245. FIX_SRR1(r8, r0)
  246. lwz r2,GPR2(r1)
  247. lwz r1,GPR1(r1)
  248. mtspr SPRN_SRR0,r7
  249. mtspr SPRN_SRR1,r8
  250. SYNC
  251. RFI
  252. 66: li r3,-ENOSYS
  253. b ret_from_syscall
  254. .globl ret_from_fork
  255. ret_from_fork:
  256. REST_NVGPRS(r1)
  257. bl schedule_tail
  258. li r3,0
  259. b ret_from_syscall
  260. /* Traced system call support */
  261. syscall_dotrace:
  262. SAVE_NVGPRS(r1)
  263. li r0,0xc00
  264. stw r0,_TRAP(r1)
  265. addi r3,r1,STACK_FRAME_OVERHEAD
  266. bl do_syscall_trace_enter
  267. lwz r0,GPR0(r1) /* Restore original registers */
  268. lwz r3,GPR3(r1)
  269. lwz r4,GPR4(r1)
  270. lwz r5,GPR5(r1)
  271. lwz r6,GPR6(r1)
  272. lwz r7,GPR7(r1)
  273. lwz r8,GPR8(r1)
  274. REST_NVGPRS(r1)
  275. b syscall_dotrace_cont
  276. syscall_exit_work:
  277. stw r6,RESULT(r1) /* Save result */
  278. stw r3,GPR3(r1) /* Update return value */
  279. andi. r0,r9,_TIF_SYSCALL_T_OR_A
  280. beq 5f
  281. ori r10,r10,MSR_EE
  282. SYNC
  283. MTMSRD(r10) /* re-enable interrupts */
  284. lwz r4,_TRAP(r1)
  285. andi. r4,r4,1
  286. beq 4f
  287. SAVE_NVGPRS(r1)
  288. li r4,0xc00
  289. stw r4,_TRAP(r1)
  290. 4:
  291. addi r3,r1,STACK_FRAME_OVERHEAD
  292. bl do_syscall_trace_leave
  293. REST_NVGPRS(r1)
  294. 2:
  295. lwz r3,GPR3(r1)
  296. LOAD_MSR_KERNEL(r10,MSR_KERNEL) /* doesn't include MSR_EE */
  297. SYNC
  298. MTMSRD(r10) /* disable interrupts again */
  299. rlwinm r12,r1,0,0,(31-THREAD_SHIFT) /* current_thread_info() */
  300. lwz r9,TI_FLAGS(r12)
  301. 5:
  302. andi. r0,r9,_TIF_NEED_RESCHED
  303. bne 1f
  304. lwz r5,_MSR(r1)
  305. andi. r5,r5,MSR_PR
  306. beq syscall_exit_cont
  307. andi. r0,r9,_TIF_SIGPENDING
  308. beq syscall_exit_cont
  309. b do_user_signal
  310. 1:
  311. ori r10,r10,MSR_EE
  312. SYNC
  313. MTMSRD(r10) /* re-enable interrupts */
  314. bl schedule
  315. b 2b
  316. #ifdef SHOW_SYSCALLS
  317. do_show_syscall:
  318. #ifdef SHOW_SYSCALLS_TASK
  319. lis r11,show_syscalls_task@ha
  320. lwz r11,show_syscalls_task@l(r11)
  321. cmp 0,r2,r11
  322. bnelr
  323. #endif
  324. stw r31,GPR31(r1)
  325. mflr r31
  326. lis r3,7f@ha
  327. addi r3,r3,7f@l
  328. lwz r4,GPR0(r1)
  329. lwz r5,GPR3(r1)
  330. lwz r6,GPR4(r1)
  331. lwz r7,GPR5(r1)
  332. lwz r8,GPR6(r1)
  333. lwz r9,GPR7(r1)
  334. bl printk
  335. lis r3,77f@ha
  336. addi r3,r3,77f@l
  337. lwz r4,GPR8(r1)
  338. mr r5,r2
  339. bl printk
  340. lwz r0,GPR0(r1)
  341. lwz r3,GPR3(r1)
  342. lwz r4,GPR4(r1)
  343. lwz r5,GPR5(r1)
  344. lwz r6,GPR6(r1)
  345. lwz r7,GPR7(r1)
  346. lwz r8,GPR8(r1)
  347. mtlr r31
  348. lwz r31,GPR31(r1)
  349. blr
  350. do_show_syscall_exit:
  351. #ifdef SHOW_SYSCALLS_TASK
  352. lis r11,show_syscalls_task@ha
  353. lwz r11,show_syscalls_task@l(r11)
  354. cmp 0,r2,r11
  355. bnelr
  356. #endif
  357. stw r31,GPR31(r1)
  358. mflr r31
  359. stw r3,RESULT(r1) /* Save result */
  360. mr r4,r3
  361. lis r3,79f@ha
  362. addi r3,r3,79f@l
  363. bl printk
  364. lwz r3,RESULT(r1)
  365. mtlr r31
  366. lwz r31,GPR31(r1)
  367. blr
  368. 7: .string "syscall %d(%x, %x, %x, %x, %x, "
  369. 77: .string "%x), current=%p\n"
  370. 79: .string " -> %x\n"
  371. .align 2,0
  372. #ifdef SHOW_SYSCALLS_TASK
  373. .data
  374. .globl show_syscalls_task
  375. show_syscalls_task:
  376. .long -1
  377. .text
  378. #endif
  379. #endif /* SHOW_SYSCALLS */
  380. /*
  381. * The sigsuspend and rt_sigsuspend system calls can call do_signal
  382. * and thus put the process into the stopped state where we might
  383. * want to examine its user state with ptrace. Therefore we need
  384. * to save all the nonvolatile registers (r13 - r31) before calling
  385. * the C code.
  386. */
  387. .globl ppc_sigsuspend
  388. ppc_sigsuspend:
  389. SAVE_NVGPRS(r1)
  390. lwz r0,_TRAP(r1)
  391. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  392. stw r0,_TRAP(r1) /* register set saved */
  393. b sys_sigsuspend
  394. .globl ppc_rt_sigsuspend
  395. ppc_rt_sigsuspend:
  396. SAVE_NVGPRS(r1)
  397. lwz r0,_TRAP(r1)
  398. rlwinm r0,r0,0,0,30
  399. stw r0,_TRAP(r1)
  400. b sys_rt_sigsuspend
  401. .globl ppc_fork
  402. ppc_fork:
  403. SAVE_NVGPRS(r1)
  404. lwz r0,_TRAP(r1)
  405. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  406. stw r0,_TRAP(r1) /* register set saved */
  407. b sys_fork
  408. .globl ppc_vfork
  409. ppc_vfork:
  410. SAVE_NVGPRS(r1)
  411. lwz r0,_TRAP(r1)
  412. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  413. stw r0,_TRAP(r1) /* register set saved */
  414. b sys_vfork
  415. .globl ppc_clone
  416. ppc_clone:
  417. SAVE_NVGPRS(r1)
  418. lwz r0,_TRAP(r1)
  419. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  420. stw r0,_TRAP(r1) /* register set saved */
  421. b sys_clone
  422. .globl ppc_swapcontext
  423. ppc_swapcontext:
  424. SAVE_NVGPRS(r1)
  425. lwz r0,_TRAP(r1)
  426. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  427. stw r0,_TRAP(r1) /* register set saved */
  428. b sys_swapcontext
  429. /*
  430. * Top-level page fault handling.
  431. * This is in assembler because if do_page_fault tells us that
  432. * it is a bad kernel page fault, we want to save the non-volatile
  433. * registers before calling bad_page_fault.
  434. */
  435. .globl handle_page_fault
  436. handle_page_fault:
  437. stw r4,_DAR(r1)
  438. addi r3,r1,STACK_FRAME_OVERHEAD
  439. bl do_page_fault
  440. cmpwi r3,0
  441. beq+ ret_from_except
  442. SAVE_NVGPRS(r1)
  443. lwz r0,_TRAP(r1)
  444. clrrwi r0,r0,1
  445. stw r0,_TRAP(r1)
  446. mr r5,r3
  447. addi r3,r1,STACK_FRAME_OVERHEAD
  448. lwz r4,_DAR(r1)
  449. bl bad_page_fault
  450. b ret_from_except_full
  451. /*
  452. * This routine switches between two different tasks. The process
  453. * state of one is saved on its kernel stack. Then the state
  454. * of the other is restored from its kernel stack. The memory
  455. * management hardware is updated to the second process's state.
  456. * Finally, we can return to the second process.
  457. * On entry, r3 points to the THREAD for the current task, r4
  458. * points to the THREAD for the new task.
  459. *
  460. * This routine is always called with interrupts disabled.
  461. *
  462. * Note: there are two ways to get to the "going out" portion
  463. * of this code; either by coming in via the entry (_switch)
  464. * or via "fork" which must set up an environment equivalent
  465. * to the "_switch" path. If you change this , you'll have to
  466. * change the fork code also.
  467. *
  468. * The code which creates the new task context is in 'copy_thread'
  469. * in arch/ppc/kernel/process.c
  470. */
  471. _GLOBAL(_switch)
  472. stwu r1,-INT_FRAME_SIZE(r1)
  473. mflr r0
  474. stw r0,INT_FRAME_SIZE+4(r1)
  475. /* r3-r12 are caller saved -- Cort */
  476. SAVE_NVGPRS(r1)
  477. stw r0,_NIP(r1) /* Return to switch caller */
  478. mfmsr r11
  479. li r0,MSR_FP /* Disable floating-point */
  480. #ifdef CONFIG_ALTIVEC
  481. BEGIN_FTR_SECTION
  482. oris r0,r0,MSR_VEC@h /* Disable altivec */
  483. mfspr r12,SPRN_VRSAVE /* save vrsave register value */
  484. stw r12,THREAD+THREAD_VRSAVE(r2)
  485. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  486. #endif /* CONFIG_ALTIVEC */
  487. #ifdef CONFIG_SPE
  488. oris r0,r0,MSR_SPE@h /* Disable SPE */
  489. mfspr r12,SPRN_SPEFSCR /* save spefscr register value */
  490. stw r12,THREAD+THREAD_SPEFSCR(r2)
  491. #endif /* CONFIG_SPE */
  492. and. r0,r0,r11 /* FP or altivec or SPE enabled? */
  493. beq+ 1f
  494. andc r11,r11,r0
  495. MTMSRD(r11)
  496. isync
  497. 1: stw r11,_MSR(r1)
  498. mfcr r10
  499. stw r10,_CCR(r1)
  500. stw r1,KSP(r3) /* Set old stack pointer */
  501. #ifdef CONFIG_SMP
  502. /* We need a sync somewhere here to make sure that if the
  503. * previous task gets rescheduled on another CPU, it sees all
  504. * stores it has performed on this one.
  505. */
  506. sync
  507. #endif /* CONFIG_SMP */
  508. tophys(r0,r4)
  509. CLR_TOP32(r0)
  510. mtspr SPRN_SPRG3,r0 /* Update current THREAD phys addr */
  511. lwz r1,KSP(r4) /* Load new stack pointer */
  512. /* save the old current 'last' for return value */
  513. mr r3,r2
  514. addi r2,r4,-THREAD /* Update current */
  515. #ifdef CONFIG_ALTIVEC
  516. BEGIN_FTR_SECTION
  517. lwz r0,THREAD+THREAD_VRSAVE(r2)
  518. mtspr SPRN_VRSAVE,r0 /* if G4, restore VRSAVE reg */
  519. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  520. #endif /* CONFIG_ALTIVEC */
  521. #ifdef CONFIG_SPE
  522. lwz r0,THREAD+THREAD_SPEFSCR(r2)
  523. mtspr SPRN_SPEFSCR,r0 /* restore SPEFSCR reg */
  524. #endif /* CONFIG_SPE */
  525. lwz r0,_CCR(r1)
  526. mtcrf 0xFF,r0
  527. /* r3-r12 are destroyed -- Cort */
  528. REST_NVGPRS(r1)
  529. lwz r4,_NIP(r1) /* Return to _switch caller in new task */
  530. mtlr r4
  531. addi r1,r1,INT_FRAME_SIZE
  532. blr
  533. .globl fast_exception_return
  534. fast_exception_return:
  535. #if !(defined(CONFIG_4xx) || defined(CONFIG_BOOKE))
  536. andi. r10,r9,MSR_RI /* check for recoverable interrupt */
  537. beq 1f /* if not, we've got problems */
  538. #endif
  539. 2: REST_4GPRS(3, r11)
  540. lwz r10,_CCR(r11)
  541. REST_GPR(1, r11)
  542. mtcr r10
  543. lwz r10,_LINK(r11)
  544. mtlr r10
  545. REST_GPR(10, r11)
  546. mtspr SPRN_SRR1,r9
  547. mtspr SPRN_SRR0,r12
  548. REST_GPR(9, r11)
  549. REST_GPR(12, r11)
  550. lwz r11,GPR11(r11)
  551. SYNC
  552. RFI
  553. #if !(defined(CONFIG_4xx) || defined(CONFIG_BOOKE))
  554. /* check if the exception happened in a restartable section */
  555. 1: lis r3,exc_exit_restart_end@ha
  556. addi r3,r3,exc_exit_restart_end@l
  557. cmplw r12,r3
  558. bge 3f
  559. lis r4,exc_exit_restart@ha
  560. addi r4,r4,exc_exit_restart@l
  561. cmplw r12,r4
  562. blt 3f
  563. lis r3,fee_restarts@ha
  564. tophys(r3,r3)
  565. lwz r5,fee_restarts@l(r3)
  566. addi r5,r5,1
  567. stw r5,fee_restarts@l(r3)
  568. mr r12,r4 /* restart at exc_exit_restart */
  569. b 2b
  570. .comm fee_restarts,4
  571. /* aargh, a nonrecoverable interrupt, panic */
  572. /* aargh, we don't know which trap this is */
  573. /* but the 601 doesn't implement the RI bit, so assume it's OK */
  574. 3:
  575. BEGIN_FTR_SECTION
  576. b 2b
  577. END_FTR_SECTION_IFSET(CPU_FTR_601)
  578. li r10,-1
  579. stw r10,_TRAP(r11)
  580. addi r3,r1,STACK_FRAME_OVERHEAD
  581. lis r10,MSR_KERNEL@h
  582. ori r10,r10,MSR_KERNEL@l
  583. bl transfer_to_handler_full
  584. .long nonrecoverable_exception
  585. .long ret_from_except
  586. #endif
  587. .globl sigreturn_exit
  588. sigreturn_exit:
  589. subi r1,r3,STACK_FRAME_OVERHEAD
  590. rlwinm r12,r1,0,0,(31-THREAD_SHIFT) /* current_thread_info() */
  591. lwz r9,TI_FLAGS(r12)
  592. andi. r0,r9,_TIF_SYSCALL_T_OR_A
  593. beq+ ret_from_except_full
  594. bl do_syscall_trace_leave
  595. /* fall through */
  596. .globl ret_from_except_full
  597. ret_from_except_full:
  598. REST_NVGPRS(r1)
  599. /* fall through */
  600. .globl ret_from_except
  601. ret_from_except:
  602. /* Hard-disable interrupts so that current_thread_info()->flags
  603. * can't change between when we test it and when we return
  604. * from the interrupt. */
  605. LOAD_MSR_KERNEL(r10,MSR_KERNEL)
  606. SYNC /* Some chip revs have problems here... */
  607. MTMSRD(r10) /* disable interrupts */
  608. lwz r3,_MSR(r1) /* Returning to user mode? */
  609. andi. r0,r3,MSR_PR
  610. beq resume_kernel
  611. user_exc_return: /* r10 contains MSR_KERNEL here */
  612. /* Check current_thread_info()->flags */
  613. rlwinm r9,r1,0,0,(31-THREAD_SHIFT)
  614. lwz r9,TI_FLAGS(r9)
  615. andi. r0,r9,(_TIF_SIGPENDING|_TIF_NEED_RESCHED)
  616. bne do_work
  617. restore_user:
  618. #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
  619. /* Check whether this process has its own DBCR0 value. The single
  620. step bit tells us that dbcr0 should be loaded. */
  621. lwz r0,THREAD+THREAD_DBCR0(r2)
  622. andis. r10,r0,DBCR0_IC@h
  623. bnel- load_dbcr0
  624. #endif
  625. #ifdef CONFIG_PREEMPT
  626. b restore
  627. /* N.B. the only way to get here is from the beq following ret_from_except. */
  628. resume_kernel:
  629. /* check current_thread_info->preempt_count */
  630. rlwinm r9,r1,0,0,(31-THREAD_SHIFT)
  631. lwz r0,TI_PREEMPT(r9)
  632. cmpwi 0,r0,0 /* if non-zero, just restore regs and return */
  633. bne restore
  634. lwz r0,TI_FLAGS(r9)
  635. andi. r0,r0,_TIF_NEED_RESCHED
  636. beq+ restore
  637. andi. r0,r3,MSR_EE /* interrupts off? */
  638. beq restore /* don't schedule if so */
  639. 1: bl preempt_schedule_irq
  640. rlwinm r9,r1,0,0,(31-THREAD_SHIFT)
  641. lwz r3,TI_FLAGS(r9)
  642. andi. r0,r3,_TIF_NEED_RESCHED
  643. bne- 1b
  644. #else
  645. resume_kernel:
  646. #endif /* CONFIG_PREEMPT */
  647. /* interrupts are hard-disabled at this point */
  648. restore:
  649. lwz r0,GPR0(r1)
  650. lwz r2,GPR2(r1)
  651. REST_4GPRS(3, r1)
  652. REST_2GPRS(7, r1)
  653. lwz r10,_XER(r1)
  654. lwz r11,_CTR(r1)
  655. mtspr SPRN_XER,r10
  656. mtctr r11
  657. PPC405_ERR77(0,r1)
  658. stwcx. r0,0,r1 /* to clear the reservation */
  659. #if !(defined(CONFIG_4xx) || defined(CONFIG_BOOKE))
  660. lwz r9,_MSR(r1)
  661. andi. r10,r9,MSR_RI /* check if this exception occurred */
  662. beql nonrecoverable /* at a bad place (MSR:RI = 0) */
  663. lwz r10,_CCR(r1)
  664. lwz r11,_LINK(r1)
  665. mtcrf 0xFF,r10
  666. mtlr r11
  667. /*
  668. * Once we put values in SRR0 and SRR1, we are in a state
  669. * where exceptions are not recoverable, since taking an
  670. * exception will trash SRR0 and SRR1. Therefore we clear the
  671. * MSR:RI bit to indicate this. If we do take an exception,
  672. * we can't return to the point of the exception but we
  673. * can restart the exception exit path at the label
  674. * exc_exit_restart below. -- paulus
  675. */
  676. LOAD_MSR_KERNEL(r10,MSR_KERNEL & ~MSR_RI)
  677. SYNC
  678. MTMSRD(r10) /* clear the RI bit */
  679. .globl exc_exit_restart
  680. exc_exit_restart:
  681. lwz r9,_MSR(r1)
  682. lwz r12,_NIP(r1)
  683. FIX_SRR1(r9,r10)
  684. mtspr SPRN_SRR0,r12
  685. mtspr SPRN_SRR1,r9
  686. REST_4GPRS(9, r1)
  687. lwz r1,GPR1(r1)
  688. .globl exc_exit_restart_end
  689. exc_exit_restart_end:
  690. SYNC
  691. RFI
  692. #else /* !(CONFIG_4xx || CONFIG_BOOKE) */
  693. /*
  694. * This is a bit different on 4xx/Book-E because it doesn't have
  695. * the RI bit in the MSR.
  696. * The TLB miss handler checks if we have interrupted
  697. * the exception exit path and restarts it if so
  698. * (well maybe one day it will... :).
  699. */
  700. lwz r11,_LINK(r1)
  701. mtlr r11
  702. lwz r10,_CCR(r1)
  703. mtcrf 0xff,r10
  704. REST_2GPRS(9, r1)
  705. .globl exc_exit_restart
  706. exc_exit_restart:
  707. lwz r11,_NIP(r1)
  708. lwz r12,_MSR(r1)
  709. exc_exit_start:
  710. mtspr SPRN_SRR0,r11
  711. mtspr SPRN_SRR1,r12
  712. REST_2GPRS(11, r1)
  713. lwz r1,GPR1(r1)
  714. .globl exc_exit_restart_end
  715. exc_exit_restart_end:
  716. PPC405_ERR77_SYNC
  717. rfi
  718. b . /* prevent prefetch past rfi */
  719. /*
  720. * Returning from a critical interrupt in user mode doesn't need
  721. * to be any different from a normal exception. For a critical
  722. * interrupt in the kernel, we just return (without checking for
  723. * preemption) since the interrupt may have happened at some crucial
  724. * place (e.g. inside the TLB miss handler), and because we will be
  725. * running with r1 pointing into critical_stack, not the current
  726. * process's kernel stack (and therefore current_thread_info() will
  727. * give the wrong answer).
  728. * We have to restore various SPRs that may have been in use at the
  729. * time of the critical interrupt.
  730. *
  731. */
  732. #ifdef CONFIG_40x
  733. #define PPC_40x_TURN_OFF_MSR_DR \
  734. /* avoid any possible TLB misses here by turning off MSR.DR, we \
  735. * assume the instructions here are mapped by a pinned TLB entry */ \
  736. li r10,MSR_IR; \
  737. mtmsr r10; \
  738. isync; \
  739. tophys(r1, r1);
  740. #else
  741. #define PPC_40x_TURN_OFF_MSR_DR
  742. #endif
  743. #define RET_FROM_EXC_LEVEL(exc_lvl_srr0, exc_lvl_srr1, exc_lvl_rfi) \
  744. REST_NVGPRS(r1); \
  745. lwz r3,_MSR(r1); \
  746. andi. r3,r3,MSR_PR; \
  747. LOAD_MSR_KERNEL(r10,MSR_KERNEL); \
  748. bne user_exc_return; \
  749. lwz r0,GPR0(r1); \
  750. lwz r2,GPR2(r1); \
  751. REST_4GPRS(3, r1); \
  752. REST_2GPRS(7, r1); \
  753. lwz r10,_XER(r1); \
  754. lwz r11,_CTR(r1); \
  755. mtspr SPRN_XER,r10; \
  756. mtctr r11; \
  757. PPC405_ERR77(0,r1); \
  758. stwcx. r0,0,r1; /* to clear the reservation */ \
  759. lwz r11,_LINK(r1); \
  760. mtlr r11; \
  761. lwz r10,_CCR(r1); \
  762. mtcrf 0xff,r10; \
  763. PPC_40x_TURN_OFF_MSR_DR; \
  764. lwz r9,_DEAR(r1); \
  765. lwz r10,_ESR(r1); \
  766. mtspr SPRN_DEAR,r9; \
  767. mtspr SPRN_ESR,r10; \
  768. lwz r11,_NIP(r1); \
  769. lwz r12,_MSR(r1); \
  770. mtspr exc_lvl_srr0,r11; \
  771. mtspr exc_lvl_srr1,r12; \
  772. lwz r9,GPR9(r1); \
  773. lwz r12,GPR12(r1); \
  774. lwz r10,GPR10(r1); \
  775. lwz r11,GPR11(r1); \
  776. lwz r1,GPR1(r1); \
  777. PPC405_ERR77_SYNC; \
  778. exc_lvl_rfi; \
  779. b .; /* prevent prefetch past exc_lvl_rfi */
  780. .globl ret_from_crit_exc
  781. ret_from_crit_exc:
  782. RET_FROM_EXC_LEVEL(SPRN_CSRR0, SPRN_CSRR1, RFCI)
  783. #ifdef CONFIG_BOOKE
  784. .globl ret_from_debug_exc
  785. ret_from_debug_exc:
  786. RET_FROM_EXC_LEVEL(SPRN_DSRR0, SPRN_DSRR1, RFDI)
  787. .globl ret_from_mcheck_exc
  788. ret_from_mcheck_exc:
  789. RET_FROM_EXC_LEVEL(SPRN_MCSRR0, SPRN_MCSRR1, RFMCI)
  790. #endif /* CONFIG_BOOKE */
  791. /*
  792. * Load the DBCR0 value for a task that is being ptraced,
  793. * having first saved away the global DBCR0. Note that r0
  794. * has the dbcr0 value to set upon entry to this.
  795. */
  796. load_dbcr0:
  797. mfmsr r10 /* first disable debug exceptions */
  798. rlwinm r10,r10,0,~MSR_DE
  799. mtmsr r10
  800. isync
  801. mfspr r10,SPRN_DBCR0
  802. lis r11,global_dbcr0@ha
  803. addi r11,r11,global_dbcr0@l
  804. stw r10,0(r11)
  805. mtspr SPRN_DBCR0,r0
  806. lwz r10,4(r11)
  807. addi r10,r10,1
  808. stw r10,4(r11)
  809. li r11,-1
  810. mtspr SPRN_DBSR,r11 /* clear all pending debug events */
  811. blr
  812. .comm global_dbcr0,8
  813. #endif /* !(CONFIG_4xx || CONFIG_BOOKE) */
  814. do_work: /* r10 contains MSR_KERNEL here */
  815. andi. r0,r9,_TIF_NEED_RESCHED
  816. beq do_user_signal
  817. do_resched: /* r10 contains MSR_KERNEL here */
  818. ori r10,r10,MSR_EE
  819. SYNC
  820. MTMSRD(r10) /* hard-enable interrupts */
  821. bl schedule
  822. recheck:
  823. LOAD_MSR_KERNEL(r10,MSR_KERNEL)
  824. SYNC
  825. MTMSRD(r10) /* disable interrupts */
  826. rlwinm r9,r1,0,0,(31-THREAD_SHIFT)
  827. lwz r9,TI_FLAGS(r9)
  828. andi. r0,r9,_TIF_NEED_RESCHED
  829. bne- do_resched
  830. andi. r0,r9,_TIF_SIGPENDING
  831. beq restore_user
  832. do_user_signal: /* r10 contains MSR_KERNEL here */
  833. ori r10,r10,MSR_EE
  834. SYNC
  835. MTMSRD(r10) /* hard-enable interrupts */
  836. /* save r13-r31 in the exception frame, if not already done */
  837. lwz r3,_TRAP(r1)
  838. andi. r0,r3,1
  839. beq 2f
  840. SAVE_NVGPRS(r1)
  841. rlwinm r3,r3,0,0,30
  842. stw r3,_TRAP(r1)
  843. 2: li r3,0
  844. addi r4,r1,STACK_FRAME_OVERHEAD
  845. bl do_signal
  846. REST_NVGPRS(r1)
  847. b recheck
  848. /*
  849. * We come here when we are at the end of handling an exception
  850. * that occurred at a place where taking an exception will lose
  851. * state information, such as the contents of SRR0 and SRR1.
  852. */
  853. nonrecoverable:
  854. lis r10,exc_exit_restart_end@ha
  855. addi r10,r10,exc_exit_restart_end@l
  856. cmplw r12,r10
  857. bge 3f
  858. lis r11,exc_exit_restart@ha
  859. addi r11,r11,exc_exit_restart@l
  860. cmplw r12,r11
  861. blt 3f
  862. lis r10,ee_restarts@ha
  863. lwz r12,ee_restarts@l(r10)
  864. addi r12,r12,1
  865. stw r12,ee_restarts@l(r10)
  866. mr r12,r11 /* restart at exc_exit_restart */
  867. blr
  868. 3: /* OK, we can't recover, kill this process */
  869. /* but the 601 doesn't implement the RI bit, so assume it's OK */
  870. BEGIN_FTR_SECTION
  871. blr
  872. END_FTR_SECTION_IFSET(CPU_FTR_601)
  873. lwz r3,_TRAP(r1)
  874. andi. r0,r3,1
  875. beq 4f
  876. SAVE_NVGPRS(r1)
  877. rlwinm r3,r3,0,0,30
  878. stw r3,_TRAP(r1)
  879. 4: addi r3,r1,STACK_FRAME_OVERHEAD
  880. bl nonrecoverable_exception
  881. /* shouldn't return */
  882. b 4b
  883. .comm ee_restarts,4
  884. /*
  885. * PROM code for specific machines follows. Put it
  886. * here so it's easy to add arch-specific sections later.
  887. * -- Cort
  888. */
  889. #ifdef CONFIG_PPC_RTAS
  890. /*
  891. * On CHRP, the Run-Time Abstraction Services (RTAS) have to be
  892. * called with the MMU off.
  893. */
  894. _GLOBAL(enter_rtas)
  895. stwu r1,-INT_FRAME_SIZE(r1)
  896. mflr r0
  897. stw r0,INT_FRAME_SIZE+4(r1)
  898. LOADADDR(r4, rtas)
  899. lis r6,1f@ha /* physical return address for rtas */
  900. addi r6,r6,1f@l
  901. tophys(r6,r6)
  902. tophys(r7,r1)
  903. lwz r8,RTASENTRY(r4)
  904. lwz r4,RTASBASE(r4)
  905. mfmsr r9
  906. stw r9,8(r1)
  907. LOAD_MSR_KERNEL(r0,MSR_KERNEL)
  908. SYNC /* disable interrupts so SRR0/1 */
  909. MTMSRD(r0) /* don't get trashed */
  910. li r9,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  911. mtlr r6
  912. mtspr SPRN_SPRG2,r7
  913. mtspr SPRN_SRR0,r8
  914. mtspr SPRN_SRR1,r9
  915. RFI
  916. 1: tophys(r9,r1)
  917. lwz r8,INT_FRAME_SIZE+4(r9) /* get return address */
  918. lwz r9,8(r9) /* original msr value */
  919. FIX_SRR1(r9,r0)
  920. addi r1,r1,INT_FRAME_SIZE
  921. li r0,0
  922. mtspr SPRN_SPRG2,r0
  923. mtspr SPRN_SRR0,r8
  924. mtspr SPRN_SRR1,r9
  925. RFI /* return to caller */
  926. .globl machine_check_in_rtas
  927. machine_check_in_rtas:
  928. twi 31,0,0
  929. /* XXX load up BATs and panic */
  930. #endif /* CONFIG_PPC_RTAS */